powerpc/mm/slice: Consolidate return path in slice_get_unmapped_area()
[linux-block.git] / arch / powerpc / mm / hash_utils_64.c
CommitLineData
1da177e4
LT
1/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
3c726f8d 22#undef DEBUG_LOW
1da177e4 23
7f142661 24#define pr_fmt(fmt) "hash-mmu: " fmt
1da177e4
LT
25#include <linux/spinlock.h>
26#include <linux/errno.h>
589ee628 27#include <linux/sched/mm.h>
1da177e4
LT
28#include <linux/proc_fs.h>
29#include <linux/stat.h>
30#include <linux/sysctl.h>
66b15db6 31#include <linux/export.h>
1da177e4
LT
32#include <linux/ctype.h>
33#include <linux/cache.h>
34#include <linux/init.h>
35#include <linux/signal.h>
95f72d1e 36#include <linux/memblock.h>
ba12eede 37#include <linux/context_tracking.h>
5556ecf5 38#include <linux/libfdt.h>
92e3da3c 39#include <linux/pkeys.h>
1da177e4 40
7644d581 41#include <asm/debugfs.h>
1da177e4
LT
42#include <asm/processor.h>
43#include <asm/pgtable.h>
44#include <asm/mmu.h>
45#include <asm/mmu_context.h>
46#include <asm/page.h>
47#include <asm/types.h>
7c0f6ba6 48#include <linux/uaccess.h>
1da177e4 49#include <asm/machdep.h>
d9b2b2a2 50#include <asm/prom.h>
1da177e4
LT
51#include <asm/tlbflush.h>
52#include <asm/io.h>
53#include <asm/eeh.h>
54#include <asm/tlb.h>
55#include <asm/cacheflush.h>
56#include <asm/cputable.h>
1da177e4 57#include <asm/sections.h>
be3ebfe8 58#include <asm/copro.h>
aa39be09 59#include <asm/udbg.h>
b68a70c4 60#include <asm/code-patching.h>
3ccc00a7 61#include <asm/fadump.h>
f5339277 62#include <asm/firmware.h>
bc2a9408 63#include <asm/tm.h>
cfcb3d80 64#include <asm/trace.h>
166dd7d3 65#include <asm/ps3.h>
94171b19 66#include <asm/pte-walk.h>
1da177e4
LT
67
68#ifdef DEBUG
69#define DBG(fmt...) udbg_printf(fmt)
70#else
71#define DBG(fmt...)
72#endif
73
3c726f8d
BH
74#ifdef DEBUG_LOW
75#define DBG_LOW(fmt...) udbg_printf(fmt)
76#else
77#define DBG_LOW(fmt...)
78#endif
79
80#define KB (1024)
81#define MB (1024*KB)
658013e9 82#define GB (1024L*MB)
3c726f8d 83
1da177e4
LT
84/*
85 * Note: pte --> Linux PTE
86 * HPTE --> PowerPC Hashed Page Table Entry
87 *
88 * Execution context:
89 * htab_initialize is called with the MMU off (of course), but
90 * the kernel has been copied down to zero so it can directly
91 * reference global data. At this point it is very difficult
92 * to print debug info.
93 *
94 */
95
799d6046
PM
96static unsigned long _SDR1;
97struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
e1802b06 98EXPORT_SYMBOL_GPL(mmu_psize_defs);
799d6046 99
0eeede0c
PM
100u8 hpte_page_sizes[1 << LP_BITS];
101EXPORT_SYMBOL_GPL(hpte_page_sizes);
102
8e561e7e 103struct hash_pte *htab_address;
337a7128 104unsigned long htab_size_bytes;
96e28449 105unsigned long htab_hash_mask;
4ab79aa8 106EXPORT_SYMBOL_GPL(htab_hash_mask);
3c726f8d 107int mmu_linear_psize = MMU_PAGE_4K;
8ca7a82f 108EXPORT_SYMBOL_GPL(mmu_linear_psize);
3c726f8d 109int mmu_virtual_psize = MMU_PAGE_4K;
bf72aeba 110int mmu_vmalloc_psize = MMU_PAGE_4K;
cec08e7a
BH
111#ifdef CONFIG_SPARSEMEM_VMEMMAP
112int mmu_vmemmap_psize = MMU_PAGE_4K;
113#endif
bf72aeba 114int mmu_io_psize = MMU_PAGE_4K;
1189be65 115int mmu_kernel_ssize = MMU_SEGSIZE_256M;
8ca7a82f 116EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
1189be65 117int mmu_highuser_ssize = MMU_SEGSIZE_256M;
584f8b71 118u16 mmu_slb_size = 64;
4ab79aa8 119EXPORT_SYMBOL_GPL(mmu_slb_size);
bf72aeba
PM
120#ifdef CONFIG_PPC_64K_PAGES
121int mmu_ci_restrictions;
122#endif
370a908d
BH
123#ifdef CONFIG_DEBUG_PAGEALLOC
124static u8 *linear_map_hash_slots;
125static unsigned long linear_map_hash_count;
ed166692 126static DEFINE_SPINLOCK(linear_map_hash_lock);
370a908d 127#endif /* CONFIG_DEBUG_PAGEALLOC */
7025776e
BH
128struct mmu_hash_ops mmu_hash_ops;
129EXPORT_SYMBOL(mmu_hash_ops);
1da177e4 130
3c726f8d
BH
131/* There are definitions of page sizes arrays to be used when none
132 * is provided by the firmware.
133 */
1da177e4 134
3c726f8d
BH
135/* Pre-POWER4 CPUs (4k pages only)
136 */
09de9ff8 137static struct mmu_psize_def mmu_psize_defaults_old[] = {
3c726f8d
BH
138 [MMU_PAGE_4K] = {
139 .shift = 12,
140 .sllp = 0,
b1022fbd 141 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
142 .avpnm = 0,
143 .tlbiel = 0,
144 },
145};
146
147/* POWER4, GPUL, POWER5
148 *
149 * Support for 16Mb large pages
150 */
09de9ff8 151static struct mmu_psize_def mmu_psize_defaults_gp[] = {
3c726f8d
BH
152 [MMU_PAGE_4K] = {
153 .shift = 12,
154 .sllp = 0,
b1022fbd 155 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
156 .avpnm = 0,
157 .tlbiel = 1,
158 },
159 [MMU_PAGE_16M] = {
160 .shift = 24,
161 .sllp = SLB_VSID_L,
b1022fbd
AK
162 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
163 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
3c726f8d
BH
164 .avpnm = 0x1UL,
165 .tlbiel = 0,
166 },
167};
168
dc47c0c1
AK
169/*
170 * 'R' and 'C' update notes:
171 * - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
172 * create writeable HPTEs without C set, because the hcall H_PROTECT
173 * that we use in that case will not update C
174 * - The above is however not a problem, because we also don't do that
175 * fancy "no flush" variant of eviction and we use H_REMOVE which will
176 * do the right thing and thus we don't have the race I described earlier
177 *
178 * - Under bare metal, we do have the race, so we need R and C set
179 * - We make sure R is always set and never lost
180 * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
181 */
c6a3c495 182unsigned long htab_convert_pte_flags(unsigned long pteflags)
bc033b63 183{
c6a3c495 184 unsigned long rflags = 0;
bc033b63
BH
185
186 /* _PAGE_EXEC -> NOEXEC */
187 if ((pteflags & _PAGE_EXEC) == 0)
188 rflags |= HPTE_R_N;
c6a3c495 189 /*
e58e87ad 190 * PPP bits:
1ec3f937 191 * Linux uses slb key 0 for kernel and 1 for user.
e58e87ad
AK
192 * kernel RW areas are mapped with PPP=0b000
193 * User area is mapped with PPP=0b010 for read/write
194 * or PPP=0b011 for read-only (including writeable but clean pages).
bc033b63 195 */
e58e87ad
AK
196 if (pteflags & _PAGE_PRIVILEGED) {
197 /*
198 * Kernel read only mapped with ppp bits 0b110
199 */
984d7a1e
AK
200 if (!(pteflags & _PAGE_WRITE)) {
201 if (mmu_has_feature(MMU_FTR_KERNEL_RO))
202 rflags |= (HPTE_R_PP0 | 0x2);
203 else
204 rflags |= 0x3;
205 }
e58e87ad 206 } else {
c7d54842
AK
207 if (pteflags & _PAGE_RWX)
208 rflags |= 0x2;
209 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
c6a3c495
AK
210 rflags |= 0x1;
211 }
c8c06f5a 212 /*
dc47c0c1
AK
213 * We can't allow hardware to update hpte bits. Hence always
214 * set 'R' bit and set 'C' if it is a write fault
c8c06f5a 215 */
e568006b 216 rflags |= HPTE_R_R;
dc47c0c1
AK
217
218 if (pteflags & _PAGE_DIRTY)
219 rflags |= HPTE_R_C;
40e8550a
AK
220 /*
221 * Add in WIG bits
222 */
30bda41a
AK
223
224 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
40e8550a 225 rflags |= HPTE_R_I;
e568006b 226 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
30bda41a 227 rflags |= (HPTE_R_I | HPTE_R_G);
e568006b
AK
228 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
229 rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
230 else
231 /*
232 * Add memory coherence if cache inhibited is not set
233 */
234 rflags |= HPTE_R_M;
40e8550a 235
a6590ca5 236 rflags |= pte_to_hpte_pkey_bits(pteflags);
40e8550a 237 return rflags;
bc033b63 238}
3c726f8d
BH
239
240int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
bc033b63 241 unsigned long pstart, unsigned long prot,
1189be65 242 int psize, int ssize)
1da177e4 243{
3c726f8d
BH
244 unsigned long vaddr, paddr;
245 unsigned int step, shift;
3c726f8d 246 int ret = 0;
1da177e4 247
3c726f8d
BH
248 shift = mmu_psize_defs[psize].shift;
249 step = 1 << shift;
1da177e4 250
bc033b63
BH
251 prot = htab_convert_pte_flags(prot);
252
253 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
254 vstart, vend, pstart, prot, psize, ssize);
255
3c726f8d
BH
256 for (vaddr = vstart, paddr = pstart; vaddr < vend;
257 vaddr += step, paddr += step) {
370a908d 258 unsigned long hash, hpteg;
1189be65 259 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
5524a27d 260 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
9e88ba4e
PM
261 unsigned long tprot = prot;
262
c60ac569
AK
263 /*
264 * If we hit a bad address return error.
265 */
266 if (!vsid)
267 return -1;
9e88ba4e 268 /* Make kernel text executable */
549e8152 269 if (overlaps_kernel_text(vaddr, vaddr + step))
9e88ba4e 270 tprot &= ~HPTE_R_N;
1da177e4 271
b18db0b8
AG
272 /* Make kvm guest trampolines executable */
273 if (overlaps_kvm_tmp(vaddr, vaddr + step))
274 tprot &= ~HPTE_R_N;
275
429d2e83
MS
276 /*
277 * If relocatable, check if it overlaps interrupt vectors that
278 * are copied down to real 0. For relocatable kernel
279 * (e.g. kdump case) we copy interrupt vectors down to real
280 * address 0. Mark that region as executable. This is
281 * because on p8 system with relocation on exception feature
282 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
283 * in order to execute the interrupt handlers in virtual
284 * mode the vector region need to be marked as executable.
285 */
286 if ((PHYSICAL_START > MEMORY_START) &&
287 overlaps_interrupt_vector_text(vaddr, vaddr + step))
288 tprot &= ~HPTE_R_N;
289
5524a27d 290 hash = hpt_hash(vpn, shift, ssize);
1da177e4
LT
291 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
292
7025776e
BH
293 BUG_ON(!mmu_hash_ops.hpte_insert);
294 ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
295 HPTE_V_BOLTED, psize, psize,
296 ssize);
c30a4df3 297
3c726f8d
BH
298 if (ret < 0)
299 break;
e7df0d88 300
370a908d 301#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
302 if (debug_pagealloc_enabled() &&
303 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
370a908d
BH
304 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
305#endif /* CONFIG_DEBUG_PAGEALLOC */
3c726f8d
BH
306 }
307 return ret < 0 ? ret : 0;
308}
1da177e4 309
ed5694a8 310int htab_remove_mapping(unsigned long vstart, unsigned long vend,
f8c8803b
BP
311 int psize, int ssize)
312{
313 unsigned long vaddr;
314 unsigned int step, shift;
27828f98
DG
315 int rc;
316 int ret = 0;
f8c8803b
BP
317
318 shift = mmu_psize_defs[psize].shift;
319 step = 1 << shift;
320
7025776e 321 if (!mmu_hash_ops.hpte_removebolted)
abd0a0e7 322 return -ENODEV;
f8c8803b 323
27828f98 324 for (vaddr = vstart; vaddr < vend; vaddr += step) {
7025776e 325 rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
27828f98
DG
326 if (rc == -ENOENT) {
327 ret = -ENOENT;
328 continue;
329 }
330 if (rc < 0)
331 return rc;
332 }
52db9b44 333
27828f98 334 return ret;
f8c8803b
BP
335}
336
faf78829
OH
337static bool disable_1tb_segments = false;
338
339static int __init parse_disable_1tb_segments(char *p)
340{
341 disable_1tb_segments = true;
342 return 0;
343}
344early_param("disable_1tb_segments", parse_disable_1tb_segments);
345
1189be65
PM
346static int __init htab_dt_scan_seg_sizes(unsigned long node,
347 const char *uname, int depth,
348 void *data)
349{
9d0c4dfe
RH
350 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
351 const __be32 *prop;
352 int size = 0;
1189be65
PM
353
354 /* We are scanning "cpu" nodes only */
355 if (type == NULL || strcmp(type, "cpu") != 0)
356 return 0;
357
12f04f2b 358 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
1189be65
PM
359 if (prop == NULL)
360 return 0;
361 for (; size >= 4; size -= 4, ++prop) {
12f04f2b 362 if (be32_to_cpu(prop[0]) == 40) {
1189be65 363 DBG("1T segment support detected\n");
faf78829
OH
364
365 if (disable_1tb_segments) {
366 DBG("1T segments disabled by command line\n");
367 break;
368 }
369
44ae3ab3 370 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
f5534004 371 return 1;
1189be65 372 }
1189be65 373 }
44ae3ab3 374 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
1189be65
PM
375 return 0;
376}
377
b1022fbd
AK
378static int __init get_idx_from_shift(unsigned int shift)
379{
380 int idx = -1;
381
382 switch (shift) {
383 case 0xc:
384 idx = MMU_PAGE_4K;
385 break;
386 case 0x10:
387 idx = MMU_PAGE_64K;
388 break;
389 case 0x14:
390 idx = MMU_PAGE_1M;
391 break;
392 case 0x18:
393 idx = MMU_PAGE_16M;
394 break;
395 case 0x22:
396 idx = MMU_PAGE_16G;
397 break;
398 }
399 return idx;
400}
401
3c726f8d
BH
402static int __init htab_dt_scan_page_sizes(unsigned long node,
403 const char *uname, int depth,
404 void *data)
405{
9d0c4dfe
RH
406 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
407 const __be32 *prop;
408 int size = 0;
3c726f8d
BH
409
410 /* We are scanning "cpu" nodes only */
411 if (type == NULL || strcmp(type, "cpu") != 0)
412 return 0;
413
12f04f2b 414 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
9e34992a
ME
415 if (!prop)
416 return 0;
417
418 pr_info("Page sizes from device-tree:\n");
419 size /= 4;
420 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
421 while(size > 0) {
422 unsigned int base_shift = be32_to_cpu(prop[0]);
423 unsigned int slbenc = be32_to_cpu(prop[1]);
424 unsigned int lpnum = be32_to_cpu(prop[2]);
425 struct mmu_psize_def *def;
426 int idx, base_idx;
427
428 size -= 3; prop += 3;
429 base_idx = get_idx_from_shift(base_shift);
430 if (base_idx < 0) {
431 /* skip the pte encoding also */
432 prop += lpnum * 2; size -= lpnum * 2;
433 continue;
434 }
435 def = &mmu_psize_defs[base_idx];
436 if (base_idx == MMU_PAGE_16M)
437 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
438
439 def->shift = base_shift;
440 if (base_shift <= 23)
441 def->avpnm = 0;
442 else
443 def->avpnm = (1 << (base_shift - 23)) - 1;
444 def->sllp = slbenc;
445 /*
446 * We don't know for sure what's up with tlbiel, so
447 * for now we only set it for 4K and 64K pages
448 */
449 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
450 def->tlbiel = 1;
451 else
452 def->tlbiel = 0;
453
454 while (size > 0 && lpnum) {
455 unsigned int shift = be32_to_cpu(prop[0]);
456 int penc = be32_to_cpu(prop[1]);
457
458 prop += 2; size -= 2;
459 lpnum--;
460
461 idx = get_idx_from_shift(shift);
462 if (idx < 0)
b1022fbd 463 continue;
9e34992a
ME
464
465 if (penc == -1)
466 pr_err("Invalid penc for base_shift=%d "
467 "shift=%d\n", base_shift, shift);
468
469 def->penc[idx] = penc;
470 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
471 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
472 base_shift, shift, def->sllp,
473 def->avpnm, def->tlbiel, def->penc[idx]);
1da177e4 474 }
3c726f8d 475 }
9e34992a
ME
476
477 return 1;
3c726f8d
BH
478}
479
e16a9c09 480#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
481/* Scan for 16G memory blocks that have been set aside for huge pages
482 * and reserve those blocks for 16G huge pages.
483 */
484static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
485 const char *uname, int depth,
486 void *data) {
9d0c4dfe
RH
487 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
488 const __be64 *addr_prop;
489 const __be32 *page_count_prop;
658013e9
JT
490 unsigned int expected_pages;
491 long unsigned int phys_addr;
492 long unsigned int block_size;
493
494 /* We are scanning "memory" nodes only */
495 if (type == NULL || strcmp(type, "memory") != 0)
496 return 0;
497
498 /* This property is the log base 2 of the number of virtual pages that
499 * will represent this memory block. */
500 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
501 if (page_count_prop == NULL)
502 return 0;
12f04f2b 503 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
658013e9
JT
504 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
505 if (addr_prop == NULL)
506 return 0;
12f04f2b
AB
507 phys_addr = be64_to_cpu(addr_prop[0]);
508 block_size = be64_to_cpu(addr_prop[1]);
658013e9
JT
509 if (block_size != (16 * GB))
510 return 0;
511 printk(KERN_INFO "Huge page(16GB) memory: "
512 "addr = 0x%lX size = 0x%lX pages = %d\n",
513 phys_addr, block_size, expected_pages);
23493c12 514 if (phys_addr + block_size * expected_pages <= memblock_end_of_DRAM()) {
95f72d1e 515 memblock_reserve(phys_addr, block_size * expected_pages);
79cc38de 516 pseries_add_gpage(phys_addr, block_size, expected_pages);
4792adba 517 }
658013e9
JT
518 return 0;
519}
e16a9c09 520#endif /* CONFIG_HUGETLB_PAGE */
658013e9 521
b1022fbd
AK
522static void mmu_psize_set_default_penc(void)
523{
524 int bpsize, apsize;
525 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
526 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
527 mmu_psize_defs[bpsize].penc[apsize] = -1;
528}
529
9048e648
AG
530#ifdef CONFIG_PPC_64K_PAGES
531
532static bool might_have_hea(void)
533{
534 /*
535 * The HEA ethernet adapter requires awareness of the
536 * GX bus. Without that awareness we can easily assume
537 * we will never see an HEA ethernet device.
538 */
539#ifdef CONFIG_IBMEBUS
2b4e3ad8 540 return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
08bf75ba 541 firmware_has_feature(FW_FEATURE_SPLPAR);
9048e648
AG
542#else
543 return false;
544#endif
545}
546
547#endif /* #ifdef CONFIG_PPC_64K_PAGES */
548
bacf9cf8 549static void __init htab_scan_page_sizes(void)
3c726f8d
BH
550{
551 int rc;
552
b1022fbd
AK
553 /* se the invalid penc to -1 */
554 mmu_psize_set_default_penc();
555
3c726f8d
BH
556 /* Default to 4K pages only */
557 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
558 sizeof(mmu_psize_defaults_old));
559
560 /*
561 * Try to find the available page sizes in the device-tree
562 */
563 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
b8f1b4f8 564 if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) {
bacf9cf8
ME
565 /*
566 * Nothing in the device-tree, but the CPU supports 16M pages,
567 * so let's fallback on a known size list for 16M capable CPUs.
568 */
3c726f8d
BH
569 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
570 sizeof(mmu_psize_defaults_gp));
bacf9cf8
ME
571 }
572
573#ifdef CONFIG_HUGETLB_PAGE
574 /* Reserve 16G huge page memory sections for huge pages */
575 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
576#endif /* CONFIG_HUGETLB_PAGE */
577}
578
0eeede0c
PM
579/*
580 * Fill in the hpte_page_sizes[] array.
581 * We go through the mmu_psize_defs[] array looking for all the
582 * supported base/actual page size combinations. Each combination
583 * has a unique pagesize encoding (penc) value in the low bits of
584 * the LP field of the HPTE. For actual page sizes less than 1MB,
585 * some of the upper LP bits are used for RPN bits, meaning that
586 * we need to fill in several entries in hpte_page_sizes[].
587 *
588 * In diagrammatic form, with r = RPN bits and z = page size bits:
589 * PTE LP actual page size
590 * rrrr rrrz >=8KB
591 * rrrr rrzz >=16KB
592 * rrrr rzzz >=32KB
593 * rrrr zzzz >=64KB
594 * ...
595 *
596 * The zzzz bits are implementation-specific but are chosen so that
597 * no encoding for a larger page size uses the same value in its
598 * low-order N bits as the encoding for the 2^(12+N) byte page size
599 * (if it exists).
600 */
601static void init_hpte_page_sizes(void)
602{
603 long int ap, bp;
604 long int shift, penc;
605
606 for (bp = 0; bp < MMU_PAGE_COUNT; ++bp) {
607 if (!mmu_psize_defs[bp].shift)
608 continue; /* not a supported page size */
609 for (ap = bp; ap < MMU_PAGE_COUNT; ++ap) {
610 penc = mmu_psize_defs[bp].penc[ap];
10527e80 611 if (penc == -1 || !mmu_psize_defs[ap].shift)
0eeede0c
PM
612 continue;
613 shift = mmu_psize_defs[ap].shift - LP_SHIFT;
614 if (shift <= 0)
615 continue; /* should never happen */
616 /*
617 * For page sizes less than 1MB, this loop
618 * replicates the entry for all possible values
619 * of the rrrr bits.
620 */
621 while (penc < (1 << LP_BITS)) {
622 hpte_page_sizes[penc] = (ap << 4) | bp;
623 penc += 1 << shift;
624 }
625 }
626 }
627}
628
bacf9cf8
ME
629static void __init htab_init_page_sizes(void)
630{
0eeede0c
PM
631 init_hpte_page_sizes();
632
e7df0d88
JK
633 if (!debug_pagealloc_enabled()) {
634 /*
635 * Pick a size for the linear mapping. Currently, we only
636 * support 16M, 1M and 4K which is the default
637 */
638 if (mmu_psize_defs[MMU_PAGE_16M].shift)
639 mmu_linear_psize = MMU_PAGE_16M;
640 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
641 mmu_linear_psize = MMU_PAGE_1M;
642 }
3c726f8d 643
bf72aeba 644#ifdef CONFIG_PPC_64K_PAGES
3c726f8d
BH
645 /*
646 * Pick a size for the ordinary pages. Default is 4K, we support
bf72aeba
PM
647 * 64K for user mappings and vmalloc if supported by the processor.
648 * We only use 64k for ioremap if the processor
649 * (and firmware) support cache-inhibited large pages.
650 * If not, we use 4k and set mmu_ci_restrictions so that
651 * hash_page knows to switch processes that use cache-inhibited
652 * mappings to 4k pages.
3c726f8d 653 */
bf72aeba 654 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
3c726f8d 655 mmu_virtual_psize = MMU_PAGE_64K;
bf72aeba 656 mmu_vmalloc_psize = MMU_PAGE_64K;
370a908d
BH
657 if (mmu_linear_psize == MMU_PAGE_4K)
658 mmu_linear_psize = MMU_PAGE_64K;
44ae3ab3 659 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
cfe666b1 660 /*
9048e648
AG
661 * When running on pSeries using 64k pages for ioremap
662 * would stop us accessing the HEA ethernet. So if we
663 * have the chance of ever seeing one, stay at 4k.
cfe666b1 664 */
2b4e3ad8 665 if (!might_have_hea())
cfe666b1
PM
666 mmu_io_psize = MMU_PAGE_64K;
667 } else
bf72aeba
PM
668 mmu_ci_restrictions = 1;
669 }
370a908d 670#endif /* CONFIG_PPC_64K_PAGES */
3c726f8d 671
cec08e7a
BH
672#ifdef CONFIG_SPARSEMEM_VMEMMAP
673 /* We try to use 16M pages for vmemmap if that is supported
674 * and we have at least 1G of RAM at boot
675 */
676 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
95f72d1e 677 memblock_phys_mem_size() >= 0x40000000)
cec08e7a
BH
678 mmu_vmemmap_psize = MMU_PAGE_16M;
679 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
680 mmu_vmemmap_psize = MMU_PAGE_64K;
681 else
682 mmu_vmemmap_psize = MMU_PAGE_4K;
683#endif /* CONFIG_SPARSEMEM_VMEMMAP */
684
bf72aeba 685 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
cec08e7a
BH
686 "virtual = %d, io = %d"
687#ifdef CONFIG_SPARSEMEM_VMEMMAP
688 ", vmemmap = %d"
689#endif
690 "\n",
3c726f8d 691 mmu_psize_defs[mmu_linear_psize].shift,
bf72aeba 692 mmu_psize_defs[mmu_virtual_psize].shift,
cec08e7a
BH
693 mmu_psize_defs[mmu_io_psize].shift
694#ifdef CONFIG_SPARSEMEM_VMEMMAP
695 ,mmu_psize_defs[mmu_vmemmap_psize].shift
696#endif
697 );
3c726f8d
BH
698}
699
700static int __init htab_dt_scan_pftsize(unsigned long node,
701 const char *uname, int depth,
702 void *data)
703{
9d0c4dfe
RH
704 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
705 const __be32 *prop;
3c726f8d
BH
706
707 /* We are scanning "cpu" nodes only */
708 if (type == NULL || strcmp(type, "cpu") != 0)
709 return 0;
710
12f04f2b 711 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
3c726f8d
BH
712 if (prop != NULL) {
713 /* pft_size[0] is the NUMA CEC cookie */
12f04f2b 714 ppc64_pft_size = be32_to_cpu(prop[1]);
3c726f8d 715 return 1;
1da177e4 716 }
3c726f8d 717 return 0;
1da177e4
LT
718}
719
5c3c7ede 720unsigned htab_shift_for_mem_size(unsigned long mem_size)
3eac8c69 721{
5c3c7ede
DG
722 unsigned memshift = __ilog2(mem_size);
723 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
724 unsigned pteg_shift;
725
726 /* round mem_size up to next power of 2 */
727 if ((1UL << memshift) < mem_size)
728 memshift += 1;
3eac8c69 729
5c3c7ede
DG
730 /* aim for 2 pages / pteg */
731 pteg_shift = memshift - (pshift + 1);
3eac8c69 732
5c3c7ede
DG
733 /*
734 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
735 * size permitted by the architecture.
736 */
737 return max(pteg_shift + 7, 18U);
738}
739
740static unsigned long __init htab_get_table_size(void)
741{
3c726f8d 742 /* If hash size isn't already provided by the platform, we try to
943ffb58 743 * retrieve it from the device-tree. If it's not there neither, we
3c726f8d 744 * calculate it now based on the total RAM size
3eac8c69 745 */
3c726f8d
BH
746 if (ppc64_pft_size == 0)
747 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
3eac8c69
PM
748 if (ppc64_pft_size)
749 return 1UL << ppc64_pft_size;
750
5c3c7ede 751 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
3eac8c69
PM
752}
753
54b79248 754#ifdef CONFIG_MEMORY_HOTPLUG
438cc81a
DG
755void resize_hpt_for_hotplug(unsigned long new_mem_size)
756{
757 unsigned target_hpt_shift;
758
759 if (!mmu_hash_ops.resize_hpt)
760 return;
761
762 target_hpt_shift = htab_shift_for_mem_size(new_mem_size);
763
764 /*
765 * To avoid lots of HPT resizes if memory size is fluctuating
766 * across a boundary, we deliberately have some hysterisis
767 * here: we immediately increase the HPT size if the target
768 * shift exceeds the current shift, but we won't attempt to
769 * reduce unless the target shift is at least 2 below the
770 * current shift
771 */
772 if ((target_hpt_shift > ppc64_pft_size)
773 || (target_hpt_shift < (ppc64_pft_size - 1))) {
774 int rc;
775
776 rc = mmu_hash_ops.resize_hpt(target_hpt_shift);
7339390d 777 if (rc && (rc != -ENODEV))
438cc81a
DG
778 printk(KERN_WARNING
779 "Unable to resize hash page table to target order %d: %d\n",
780 target_hpt_shift, rc);
781 }
782}
783
32b53c01 784int hash__create_section_mapping(unsigned long start, unsigned long end)
54b79248 785{
1dace6c6
DG
786 int rc = htab_bolt_mapping(start, end, __pa(start),
787 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
788 mmu_kernel_ssize);
789
790 if (rc < 0) {
791 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
792 mmu_kernel_ssize);
793 BUG_ON(rc2 && (rc2 != -ENOENT));
794 }
795 return rc;
54b79248 796}
f8c8803b 797
32b53c01 798int hash__remove_section_mapping(unsigned long start, unsigned long end)
f8c8803b 799{
abd0a0e7
DG
800 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
801 mmu_kernel_ssize);
802 WARN_ON(rc < 0);
803 return rc;
f8c8803b 804}
54b79248
MK
805#endif /* CONFIG_MEMORY_HOTPLUG */
806
ad410674
AK
807static void update_hid_for_hash(void)
808{
809 unsigned long hid0;
810 unsigned long rb = 3UL << PPC_BITLSHIFT(53); /* IS = 3 */
811
812 asm volatile("ptesync": : :"memory");
813 /* prs = 0, ric = 2, rs = 0, r = 1 is = 3 */
814 asm volatile(PPC_TLBIE_5(%0, %4, %3, %2, %1)
815 : : "r"(rb), "i"(0), "i"(0), "i"(2), "r"(0) : "memory");
816 asm volatile("eieio; tlbsync; ptesync; isync; slbia": : :"memory");
0428491c
BS
817 trace_tlbie(0, 0, rb, 0, 2, 0, 0);
818
ad410674
AK
819 /*
820 * now switch the HID
821 */
822 hid0 = mfspr(SPRN_HID0);
823 hid0 &= ~HID0_POWER9_RADIX;
824 mtspr(SPRN_HID0, hid0);
825 asm volatile("isync": : :"memory");
826
827 /* Wait for it to happen */
828 while ((mfspr(SPRN_HID0) & HID0_POWER9_RADIX))
829 cpu_relax();
830}
831
50de596d 832static void __init hash_init_partition_table(phys_addr_t hash_table,
4b7a3504 833 unsigned long htab_size)
50de596d 834{
9d661958 835 mmu_partition_table_init();
50de596d
AK
836
837 /*
9d661958
PM
838 * PS field (VRMA page size) is not used for LPID 0, hence set to 0.
839 * For now, UPRT is 0 and we have no segment table.
50de596d 840 */
4b7a3504 841 htab_size = __ilog2(htab_size) - 18;
9d661958 842 mmu_partition_table_set_entry(0, hash_table | htab_size, 0);
56547411 843 pr_info("Partition table %p\n", partition_tb);
ad410674
AK
844 if (cpu_has_feature(CPU_FTR_POWER9_DD1))
845 update_hid_for_hash();
50de596d
AK
846}
847
757c74d2 848static void __init htab_initialize(void)
1da177e4 849{
337a7128 850 unsigned long table;
1da177e4 851 unsigned long pteg_count;
9e88ba4e 852 unsigned long prot;
5556ecf5 853 unsigned long base = 0, size = 0;
28be7072 854 struct memblock_region *reg;
3c726f8d 855
1da177e4
LT
856 DBG(" -> htab_initialize()\n");
857
44ae3ab3 858 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
1189be65
PM
859 mmu_kernel_ssize = MMU_SEGSIZE_1T;
860 mmu_highuser_ssize = MMU_SEGSIZE_1T;
861 printk(KERN_INFO "Using 1TB segments\n");
862 }
863
1da177e4
LT
864 /*
865 * Calculate the required size of the htab. We want the number of
866 * PTEGs to equal one half the number of real pages.
867 */
3c726f8d 868 htab_size_bytes = htab_get_table_size();
1da177e4
LT
869 pteg_count = htab_size_bytes >> 7;
870
1da177e4
LT
871 htab_hash_mask = pteg_count - 1;
872
5556ecf5
BH
873 if (firmware_has_feature(FW_FEATURE_LPAR) ||
874 firmware_has_feature(FW_FEATURE_PS3_LV1)) {
1da177e4
LT
875 /* Using a hypervisor which owns the htab */
876 htab_address = NULL;
877 _SDR1 = 0;
dbfcf3cb
PM
878 /*
879 * On POWER9, we need to do a H_REGISTER_PROC_TBL hcall
880 * to inform the hypervisor that we wish to use the HPT.
881 */
882 if (cpu_has_feature(CPU_FTR_ARCH_300))
883 register_process_table(0, 0, 0);
3ccc00a7
MS
884#ifdef CONFIG_FA_DUMP
885 /*
886 * If firmware assisted dump is active firmware preserves
887 * the contents of htab along with entire partition memory.
888 * Clear the htab if firmware assisted dump is active so
889 * that we dont end up using old mappings.
890 */
7025776e
BH
891 if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
892 mmu_hash_ops.hpte_clear_all();
3ccc00a7 893#endif
1da177e4 894 } else {
5556ecf5
BH
895 unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;
896
897#ifdef CONFIG_PPC_CELL
898 /*
899 * Cell may require the hash table down low when using the
900 * Axon IOMMU in order to fit the dynamic region over it, see
901 * comments in cell/iommu.c
1da177e4 902 */
5556ecf5 903 if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
31bf1119 904 limit = 0x80000000;
5556ecf5
BH
905 pr_info("Hash table forced below 2G for Axon IOMMU\n");
906 }
907#endif /* CONFIG_PPC_CELL */
41d824bf 908
5556ecf5
BH
909 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes,
910 limit);
1da177e4
LT
911
912 DBG("Hash table allocated at %lx, size: %lx\n", table,
913 htab_size_bytes);
914
70267a7f 915 htab_address = __va(table);
1da177e4
LT
916
917 /* htab absolute addr + encoded htabsize */
4b7a3504 918 _SDR1 = table + __ilog2(htab_size_bytes) - 18;
1da177e4
LT
919
920 /* Initialize the HPT with no entries */
921 memset((void *)table, 0, htab_size_bytes);
799d6046 922
50de596d
AK
923 if (!cpu_has_feature(CPU_FTR_ARCH_300))
924 /* Set SDR1 */
925 mtspr(SPRN_SDR1, _SDR1);
926 else
4b7a3504 927 hash_init_partition_table(table, htab_size_bytes);
1da177e4
LT
928 }
929
f5ea64dc 930 prot = pgprot_val(PAGE_KERNEL);
1da177e4 931
370a908d 932#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
933 if (debug_pagealloc_enabled()) {
934 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
935 linear_map_hash_slots = __va(memblock_alloc_base(
936 linear_map_hash_count, 1, ppc64_rma_size));
937 memset(linear_map_hash_slots, 0, linear_map_hash_count);
938 }
370a908d
BH
939#endif /* CONFIG_DEBUG_PAGEALLOC */
940
1da177e4 941 /* create bolted the linear mapping in the hash table */
28be7072
BH
942 for_each_memblock(memory, reg) {
943 base = (unsigned long)__va(reg->base);
944 size = reg->size;
1da177e4 945
5c339919 946 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
9e88ba4e 947 base, size, prot);
1da177e4 948
caf80e57 949 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
9e88ba4e 950 prot, mmu_linear_psize, mmu_kernel_ssize));
e63075a3
BH
951 }
952 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
1da177e4
LT
953
954 /*
955 * If we have a memory_limit and we've allocated TCEs then we need to
956 * explicitly map the TCE area at the top of RAM. We also cope with the
957 * case that the TCEs start below memory_limit.
958 * tce_alloc_start/end are 16MB aligned so the mapping should work
959 * for either 4K or 16MB pages.
960 */
961 if (tce_alloc_start) {
b5666f70
ME
962 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
963 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
1da177e4
LT
964
965 if (base + size >= tce_alloc_start)
966 tce_alloc_start = base + size + 1;
967
caf80e57 968 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
bc033b63 969 __pa(tce_alloc_start), prot,
1189be65 970 mmu_linear_psize, mmu_kernel_ssize));
1da177e4
LT
971 }
972
7d0daae4 973
1da177e4
LT
974 DBG(" <- htab_initialize()\n");
975}
976#undef KB
977#undef MB
1da177e4 978
bacf9cf8
ME
979void __init hash__early_init_devtree(void)
980{
981 /* Initialize segment sizes */
982 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
983
984 /* Initialize page sizes */
985 htab_scan_page_sizes();
986}
987
756d08d1 988void __init hash__early_init_mmu(void)
799d6046 989{
9d2edb18 990#ifndef CONFIG_PPC_64K_PAGES
6aa59f51 991 /*
9d2edb18 992 * We have code in __hash_page_4K() and elsewhere, which assumes it can
6aa59f51
AK
993 * do the following:
994 * new_pte |= (slot << H_PAGE_F_GIX_SHIFT) & (H_PAGE_F_SECOND | H_PAGE_F_GIX);
995 *
996 * Where the slot number is between 0-15, and values of 8-15 indicate
997 * the secondary bucket. For that code to work H_PAGE_F_SECOND and
998 * H_PAGE_F_GIX must occupy four contiguous bits in the PTE, and
999 * H_PAGE_F_SECOND must be placed above H_PAGE_F_GIX. Assert that here
1000 * with a BUILD_BUG_ON().
1001 */
1002 BUILD_BUG_ON(H_PAGE_F_SECOND != (1ul << (H_PAGE_F_GIX_SHIFT + 3)));
9d2edb18 1003#endif /* CONFIG_PPC_64K_PAGES */
6aa59f51 1004
bacf9cf8
ME
1005 htab_init_page_sizes();
1006
dd1842a2
AK
1007 /*
1008 * initialize page table size
1009 */
5ed7ecd0
AK
1010 __pte_frag_nr = H_PTE_FRAG_NR;
1011 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
1012
dd1842a2
AK
1013 __pte_index_size = H_PTE_INDEX_SIZE;
1014 __pmd_index_size = H_PMD_INDEX_SIZE;
1015 __pud_index_size = H_PUD_INDEX_SIZE;
1016 __pgd_index_size = H_PGD_INDEX_SIZE;
fae22116 1017 __pud_cache_index = H_PUD_CACHE_INDEX;
dd1842a2
AK
1018 __pmd_cache_index = H_PMD_CACHE_INDEX;
1019 __pte_table_size = H_PTE_TABLE_SIZE;
1020 __pmd_table_size = H_PMD_TABLE_SIZE;
1021 __pud_table_size = H_PUD_TABLE_SIZE;
1022 __pgd_table_size = H_PGD_TABLE_SIZE;
a2f41eb9
AK
1023 /*
1024 * 4k use hugepd format, so for hash set then to
1025 * zero
1026 */
1027 __pmd_val_bits = 0;
1028 __pud_val_bits = 0;
1029 __pgd_val_bits = 0;
d6a9996e
AK
1030
1031 __kernel_virt_start = H_KERN_VIRT_START;
1032 __kernel_virt_size = H_KERN_VIRT_SIZE;
1033 __vmalloc_start = H_VMALLOC_START;
1034 __vmalloc_end = H_VMALLOC_END;
63ee9b2f 1035 __kernel_io_start = H_KERN_IO_START;
d6a9996e
AK
1036 vmemmap = (struct page *)H_VMEMMAP_BASE;
1037 ioremap_bot = IOREMAP_BASE;
1038
bfa37087
DS
1039#ifdef CONFIG_PCI
1040 pci_io_base = ISA_IO_BASE;
1041#endif
1042
166dd7d3
BH
1043 /* Select appropriate backend */
1044 if (firmware_has_feature(FW_FEATURE_PS3_LV1))
1045 ps3_early_mm_init();
1046 else if (firmware_has_feature(FW_FEATURE_LPAR))
6364e84e 1047 hpte_init_pseries();
fbef66f0 1048 else if (IS_ENABLED(CONFIG_PPC_NATIVE))
166dd7d3
BH
1049 hpte_init_native();
1050
7353644f
ME
1051 if (!mmu_hash_ops.hpte_insert)
1052 panic("hash__early_init_mmu: No MMU hash ops defined!\n");
1053
757c74d2 1054 /* Initialize the MMU Hash table and create the linear mapping
376af594
ME
1055 * of memory. Has to be done before SLB initialization as this is
1056 * currently where the page size encoding is obtained.
757c74d2
BH
1057 */
1058 htab_initialize();
1059
56547411 1060 pr_info("Initializing hash mmu with SLB\n");
376af594 1061 /* Initialize SLB management */
13b3d13b 1062 slb_initialize();
d4748276
NP
1063
1064 if (cpu_has_feature(CPU_FTR_ARCH_206)
1065 && cpu_has_feature(CPU_FTR_HVMODE))
1066 tlbiel_all();
757c74d2
BH
1067}
1068
1069#ifdef CONFIG_SMP
756d08d1 1070void hash__early_init_mmu_secondary(void)
757c74d2
BH
1071{
1072 /* Initialize hash table for that CPU */
b5dcc609 1073 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
cac4a185
AK
1074
1075 if (cpu_has_feature(CPU_FTR_POWER9_DD1))
1076 update_hid_for_hash();
1077
b5dcc609
AK
1078 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1079 mtspr(SPRN_SDR1, _SDR1);
1080 else
1081 mtspr(SPRN_PTCR,
1082 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
1083 }
376af594 1084 /* Initialize SLB */
13b3d13b 1085 slb_initialize();
d4748276
NP
1086
1087 if (cpu_has_feature(CPU_FTR_ARCH_206)
1088 && cpu_has_feature(CPU_FTR_HVMODE))
1089 tlbiel_all();
799d6046 1090}
757c74d2 1091#endif /* CONFIG_SMP */
799d6046 1092
1da177e4
LT
1093/*
1094 * Called by asm hashtable.S for doing lazy icache flush
1095 */
1096unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
1097{
1098 struct page *page;
1099
76c8e25b
BH
1100 if (!pfn_valid(pte_pfn(pte)))
1101 return pp;
1102
1da177e4
LT
1103 page = pte_page(pte);
1104
1105 /* page is dirty */
1106 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
1107 if (trap == 0x400) {
0895ecda 1108 flush_dcache_icache_page(page);
1da177e4
LT
1109 set_bit(PG_arch_1, &page->flags);
1110 } else
3c726f8d 1111 pp |= HPTE_R_N;
1da177e4
LT
1112 }
1113 return pp;
1114}
1115
3a8247cc 1116#ifdef CONFIG_PPC_MM_SLICES
e51df2c1 1117static unsigned int get_paca_psize(unsigned long addr)
3a8247cc 1118{
15472423 1119 unsigned char *psizes;
7aa0727f 1120 unsigned long index, mask_index;
3a8247cc
PM
1121
1122 if (addr < SLICE_LOW_TOP) {
15472423 1123 psizes = get_paca()->mm_ctx_low_slices_psize;
3a8247cc 1124 index = GET_LOW_SLICE_INDEX(addr);
15472423
CL
1125 } else {
1126 psizes = get_paca()->mm_ctx_high_slices_psize;
1127 index = GET_HIGH_SLICE_INDEX(addr);
3a8247cc 1128 }
7aa0727f 1129 mask_index = index & 0x1;
15472423 1130 return (psizes[index >> 1] >> (mask_index * 4)) & 0xF;
3a8247cc
PM
1131}
1132
1133#else
1134unsigned int get_paca_psize(unsigned long addr)
1135{
c33e54fa 1136 return get_paca()->mm_ctx_user_psize;
3a8247cc
PM
1137}
1138#endif
1139
721151d0
PM
1140/*
1141 * Demote a segment to using 4k pages.
1142 * For now this makes the whole process use 4k pages.
1143 */
721151d0 1144#ifdef CONFIG_PPC_64K_PAGES
fa28237c 1145void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
16f1c746 1146{
3a8247cc 1147 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
721151d0 1148 return;
3a8247cc 1149 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
be3ebfe8 1150 copro_flush_all_slbs(mm);
a1dca346 1151 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
c395465d 1152
52b1e665 1153 copy_mm_to_paca(mm);
fa28237c
PM
1154 slb_flush_and_rebolt();
1155 }
721151d0 1156}
16f1c746 1157#endif /* CONFIG_PPC_64K_PAGES */
721151d0 1158
fa28237c
PM
1159#ifdef CONFIG_PPC_SUBPAGE_PROT
1160/*
1161 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
1162 * Userspace sets the subpage permissions using the subpage_prot system call.
1163 *
1164 * Result is 0: full permissions, _PAGE_RW: read-only,
73a1441a 1165 * _PAGE_RWX: no access.
fa28237c 1166 */
d28513bc 1167static int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c 1168{
d28513bc 1169 struct subpage_prot_table *spt = &mm->context.spt;
fa28237c
PM
1170 u32 spp = 0;
1171 u32 **sbpm, *sbpp;
1172
1173 if (ea >= spt->maxaddr)
1174 return 0;
b0d436c7 1175 if (ea < 0x100000000UL) {
fa28237c
PM
1176 /* addresses below 4GB use spt->low_prot */
1177 sbpm = spt->low_prot;
1178 } else {
1179 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1180 if (!sbpm)
1181 return 0;
1182 }
1183 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1184 if (!sbpp)
1185 return 0;
1186 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1187
1188 /* extract 2-bit bitfield for this 4k subpage */
1189 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1190
73a1441a
AK
1191 /*
1192 * 0 -> full premission
1193 * 1 -> Read only
1194 * 2 -> no access.
1195 * We return the flag that need to be cleared.
1196 */
1197 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
fa28237c
PM
1198 return spp;
1199}
1200
1201#else /* CONFIG_PPC_SUBPAGE_PROT */
d28513bc 1202static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c
PM
1203{
1204 return 0;
1205}
1206#endif
1207
4b8692c0
BH
1208void hash_failure_debug(unsigned long ea, unsigned long access,
1209 unsigned long vsid, unsigned long trap,
d8139ebf 1210 int ssize, int psize, int lpsize, unsigned long pte)
4b8692c0
BH
1211{
1212 if (!printk_ratelimit())
1213 return;
1214 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1215 ea, access, current->comm);
d8139ebf
AK
1216 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1217 trap, vsid, ssize, psize, lpsize, pte);
4b8692c0
BH
1218}
1219
09567e7f
ME
1220static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1221 int psize, bool user_region)
1222{
1223 if (user_region) {
1224 if (psize != get_paca_psize(ea)) {
52b1e665 1225 copy_mm_to_paca(mm);
09567e7f
ME
1226 slb_flush_and_rebolt();
1227 }
1228 } else if (get_paca()->vmalloc_sllp !=
1229 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1230 get_paca()->vmalloc_sllp =
1231 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1232 slb_vmalloc_update();
1233 }
1234}
1235
1da177e4
LT
1236/* Result code is:
1237 * 0 - handled
1238 * 1 - normal page fault
1239 * -1 - critical hash insertion error
fa28237c 1240 * -2 - access not permitted by subpage protection mechanism
1da177e4 1241 */
aefa5688
AK
1242int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1243 unsigned long access, unsigned long trap,
1244 unsigned long flags)
1da177e4 1245{
891121e6 1246 bool is_thp;
ba12eede 1247 enum ctx_state prev_state = exception_enter();
a1128f8f 1248 pgd_t *pgdir;
1da177e4 1249 unsigned long vsid;
1da177e4 1250 pte_t *ptep;
a4fe3ce7 1251 unsigned hugeshift;
aefa5688 1252 int rc, user_region = 0;
1189be65 1253 int psize, ssize;
1da177e4 1254
3c726f8d
BH
1255 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1256 ea, access, trap);
cfcb3d80 1257 trace_hash_fault(ea, access, trap);
1f8d419e 1258
3c726f8d 1259 /* Get region & vsid */
1da177e4
LT
1260 switch (REGION_ID(ea)) {
1261 case USER_REGION_ID:
1262 user_region = 1;
3c726f8d
BH
1263 if (! mm) {
1264 DBG_LOW(" user region with no mm !\n");
ba12eede
LZ
1265 rc = 1;
1266 goto bail;
3c726f8d 1267 }
16c2d476 1268 psize = get_slice_psize(mm, ea);
1189be65
PM
1269 ssize = user_segment_size(ea);
1270 vsid = get_vsid(mm->context.id, ea, ssize);
1da177e4 1271 break;
1da177e4 1272 case VMALLOC_REGION_ID:
1189be65 1273 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
bf72aeba
PM
1274 if (ea < VMALLOC_END)
1275 psize = mmu_vmalloc_psize;
1276 else
1277 psize = mmu_io_psize;
1189be65 1278 ssize = mmu_kernel_ssize;
1da177e4 1279 break;
1da177e4
LT
1280 default:
1281 /* Not a valid range
1282 * Send the problem up to do_page_fault
1283 */
ba12eede
LZ
1284 rc = 1;
1285 goto bail;
1da177e4 1286 }
3c726f8d 1287 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
1da177e4 1288
c60ac569
AK
1289 /* Bad address. */
1290 if (!vsid) {
1291 DBG_LOW("Bad address!\n");
ba12eede
LZ
1292 rc = 1;
1293 goto bail;
c60ac569 1294 }
3c726f8d 1295 /* Get pgdir */
1da177e4 1296 pgdir = mm->pgd;
ba12eede
LZ
1297 if (pgdir == NULL) {
1298 rc = 1;
1299 goto bail;
1300 }
1da177e4 1301
3c726f8d 1302 /* Check CPU locality */
b426e4bd 1303 if (user_region && mm_is_thread_local(mm))
aefa5688 1304 flags |= HPTE_LOCAL_UPDATE;
1da177e4 1305
16c2d476 1306#ifndef CONFIG_PPC_64K_PAGES
a4fe3ce7
DG
1307 /* If we use 4K pages and our psize is not 4K, then we might
1308 * be hitting a special driver mapping, and need to align the
1309 * address before we fetch the PTE.
1310 *
1311 * It could also be a hugepage mapping, in which case this is
1312 * not necessary, but it's not harmful, either.
16c2d476
BH
1313 */
1314 if (psize != MMU_PAGE_4K)
1315 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1316#endif /* CONFIG_PPC_64K_PAGES */
1317
3c726f8d 1318 /* Get PTE and page size from page tables */
94171b19 1319 ptep = find_linux_pte(pgdir, ea, &is_thp, &hugeshift);
3c726f8d
BH
1320 if (ptep == NULL || !pte_present(*ptep)) {
1321 DBG_LOW(" no PTE !\n");
ba12eede
LZ
1322 rc = 1;
1323 goto bail;
3c726f8d
BH
1324 }
1325
ca91e6c0
BH
1326 /* Add _PAGE_PRESENT to the required access perm */
1327 access |= _PAGE_PRESENT;
1328
1329 /* Pre-check access permissions (will be re-checked atomically
1330 * in __hash_page_XX but this pre-check is a fast path
1331 */
ac29c640 1332 if (!check_pte_access(access, pte_val(*ptep))) {
ca91e6c0 1333 DBG_LOW(" no access !\n");
ba12eede
LZ
1334 rc = 1;
1335 goto bail;
ca91e6c0
BH
1336 }
1337
ba12eede 1338 if (hugeshift) {
891121e6 1339 if (is_thp)
6d492ecc 1340 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
aefa5688 1341 trap, flags, ssize, psize);
6d492ecc
AK
1342#ifdef CONFIG_HUGETLB_PAGE
1343 else
1344 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
aefa5688 1345 flags, ssize, hugeshift, psize);
6d492ecc
AK
1346#else
1347 else {
1348 /*
1349 * if we have hugeshift, and is not transhuge with
1350 * hugetlb disabled, something is really wrong.
1351 */
1352 rc = 1;
1353 WARN_ON(1);
1354 }
1355#endif
a1dca346
IM
1356 if (current->mm == mm)
1357 check_paca_psize(ea, mm, psize, user_region);
09567e7f 1358
ba12eede
LZ
1359 goto bail;
1360 }
a4fe3ce7 1361
3c726f8d
BH
1362#ifndef CONFIG_PPC_64K_PAGES
1363 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1364#else
1365 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1366 pte_val(*(ptep + PTRS_PER_PTE)));
1367#endif
3c726f8d 1368 /* Do actual hashing */
16c2d476 1369#ifdef CONFIG_PPC_64K_PAGES
945537df
AK
1370 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1371 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
721151d0
PM
1372 demote_segment_4k(mm, ea);
1373 psize = MMU_PAGE_4K;
1374 }
1375
16f1c746
BH
1376 /* If this PTE is non-cacheable and we have restrictions on
1377 * using non cacheable large pages, then we switch to 4k
1378 */
30bda41a 1379 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
16f1c746
BH
1380 if (user_region) {
1381 demote_segment_4k(mm, ea);
1382 psize = MMU_PAGE_4K;
1383 } else if (ea < VMALLOC_END) {
1384 /*
1385 * some driver did a non-cacheable mapping
1386 * in vmalloc space, so switch vmalloc
1387 * to 4k pages
1388 */
1389 printk(KERN_ALERT "Reducing vmalloc segment "
1390 "to 4kB pages because of "
1391 "non-cacheable mapping\n");
1392 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
be3ebfe8 1393 copro_flush_all_slbs(mm);
bf72aeba 1394 }
16f1c746 1395 }
09567e7f 1396
0863d7f2
AK
1397#endif /* CONFIG_PPC_64K_PAGES */
1398
a1dca346
IM
1399 if (current->mm == mm)
1400 check_paca_psize(ea, mm, psize, user_region);
16f1c746 1401
73b341ef 1402#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1403 if (psize == MMU_PAGE_64K)
aefa5688
AK
1404 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1405 flags, ssize);
3c726f8d 1406 else
73b341ef 1407#endif /* CONFIG_PPC_64K_PAGES */
fa28237c 1408 {
a1128f8f 1409 int spp = subpage_protection(mm, ea);
fa28237c
PM
1410 if (access & spp)
1411 rc = -2;
1412 else
1413 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
aefa5688 1414 flags, ssize, spp);
fa28237c 1415 }
3c726f8d 1416
4b8692c0
BH
1417 /* Dump some info in case of hash insertion failure, they should
1418 * never happen so it is really useful to know if/when they do
1419 */
1420 if (rc == -1)
1421 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
d8139ebf 1422 psize, pte_val(*ptep));
3c726f8d
BH
1423#ifndef CONFIG_PPC_64K_PAGES
1424 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1425#else
1426 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1427 pte_val(*(ptep + PTRS_PER_PTE)));
1428#endif
1429 DBG_LOW(" -> rc=%d\n", rc);
ba12eede
LZ
1430
1431bail:
1432 exception_exit(prev_state);
3c726f8d 1433 return rc;
1da177e4 1434}
a1dca346
IM
1435EXPORT_SYMBOL_GPL(hash_page_mm);
1436
aefa5688
AK
1437int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1438 unsigned long dsisr)
a1dca346 1439{
aefa5688 1440 unsigned long flags = 0;
a1dca346
IM
1441 struct mm_struct *mm = current->mm;
1442
1443 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1444 mm = &init_mm;
1445
aefa5688
AK
1446 if (dsisr & DSISR_NOHPTE)
1447 flags |= HPTE_NOHPTE_UPDATE;
1448
1449 return hash_page_mm(mm, ea, access, trap, flags);
a1dca346 1450}
67207b96 1451EXPORT_SYMBOL_GPL(hash_page);
1da177e4 1452
106713a1
AK
1453int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1454 unsigned long dsisr)
1455{
c7d54842 1456 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
106713a1
AK
1457 unsigned long flags = 0;
1458 struct mm_struct *mm = current->mm;
1459
1460 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1461 mm = &init_mm;
1462
1463 if (dsisr & DSISR_NOHPTE)
1464 flags |= HPTE_NOHPTE_UPDATE;
1465
1466 if (dsisr & DSISR_ISSTORE)
c7d54842 1467 access |= _PAGE_WRITE;
106713a1 1468 /*
ac29c640
AK
1469 * We set _PAGE_PRIVILEGED only when
1470 * kernel mode access kernel space.
1471 *
1472 * _PAGE_PRIVILEGED is NOT set
1473 * 1) when kernel mode access user space
1474 * 2) user space access kernel space.
106713a1 1475 */
ac29c640 1476 access |= _PAGE_PRIVILEGED;
106713a1 1477 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
ac29c640 1478 access &= ~_PAGE_PRIVILEGED;
106713a1
AK
1479
1480 if (trap == 0x400)
1481 access |= _PAGE_EXEC;
1482
1483 return hash_page_mm(mm, ea, access, trap, flags);
1484}
1485
8bbc9b7b
ME
1486#ifdef CONFIG_PPC_MM_SLICES
1487static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1488{
aac55d75
ME
1489 int psize = get_slice_psize(mm, ea);
1490
8bbc9b7b 1491 /* We only prefault standard pages for now */
aac55d75
ME
1492 if (unlikely(psize != mm->context.user_psize))
1493 return false;
1494
1495 /*
1496 * Don't prefault if subpage protection is enabled for the EA.
1497 */
1498 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
8bbc9b7b
ME
1499 return false;
1500
1501 return true;
1502}
1503#else
1504static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1505{
1506 return true;
1507}
1508#endif
1509
3c726f8d
BH
1510void hash_preload(struct mm_struct *mm, unsigned long ea,
1511 unsigned long access, unsigned long trap)
1da177e4 1512{
12bc9f6f 1513 int hugepage_shift;
3c726f8d 1514 unsigned long vsid;
0b97fee0 1515 pgd_t *pgdir;
3c726f8d 1516 pte_t *ptep;
3c726f8d 1517 unsigned long flags;
aefa5688 1518 int rc, ssize, update_flags = 0;
3c726f8d 1519
d0f13e3c
BH
1520 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1521
8bbc9b7b 1522 if (!should_hash_preload(mm, ea))
3c726f8d
BH
1523 return;
1524
1525 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1526 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1da177e4 1527
16f1c746 1528 /* Get Linux PTE if available */
3c726f8d
BH
1529 pgdir = mm->pgd;
1530 if (pgdir == NULL)
1531 return;
0ac52dd7
AK
1532
1533 /* Get VSID */
1534 ssize = user_segment_size(ea);
1535 vsid = get_vsid(mm->context.id, ea, ssize);
1536 if (!vsid)
1537 return;
1538 /*
1539 * Hash doesn't like irqs. Walking linux page table with irq disabled
1540 * saves us from holding multiple locks.
1541 */
1542 local_irq_save(flags);
1543
12bc9f6f
AK
1544 /*
1545 * THP pages use update_mmu_cache_pmd. We don't do
1546 * hash preload there. Hence can ignore THP here
1547 */
94171b19 1548 ptep = find_current_mm_pte(pgdir, ea, NULL, &hugepage_shift);
3c726f8d 1549 if (!ptep)
0ac52dd7 1550 goto out_exit;
16f1c746 1551
12bc9f6f 1552 WARN_ON(hugepage_shift);
16f1c746 1553#ifdef CONFIG_PPC_64K_PAGES
945537df 1554 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
16f1c746
BH
1555 * a 64K kernel), then we don't preload, hash_page() will take
1556 * care of it once we actually try to access the page.
1557 * That way we don't have to duplicate all of the logic for segment
1558 * page size demotion here
1559 */
945537df 1560 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
0ac52dd7 1561 goto out_exit;
16f1c746
BH
1562#endif /* CONFIG_PPC_64K_PAGES */
1563
16c2d476 1564 /* Is that local to this CPU ? */
b426e4bd 1565 if (mm_is_thread_local(mm))
aefa5688 1566 update_flags |= HPTE_LOCAL_UPDATE;
16c2d476
BH
1567
1568 /* Hash it in */
73b341ef 1569#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1570 if (mm->context.user_psize == MMU_PAGE_64K)
aefa5688
AK
1571 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1572 update_flags, ssize);
1da177e4 1573 else
73b341ef 1574#endif /* CONFIG_PPC_64K_PAGES */
aefa5688
AK
1575 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1576 ssize, subpage_protection(mm, ea));
4b8692c0
BH
1577
1578 /* Dump some info in case of hash insertion failure, they should
1579 * never happen so it is really useful to know if/when they do
1580 */
1581 if (rc == -1)
1582 hash_failure_debug(ea, access, vsid, trap, ssize,
d8139ebf
AK
1583 mm->context.user_psize,
1584 mm->context.user_psize,
1585 pte_val(*ptep));
0ac52dd7 1586out_exit:
3c726f8d
BH
1587 local_irq_restore(flags);
1588}
1589
087003e9
RP
1590#ifdef CONFIG_PPC_MEM_KEYS
1591/*
1592 * Return the protection key associated with the given address and the
1593 * mm_struct.
1594 */
1595u16 get_mm_addr_key(struct mm_struct *mm, unsigned long address)
1596{
1597 pte_t *ptep;
1598 u16 pkey = 0;
1599 unsigned long flags;
1600
1601 if (!mm || !mm->pgd)
1602 return 0;
1603
1604 local_irq_save(flags);
1605 ptep = find_linux_pte(mm->pgd, address, NULL, NULL);
1606 if (ptep)
1607 pkey = pte_to_pkey_bits(pte_val(READ_ONCE(*ptep)));
1608 local_irq_restore(flags);
1609
1610 return pkey;
1611}
1612#endif /* CONFIG_PPC_MEM_KEYS */
1613
f1a55ce0
RT
1614#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1615static inline void tm_flush_hash_page(int local)
1616{
1617 /*
1618 * Transactions are not aborted by tlbiel, only tlbie. Without, syncing a
1619 * page back to a block device w/PIO could pick up transactional data
1620 * (bad!) so we force an abort here. Before the sync the page will be
1621 * made read-only, which will flush_hash_page. BIG ISSUE here: if the
1622 * kernel uses a page from userspace without unmapping it first, it may
1623 * see the speculated version.
1624 */
1625 if (local && cpu_has_feature(CPU_FTR_TM) && current->thread.regs &&
1626 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1627 tm_enable();
1628 tm_abort(TM_CAUSE_TLBI);
1629 }
1630}
1631#else
1632static inline void tm_flush_hash_page(int local)
1633{
1634}
1635#endif
1636
318995b4
RP
1637/*
1638 * Return the global hash slot, corresponding to the given PTE, which contains
1639 * the HPTE.
1640 */
1641unsigned long pte_get_hash_gslot(unsigned long vpn, unsigned long shift,
1642 int ssize, real_pte_t rpte, unsigned int subpg_index)
1643{
1644 unsigned long hash, gslot, hidx;
1645
1646 hash = hpt_hash(vpn, shift, ssize);
1647 hidx = __rpte_to_hidx(rpte, subpg_index);
1648 if (hidx & _PTEIDX_SECONDARY)
1649 hash = ~hash;
1650 gslot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1651 gslot += hidx & _PTEIDX_GROUP_IX;
1652 return gslot;
1653}
1654
f6ab0b92
BH
1655/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1656 * do not forget to update the assembly call site !
1657 */
5524a27d 1658void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
aefa5688 1659 unsigned long flags)
3c726f8d 1660{
a8548686 1661 unsigned long index, shift, gslot;
aefa5688 1662 int local = flags & HPTE_LOCAL_UPDATE;
3c726f8d 1663
5524a27d
AK
1664 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1665 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
a8548686
RP
1666 gslot = pte_get_hash_gslot(vpn, shift, ssize, pte, index);
1667 DBG_LOW(" sub %ld: gslot=%lx\n", index, gslot);
db3d8534
AK
1668 /*
1669 * We use same base page size and actual psize, because we don't
1670 * use these functions for hugepage
1671 */
a8548686 1672 mmu_hash_ops.hpte_invalidate(gslot, vpn, psize, psize,
7025776e 1673 ssize, local);
3c726f8d 1674 } pte_iterate_hashed_end();
bc2a9408 1675
f1a55ce0 1676 tm_flush_hash_page(local);
1da177e4
LT
1677}
1678
f1581bf1
AK
1679#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1680void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
aefa5688
AK
1681 pmd_t *pmdp, unsigned int psize, int ssize,
1682 unsigned long flags)
f1581bf1
AK
1683{
1684 int i, max_hpte_count, valid;
1685 unsigned long s_addr;
1686 unsigned char *hpte_slot_array;
1687 unsigned long hidx, shift, vpn, hash, slot;
aefa5688 1688 int local = flags & HPTE_LOCAL_UPDATE;
f1581bf1
AK
1689
1690 s_addr = addr & HPAGE_PMD_MASK;
1691 hpte_slot_array = get_hpte_slot_array(pmdp);
1692 /*
1693 * IF we try to do a HUGE PTE update after a withdraw is done.
1694 * we will find the below NULL. This happens when we do
1695 * split_huge_page_pmd
1696 */
1697 if (!hpte_slot_array)
1698 return;
1699
7025776e
BH
1700 if (mmu_hash_ops.hugepage_invalidate) {
1701 mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1702 psize, ssize, local);
d557b098
AK
1703 goto tm_abort;
1704 }
f1581bf1
AK
1705 /*
1706 * No bluk hpte removal support, invalidate each entry
1707 */
1708 shift = mmu_psize_defs[psize].shift;
1709 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1710 for (i = 0; i < max_hpte_count; i++) {
1711 /*
1712 * 8 bits per each hpte entries
1713 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1714 */
1715 valid = hpte_valid(hpte_slot_array, i);
1716 if (!valid)
1717 continue;
1718 hidx = hpte_hash_index(hpte_slot_array, i);
1719
1720 /* get the vpn */
1721 addr = s_addr + (i * (1ul << shift));
1722 vpn = hpt_vpn(addr, vsid, ssize);
1723 hash = hpt_hash(vpn, shift, ssize);
1724 if (hidx & _PTEIDX_SECONDARY)
1725 hash = ~hash;
1726
1727 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1728 slot += hidx & _PTEIDX_GROUP_IX;
7025776e
BH
1729 mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
1730 MMU_PAGE_16M, ssize, local);
d557b098
AK
1731 }
1732tm_abort:
f1a55ce0 1733 tm_flush_hash_page(local);
f1581bf1
AK
1734}
1735#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1736
61b1a942 1737void flush_hash_range(unsigned long number, int local)
1da177e4 1738{
7025776e
BH
1739 if (mmu_hash_ops.flush_hash_range)
1740 mmu_hash_ops.flush_hash_range(number, local);
3c726f8d 1741 else {
1da177e4 1742 int i;
61b1a942 1743 struct ppc64_tlb_batch *batch =
69111bac 1744 this_cpu_ptr(&ppc64_tlb_batch);
1da177e4
LT
1745
1746 for (i = 0; i < number; i++)
5524a27d 1747 flush_hash_page(batch->vpn[i], batch->pte[i],
1189be65 1748 batch->psize, batch->ssize, local);
1da177e4
LT
1749 }
1750}
1751
1da177e4
LT
1752/*
1753 * low_hash_fault is called when we the low level hash code failed
1754 * to instert a PTE due to an hypervisor error
1755 */
fa28237c 1756void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
1da177e4 1757{
ba12eede
LZ
1758 enum ctx_state prev_state = exception_enter();
1759
1da177e4 1760 if (user_mode(regs)) {
fa28237c
PM
1761#ifdef CONFIG_PPC_SUBPAGE_PROT
1762 if (rc == -2)
1763 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1764 else
1765#endif
1766 _exception(SIGBUS, regs, BUS_ADRERR, address);
1767 } else
1768 bad_page_fault(regs, address, SIGBUS);
ba12eede
LZ
1769
1770 exception_exit(prev_state);
1da177e4 1771}
370a908d 1772
b170bd3d
LZ
1773long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1774 unsigned long pa, unsigned long rflags,
1775 unsigned long vflags, int psize, int ssize)
1776{
1777 unsigned long hpte_group;
1778 long slot;
1779
1780repeat:
1781 hpte_group = ((hash & htab_hash_mask) *
1782 HPTES_PER_GROUP) & ~0x7UL;
1783
1784 /* Insert into the hash table, primary slot */
7025776e
BH
1785 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
1786 psize, psize, ssize);
b170bd3d
LZ
1787
1788 /* Primary is full, try the secondary */
1789 if (unlikely(slot == -1)) {
1790 hpte_group = ((~hash & htab_hash_mask) *
1791 HPTES_PER_GROUP) & ~0x7UL;
7025776e
BH
1792 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
1793 vflags | HPTE_V_SECONDARY,
1794 psize, psize, ssize);
b170bd3d
LZ
1795 if (slot == -1) {
1796 if (mftb() & 0x1)
1797 hpte_group = ((hash & htab_hash_mask) *
1798 HPTES_PER_GROUP)&~0x7UL;
1799
7025776e 1800 mmu_hash_ops.hpte_remove(hpte_group);
b170bd3d
LZ
1801 goto repeat;
1802 }
1803 }
1804
1805 return slot;
1806}
1807
370a908d
BH
1808#ifdef CONFIG_DEBUG_PAGEALLOC
1809static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1810{
016af59f 1811 unsigned long hash;
1189be65 1812 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1813 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
09f3f326 1814 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
016af59f 1815 long ret;
370a908d 1816
5524a27d 1817 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d 1818
c60ac569
AK
1819 /* Don't create HPTE entries for bad address */
1820 if (!vsid)
1821 return;
016af59f
LZ
1822
1823 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1824 HPTE_V_BOLTED,
1825 mmu_linear_psize, mmu_kernel_ssize);
1826
370a908d
BH
1827 BUG_ON (ret < 0);
1828 spin_lock(&linear_map_hash_lock);
1829 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1830 linear_map_hash_slots[lmi] = ret | 0x80;
1831 spin_unlock(&linear_map_hash_lock);
1832}
1833
1834static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1835{
1189be65
PM
1836 unsigned long hash, hidx, slot;
1837 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1838 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
370a908d 1839
5524a27d 1840 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d
BH
1841 spin_lock(&linear_map_hash_lock);
1842 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1843 hidx = linear_map_hash_slots[lmi] & 0x7f;
1844 linear_map_hash_slots[lmi] = 0;
1845 spin_unlock(&linear_map_hash_lock);
1846 if (hidx & _PTEIDX_SECONDARY)
1847 hash = ~hash;
1848 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1849 slot += hidx & _PTEIDX_GROUP_IX;
7025776e
BH
1850 mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
1851 mmu_linear_psize,
1852 mmu_kernel_ssize, 0);
370a908d
BH
1853}
1854
031bc574 1855void __kernel_map_pages(struct page *page, int numpages, int enable)
370a908d
BH
1856{
1857 unsigned long flags, vaddr, lmi;
1858 int i;
1859
1860 local_irq_save(flags);
1861 for (i = 0; i < numpages; i++, page++) {
1862 vaddr = (unsigned long)page_address(page);
1863 lmi = __pa(vaddr) >> PAGE_SHIFT;
1864 if (lmi >= linear_map_hash_count)
1865 continue;
1866 if (enable)
1867 kernel_map_linear_page(vaddr, lmi);
1868 else
1869 kernel_unmap_linear_page(vaddr, lmi);
1870 }
1871 local_irq_restore(flags);
1872}
1873#endif /* CONFIG_DEBUG_PAGEALLOC */
cd3db0c4 1874
756d08d1 1875void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
cd3db0c4
BH
1876 phys_addr_t first_memblock_size)
1877{
1878 /* We don't currently support the first MEMBLOCK not mapping 0
1879 * physical on those processors
1880 */
1881 BUG_ON(first_memblock_base != 0);
1882
1513c33d
NP
1883 /*
1884 * On virtualized systems the first entry is our RMA region aka VRMA,
1885 * non-virtualized 64-bit hash MMU systems don't have a limitation
1886 * on real mode access.
1887 *
c610d65c
NP
1888 * For guests on platforms before POWER9, we clamp the it limit to 1G
1889 * to avoid some funky things such as RTAS bugs etc...
cd3db0c4 1890 */
1513c33d 1891 if (!early_cpu_has_feature(CPU_FTR_HVMODE)) {
c610d65c
NP
1892 ppc64_rma_size = first_memblock_size;
1893 if (!early_cpu_has_feature(CPU_FTR_ARCH_300))
1894 ppc64_rma_size = min_t(u64, ppc64_rma_size, 0x40000000);
cd3db0c4 1895
1513c33d
NP
1896 /* Finally limit subsequent allocations */
1897 memblock_set_current_limit(ppc64_rma_size);
1898 } else {
1899 ppc64_rma_size = ULONG_MAX;
1900 }
cd3db0c4 1901}
dbcf929c
DG
1902
1903#ifdef CONFIG_DEBUG_FS
1904
1905static int hpt_order_get(void *data, u64 *val)
1906{
1907 *val = ppc64_pft_size;
1908 return 0;
1909}
1910
1911static int hpt_order_set(void *data, u64 val)
1912{
1913 if (!mmu_hash_ops.resize_hpt)
1914 return -ENODEV;
1915
1916 return mmu_hash_ops.resize_hpt(val);
1917}
1918
1919DEFINE_SIMPLE_ATTRIBUTE(fops_hpt_order, hpt_order_get, hpt_order_set, "%llu\n");
1920
1921static int __init hash64_debugfs(void)
1922{
1923 if (!debugfs_create_file("hpt_order", 0600, powerpc_debugfs_root,
1924 NULL, &fops_hpt_order)) {
1925 pr_err("lpar: unable to create hpt_order debugsfs file\n");
1926 }
1927
1928 return 0;
1929}
1930machine_device_initcall(pseries, hash64_debugfs);
dbcf929c 1931#endif /* CONFIG_DEBUG_FS */