powerpc: Remove mfvtb()
[linux-block.git] / arch / powerpc / kernel / setup_32.c
CommitLineData
9b6b563c
PM
1/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
9b6b563c
PM
5#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
9b6b563c 13#include <linux/tty.h>
9b6b563c
PM
14#include <linux/seq_file.h>
15#include <linux/root_dev.h>
16#include <linux/cpu.h>
17#include <linux/console.h>
95f72d1e 18#include <linux/memblock.h>
9b6b563c 19
9b6b563c
PM
20#include <asm/io.h>
21#include <asm/prom.h>
22#include <asm/processor.h>
23#include <asm/pgtable.h>
9b6b563c 24#include <asm/setup.h>
9b6b563c
PM
25#include <asm/smp.h>
26#include <asm/elf.h>
27#include <asm/cputable.h>
28#include <asm/bootx.h>
29#include <asm/btext.h>
30#include <asm/machdep.h>
31#include <asm/uaccess.h>
9b6b563c
PM
32#include <asm/pmac_feature.h>
33#include <asm/sections.h>
34#include <asm/nvram.h>
35#include <asm/xmon.h>
6d7f58b0 36#include <asm/time.h>
463ce0e1 37#include <asm/serial.h>
51d3082f 38#include <asm/udbg.h>
1cd03890 39#include <asm/code-patching.h>
9b6b563c 40
03501dab
PM
41#define DBG(fmt...)
42
9b6b563c
PM
43extern void bootx_init(unsigned long r4, unsigned long phys);
44
80579e1f 45int boot_cpuid_phys;
9974eec2 46EXPORT_SYMBOL_GPL(boot_cpuid_phys);
80579e1f 47
13a9801e
NL
48int smp_hw_index[NR_CPUS];
49
9b6b563c
PM
50unsigned long ISA_DMA_THRESHOLD;
51unsigned int DMA_MODE_READ;
52unsigned int DMA_MODE_WRITE;
53
9b6b563c
PM
54/*
55 * These are used in binfmt_elf.c to put aux entries on the stack
56 * for each elf executable being started.
57 */
58int dcache_bsize;
59int icache_bsize;
60int ucache_bsize;
61
9b6b563c 62/*
bd7c93cc 63 * We're called here very early in the boot.
9b6b563c
PM
64 *
65 * Note that the kernel may be running at an address which is different
66 * from the address that it was linked at, so we must use RELOC/PTRRELOC
67 * to access static data (including strings). -- paulus
68 */
4e491d14 69notrace unsigned long __init early_init(unsigned long dt_ptr)
9b6b563c
PM
70{
71 unsigned long offset = reloc_offset();
72
dd184343
PM
73 /* First zero the BSS -- use memset_io, some platforms don't have
74 * caches on yet */
556b09c8
MG
75 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
76 __bss_stop - __bss_start);
dd184343 77
9b6b563c
PM
78 /*
79 * Identify the CPU type and fix up code sections
80 * that depend on which cpu we have.
81 */
9402c684 82 identify_cpu(offset, mfspr(SPRN_PVR));
42c4aaad 83
9402c684 84 apply_feature_fixups();
d715e433 85
9b6b563c
PM
86 return KERNELBASE + offset;
87}
88
9b6b563c 89
9b6b563c 90/*
bd7c93cc
BH
91 * This is run before start_kernel(), the kernel has been relocated
92 * and we are running with enough of the MMU enabled to have our
93 * proper kernel virtual addresses
94 *
9b6b563c
PM
95 * Find out what kind of machine we're on and save any data we need
96 * from the early boot process (devtree is copied on pmac by prom_init()).
97 * This is called very early on the boot process, after a minimal
98 * MMU environment has been set up but before MMU_init is called.
99 */
400c47d8
LC
100extern unsigned int memset_nocache_branch; /* Insn to be replaced by NOP */
101
6dece0eb 102notrace void __init machine_init(u64 dt_ptr)
9b6b563c 103{
719c91cc
DG
104 /* Enable early debugging if any specified (see udbg.h) */
105 udbg_early_init();
51d3082f 106
1cd03890 107 patch_instruction((unsigned int *)&memcpy, PPC_INST_NOP);
400c47d8 108 patch_instruction(&memset_nocache_branch, PPC_INST_NOP);
1cd03890 109
51d3082f 110 /* Do some early initialization based on the flat device tree */
9b6b563c
PM
111 early_init_devtree(__va(dt_ptr));
112
91b191c7
DK
113 early_init_mmu();
114
f8f50b1b 115 setup_kdump_trampoline();
9b6b563c
PM
116}
117
9b6b563c
PM
118/* Checks "l2cr=xxxx" command-line option */
119int __init ppc_setup_l2cr(char *str)
120{
121 if (cpu_has_feature(CPU_FTR_L2CR)) {
122 unsigned long val = simple_strtoul(str, NULL, 0);
123 printk(KERN_INFO "l2cr set to %lx\n", val);
124 _set_L2CR(0); /* force invalidate by disable cache */
125 _set_L2CR(val); /* and enable it */
126 }
127 return 1;
128}
129__setup("l2cr=", ppc_setup_l2cr);
130
a78bfbfc
RB
131/* Checks "l3cr=xxxx" command-line option */
132int __init ppc_setup_l3cr(char *str)
133{
134 if (cpu_has_feature(CPU_FTR_L3CR)) {
135 unsigned long val = simple_strtoul(str, NULL, 0);
136 printk(KERN_INFO "l3cr set to %lx\n", val);
137 _set_L3CR(val); /* and enable it */
138 }
139 return 1;
140}
141__setup("l3cr=", ppc_setup_l3cr);
142
9b6b563c
PM
143#ifdef CONFIG_GENERIC_NVRAM
144
145/* Generic nvram hooks used by drivers/char/gen_nvram.c */
146unsigned char nvram_read_byte(int addr)
147{
148 if (ppc_md.nvram_read_val)
149 return ppc_md.nvram_read_val(addr);
150 return 0xff;
151}
152EXPORT_SYMBOL(nvram_read_byte);
153
154void nvram_write_byte(unsigned char val, int addr)
155{
156 if (ppc_md.nvram_write_val)
157 ppc_md.nvram_write_val(addr, val);
158}
159EXPORT_SYMBOL(nvram_write_byte);
160
d331d830
MW
161ssize_t nvram_get_size(void)
162{
163 if (ppc_md.nvram_size)
164 return ppc_md.nvram_size();
165 return -1;
166}
167EXPORT_SYMBOL(nvram_get_size);
168
9b6b563c
PM
169void nvram_sync(void)
170{
171 if (ppc_md.nvram_sync)
172 ppc_md.nvram_sync();
173}
174EXPORT_SYMBOL(nvram_sync);
175
176#endif /* CONFIG_NVRAM */
177
9b6b563c
PM
178int __init ppc_init(void)
179{
9b6b563c 180 /* clear the progress line */
5e41763a
GP
181 if (ppc_md.progress)
182 ppc_md.progress(" ", 0xffff);
9b6b563c 183
9b6b563c
PM
184 /* call platform init */
185 if (ppc_md.init != NULL) {
186 ppc_md.init();
187 }
188 return 0;
189}
190
191arch_initcall(ppc_init);
192
b1923caa 193void __init irqstack_early_init(void)
85218827
KG
194{
195 unsigned int i;
196
197 /* interrupt stacks must be in lowmem, we get that for free on ppc32
e63075a3 198 * as the memblock is limited to lowmem by default */
85218827
KG
199 for_each_possible_cpu(i) {
200 softirq_ctx[i] = (struct thread_info *)
95f72d1e 201 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
85218827 202 hardirq_ctx[i] = (struct thread_info *)
95f72d1e 203 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
85218827
KG
204 }
205}
85218827 206
bcf0b088 207#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
b1923caa 208void __init exc_lvl_early_init(void)
bcf0b088 209{
3e7f45ad 210 unsigned int i, hw_cpu;
bcf0b088
KG
211
212 /* interrupt stacks must be in lowmem, we get that for free on ppc32
95f72d1e 213 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
bcf0b088 214 for_each_possible_cpu(i) {
04a34113 215#ifdef CONFIG_SMP
3e7f45ad 216 hw_cpu = get_hard_smp_processor_id(i);
04a34113
KH
217#else
218 hw_cpu = 0;
219#endif
220
3e7f45ad 221 critirq_ctx[hw_cpu] = (struct thread_info *)
95f72d1e 222 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
bcf0b088 223#ifdef CONFIG_BOOKE
3e7f45ad 224 dbgirq_ctx[hw_cpu] = (struct thread_info *)
95f72d1e 225 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
3e7f45ad 226 mcheckirq_ctx[hw_cpu] = (struct thread_info *)
95f72d1e 227 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
bcf0b088
KG
228#endif
229 }
230}
bcf0b088
KG
231#endif
232
b1923caa 233void __init setup_power_save(void)
56571384
BH
234{
235#ifdef CONFIG_6xx
236 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
237 cpu_has_feature(CPU_FTR_CAN_NAP))
238 ppc_md.power_save = ppc6xx_idle;
239#endif
240
241#ifdef CONFIG_E500
242 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
243 cpu_has_feature(CPU_FTR_CAN_NAP))
244 ppc_md.power_save = e500_idle;
245#endif
246}
247
b1923caa 248__init void initialize_cache_info(void)
8f212cb2
BH
249{
250 /*
251 * Set cache line size based on type of cpu as a default.
252 * Systems with OF can look in the properties on the cpu node(s)
253 * for a possibly more accurate value.
254 */
255 dcache_bsize = cur_cpu_spec->dcache_bsize;
256 icache_bsize = cur_cpu_spec->icache_bsize;
257 ucache_bsize = 0;
258 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
259 ucache_bsize = icache_bsize = dcache_bsize;
260}