powerpc/32s: Don't warn when mapping RO data ROX.
[linux-block.git] / arch / powerpc / kernel / setup_32.c
CommitLineData
457c8996 1// SPDX-License-Identifier: GPL-2.0-only
9b6b563c
PM
2/*
3 * Common prep/pmac/chrp boot and setup code.
4 */
5
9b6b563c
PM
6#include <linux/module.h>
7#include <linux/string.h>
8#include <linux/sched.h>
9#include <linux/init.h>
10#include <linux/kernel.h>
11#include <linux/reboot.h>
12#include <linux/delay.h>
13#include <linux/initrd.h>
9b6b563c 14#include <linux/tty.h>
9b6b563c
PM
15#include <linux/seq_file.h>
16#include <linux/root_dev.h>
17#include <linux/cpu.h>
18#include <linux/console.h>
95f72d1e 19#include <linux/memblock.h>
9445aa1a 20#include <linux/export.h>
a156c7ba 21#include <linux/nvram.h>
9b6b563c 22
9b6b563c
PM
23#include <asm/io.h>
24#include <asm/prom.h>
25#include <asm/processor.h>
26#include <asm/pgtable.h>
9b6b563c 27#include <asm/setup.h>
9b6b563c
PM
28#include <asm/smp.h>
29#include <asm/elf.h>
30#include <asm/cputable.h>
31#include <asm/bootx.h>
32#include <asm/btext.h>
33#include <asm/machdep.h>
7c0f6ba6 34#include <linux/uaccess.h>
9b6b563c
PM
35#include <asm/pmac_feature.h>
36#include <asm/sections.h>
37#include <asm/nvram.h>
38#include <asm/xmon.h>
6d7f58b0 39#include <asm/time.h>
463ce0e1 40#include <asm/serial.h>
51d3082f 41#include <asm/udbg.h>
1cd03890 42#include <asm/code-patching.h>
b92a226e 43#include <asm/cpu_has_feature.h>
e82d70cf 44#include <asm/asm-prototypes.h>
db0a2b63 45#include <asm/kdump.h>
2c86cd18 46#include <asm/feature-fixups.h>
265c3491 47#include <asm/early_ioremap.h>
9b6b563c 48
f2c6d0d1
MM
49#include "setup.h"
50
03501dab
PM
51#define DBG(fmt...)
52
9b6b563c
PM
53extern void bootx_init(unsigned long r4, unsigned long phys);
54
80579e1f 55int boot_cpuid_phys;
9974eec2 56EXPORT_SYMBOL_GPL(boot_cpuid_phys);
80579e1f 57
13a9801e 58int smp_hw_index[NR_CPUS];
9445aa1a 59EXPORT_SYMBOL(smp_hw_index);
13a9801e 60
9b6b563c
PM
61unsigned int DMA_MODE_READ;
62unsigned int DMA_MODE_WRITE;
63
9445aa1a
AV
64EXPORT_SYMBOL(DMA_MODE_READ);
65EXPORT_SYMBOL(DMA_MODE_WRITE);
66
9b6b563c 67/*
bd7c93cc
BH
68 * This is run before start_kernel(), the kernel has been relocated
69 * and we are running with enough of the MMU enabled to have our
70 * proper kernel virtual addresses
71 *
f9cc1d1f
BH
72 * We do the initial parsing of the flat device-tree and prepares
73 * for the MMU to be fully initialized.
9b6b563c 74 */
6dece0eb 75notrace void __init machine_init(u64 dt_ptr)
9b6b563c 76{
94afd069
JN
77 struct ppc_inst *addr = (struct ppc_inst *)patch_site_addr(&patch__memset_nocache);
78 struct ppc_inst insn;
ad1b0122 79
97f6e0cc
BH
80 /* Configure static keys first, now that we're relocated. */
81 setup_feature_keys();
82
265c3491
CL
83 early_ioremap_setup();
84
719c91cc
DG
85 /* Enable early debugging if any specified (see udbg.h) */
86 udbg_early_init();
51d3082f 87
75346251 88 patch_instruction_site(&patch__memcpy_nocache, ppc_inst(PPC_INST_NOP));
ad1b0122 89
7c95d889 90 create_cond_branch(&insn, addr, branch_target(addr), 0x820000);
ad1b0122 91 patch_instruction(addr, insn); /* replace b by bne cr0 */
1cd03890 92
51d3082f 93 /* Do some early initialization based on the flat device tree */
9b6b563c
PM
94 early_init_devtree(__va(dt_ptr));
95
91b191c7
DK
96 early_init_mmu();
97
f8f50b1b 98 setup_kdump_trampoline();
9b6b563c
PM
99}
100
9b6b563c 101/* Checks "l2cr=xxxx" command-line option */
d15a261d 102static int __init ppc_setup_l2cr(char *str)
9b6b563c
PM
103{
104 if (cpu_has_feature(CPU_FTR_L2CR)) {
105 unsigned long val = simple_strtoul(str, NULL, 0);
106 printk(KERN_INFO "l2cr set to %lx\n", val);
107 _set_L2CR(0); /* force invalidate by disable cache */
108 _set_L2CR(val); /* and enable it */
109 }
110 return 1;
111}
112__setup("l2cr=", ppc_setup_l2cr);
113
a78bfbfc 114/* Checks "l3cr=xxxx" command-line option */
d15a261d 115static int __init ppc_setup_l3cr(char *str)
a78bfbfc
RB
116{
117 if (cpu_has_feature(CPU_FTR_L3CR)) {
118 unsigned long val = simple_strtoul(str, NULL, 0);
119 printk(KERN_INFO "l3cr set to %lx\n", val);
120 _set_L3CR(val); /* and enable it */
121 }
122 return 1;
123}
124__setup("l3cr=", ppc_setup_l3cr);
125
d15a261d 126static int __init ppc_init(void)
9b6b563c 127{
9b6b563c 128 /* clear the progress line */
5e41763a
GP
129 if (ppc_md.progress)
130 ppc_md.progress(" ", 0xffff);
9b6b563c 131
9b6b563c
PM
132 /* call platform init */
133 if (ppc_md.init != NULL) {
134 ppc_md.init();
135 }
136 return 0;
137}
9b6b563c
PM
138arch_initcall(ppc_init);
139
c8e409a3
CL
140static void *__init alloc_stack(void)
141{
63289e7d 142 void *ptr = memblock_alloc(THREAD_SIZE, THREAD_ALIGN);
c8e409a3
CL
143
144 if (!ptr)
145 panic("cannot allocate %d bytes for stack at %pS\n",
146 THREAD_SIZE, (void *)_RET_IP_);
147
148 return ptr;
149}
150
b1923caa 151void __init irqstack_early_init(void)
85218827
KG
152{
153 unsigned int i;
154
547db12f
CL
155 if (IS_ENABLED(CONFIG_VMAP_STACK))
156 return;
157
85218827 158 /* interrupt stacks must be in lowmem, we get that for free on ppc32
e63075a3 159 * as the memblock is limited to lowmem by default */
85218827 160 for_each_possible_cpu(i) {
c8e409a3
CL
161 softirq_ctx[i] = alloc_stack();
162 hardirq_ctx[i] = alloc_stack();
85218827
KG
163 }
164}
85218827 165
3978eb78
CL
166#ifdef CONFIG_VMAP_STACK
167void *emergency_ctx[NR_CPUS] __ro_after_init;
168
169void __init emergency_stack_init(void)
170{
171 unsigned int i;
172
173 for_each_possible_cpu(i)
174 emergency_ctx[i] = alloc_stack();
175}
176#endif
177
bcf0b088 178#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
b1923caa 179void __init exc_lvl_early_init(void)
bcf0b088 180{
3e7f45ad 181 unsigned int i, hw_cpu;
bcf0b088
KG
182
183 /* interrupt stacks must be in lowmem, we get that for free on ppc32
95f72d1e 184 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
bcf0b088 185 for_each_possible_cpu(i) {
04a34113 186#ifdef CONFIG_SMP
3e7f45ad 187 hw_cpu = get_hard_smp_processor_id(i);
04a34113
KH
188#else
189 hw_cpu = 0;
190#endif
191
c8e409a3 192 critirq_ctx[hw_cpu] = alloc_stack();
bcf0b088 193#ifdef CONFIG_BOOKE
c8e409a3
CL
194 dbgirq_ctx[hw_cpu] = alloc_stack();
195 mcheckirq_ctx[hw_cpu] = alloc_stack();
bcf0b088
KG
196#endif
197 }
198}
bcf0b088
KG
199#endif
200
b1923caa 201void __init setup_power_save(void)
56571384 202{
d7cceda9 203#ifdef CONFIG_PPC_BOOK3S_32
56571384
BH
204 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
205 cpu_has_feature(CPU_FTR_CAN_NAP))
206 ppc_md.power_save = ppc6xx_idle;
207#endif
208
209#ifdef CONFIG_E500
210 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
211 cpu_has_feature(CPU_FTR_CAN_NAP))
212 ppc_md.power_save = e500_idle;
213#endif
214}
215
b1923caa 216__init void initialize_cache_info(void)
8f212cb2
BH
217{
218 /*
219 * Set cache line size based on type of cpu as a default.
220 * Systems with OF can look in the properties on the cpu node(s)
221 * for a possibly more accurate value.
222 */
223 dcache_bsize = cur_cpu_spec->dcache_bsize;
224 icache_bsize = cur_cpu_spec->icache_bsize;
225 ucache_bsize = 0;
e0291f1d 226 if (IS_ENABLED(CONFIG_PPC_BOOK3S_601) || IS_ENABLED(CONFIG_E200))
8f212cb2
BH
227 ucache_bsize = icache_bsize = dcache_bsize;
228}