Merge branch 'for-3.14' of git://git.kernel.org/pub/scm/linux/kernel/git/tj/wq
[linux-2.6-block.git] / arch / powerpc / kernel / setup_32.c
CommitLineData
9b6b563c
PM
1/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
9b6b563c
PM
5#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
9b6b563c
PM
13#include <linux/tty.h>
14#include <linux/bootmem.h>
15#include <linux/seq_file.h>
16#include <linux/root_dev.h>
17#include <linux/cpu.h>
18#include <linux/console.h>
95f72d1e 19#include <linux/memblock.h>
9b6b563c 20
9b6b563c
PM
21#include <asm/io.h>
22#include <asm/prom.h>
23#include <asm/processor.h>
24#include <asm/pgtable.h>
9b6b563c 25#include <asm/setup.h>
9b6b563c
PM
26#include <asm/smp.h>
27#include <asm/elf.h>
28#include <asm/cputable.h>
29#include <asm/bootx.h>
30#include <asm/btext.h>
31#include <asm/machdep.h>
32#include <asm/uaccess.h>
9b6b563c
PM
33#include <asm/pmac_feature.h>
34#include <asm/sections.h>
35#include <asm/nvram.h>
36#include <asm/xmon.h>
6d7f58b0 37#include <asm/time.h>
463ce0e1 38#include <asm/serial.h>
51d3082f 39#include <asm/udbg.h>
77520351 40#include <asm/mmu_context.h>
4e21b94c 41#include <asm/epapr_hcalls.h>
9b6b563c 42
03501dab
PM
43#define DBG(fmt...)
44
9b6b563c
PM
45extern void bootx_init(unsigned long r4, unsigned long phys);
46
2ed38b23 47int boot_cpuid = -1;
80579e1f
PM
48EXPORT_SYMBOL_GPL(boot_cpuid);
49int boot_cpuid_phys;
9974eec2 50EXPORT_SYMBOL_GPL(boot_cpuid_phys);
80579e1f 51
13a9801e
NL
52int smp_hw_index[NR_CPUS];
53
9b6b563c
PM
54unsigned long ISA_DMA_THRESHOLD;
55unsigned int DMA_MODE_READ;
56unsigned int DMA_MODE_WRITE;
57
9b6b563c
PM
58#ifdef CONFIG_VGA_CONSOLE
59unsigned long vgacon_remap_base;
d003e7a1 60EXPORT_SYMBOL(vgacon_remap_base);
9b6b563c
PM
61#endif
62
9b6b563c
PM
63/*
64 * These are used in binfmt_elf.c to put aux entries on the stack
65 * for each elf executable being started.
66 */
67int dcache_bsize;
68int icache_bsize;
69int ucache_bsize;
70
9b6b563c
PM
71/*
72 * We're called here very early in the boot. We determine the machine
73 * type and call the appropriate low-level setup functions.
74 * -- Cort <cort@fsmlabs.com>
75 *
76 * Note that the kernel may be running at an address which is different
77 * from the address that it was linked at, so we must use RELOC/PTRRELOC
78 * to access static data (including strings). -- paulus
79 */
4e491d14 80notrace unsigned long __init early_init(unsigned long dt_ptr)
9b6b563c
PM
81{
82 unsigned long offset = reloc_offset();
42c4aaad 83 struct cpu_spec *spec;
9b6b563c 84
dd184343
PM
85 /* First zero the BSS -- use memset_io, some platforms don't have
86 * caches on yet */
556b09c8
MG
87 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
88 __bss_stop - __bss_start);
dd184343 89
9b6b563c
PM
90 /*
91 * Identify the CPU type and fix up code sections
92 * that depend on which cpu we have.
93 */
974a76f5 94 spec = identify_cpu(offset, mfspr(SPRN_PVR));
42c4aaad 95
0909c8c2 96 do_feature_fixups(spec->cpu_features,
42c4aaad
BH
97 PTRRELOC(&__start___ftr_fixup),
98 PTRRELOC(&__stop___ftr_fixup));
9b6b563c 99
7c03d653
BH
100 do_feature_fixups(spec->mmu_features,
101 PTRRELOC(&__start___mmu_ftr_fixup),
102 PTRRELOC(&__stop___mmu_ftr_fixup));
103
2d1b2027
KG
104 do_lwsync_fixups(spec->cpu_features,
105 PTRRELOC(&__start___lwsync_fixup),
106 PTRRELOC(&__stop___lwsync_fixup));
107
d715e433
AB
108 do_final_fixups();
109
9b6b563c
PM
110 return KERNELBASE + offset;
111}
112
9b6b563c 113
9b6b563c
PM
114/*
115 * Find out what kind of machine we're on and save any data we need
116 * from the early boot process (devtree is copied on pmac by prom_init()).
117 * This is called very early on the boot process, after a minimal
118 * MMU environment has been set up but before MMU_init is called.
119 */
6dece0eb 120notrace void __init machine_init(u64 dt_ptr)
9b6b563c 121{
5d38902c
BH
122 lockdep_init();
123
719c91cc
DG
124 /* Enable early debugging if any specified (see udbg.h) */
125 udbg_early_init();
51d3082f
BH
126
127 /* Do some early initialization based on the flat device tree */
9b6b563c
PM
128 early_init_devtree(__va(dt_ptr));
129
4e21b94c
LT
130 epapr_paravirt_early_init();
131
91b191c7
DK
132 early_init_mmu();
133
e8222502 134 probe_machine();
35499c01 135
f8f50b1b
DF
136 setup_kdump_trampoline();
137
9b6b563c 138#ifdef CONFIG_6xx
a0652fc9
PM
139 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
140 cpu_has_feature(CPU_FTR_CAN_NAP))
141 ppc_md.power_save = ppc6xx_idle;
9b6b563c 142#endif
9b6b563c 143
fc4033b2
KG
144#ifdef CONFIG_E500
145 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
146 cpu_has_feature(CPU_FTR_CAN_NAP))
147 ppc_md.power_save = e500_idle;
148#endif
9b6b563c
PM
149 if (ppc_md.progress)
150 ppc_md.progress("id mach(): done", 0x200);
151}
152
9b6b563c
PM
153/* Checks "l2cr=xxxx" command-line option */
154int __init ppc_setup_l2cr(char *str)
155{
156 if (cpu_has_feature(CPU_FTR_L2CR)) {
157 unsigned long val = simple_strtoul(str, NULL, 0);
158 printk(KERN_INFO "l2cr set to %lx\n", val);
159 _set_L2CR(0); /* force invalidate by disable cache */
160 _set_L2CR(val); /* and enable it */
161 }
162 return 1;
163}
164__setup("l2cr=", ppc_setup_l2cr);
165
a78bfbfc
RB
166/* Checks "l3cr=xxxx" command-line option */
167int __init ppc_setup_l3cr(char *str)
168{
169 if (cpu_has_feature(CPU_FTR_L3CR)) {
170 unsigned long val = simple_strtoul(str, NULL, 0);
171 printk(KERN_INFO "l3cr set to %lx\n", val);
172 _set_L3CR(val); /* and enable it */
173 }
174 return 1;
175}
176__setup("l3cr=", ppc_setup_l3cr);
177
9b6b563c
PM
178#ifdef CONFIG_GENERIC_NVRAM
179
180/* Generic nvram hooks used by drivers/char/gen_nvram.c */
181unsigned char nvram_read_byte(int addr)
182{
183 if (ppc_md.nvram_read_val)
184 return ppc_md.nvram_read_val(addr);
185 return 0xff;
186}
187EXPORT_SYMBOL(nvram_read_byte);
188
189void nvram_write_byte(unsigned char val, int addr)
190{
191 if (ppc_md.nvram_write_val)
192 ppc_md.nvram_write_val(addr, val);
193}
194EXPORT_SYMBOL(nvram_write_byte);
195
d331d830
MW
196ssize_t nvram_get_size(void)
197{
198 if (ppc_md.nvram_size)
199 return ppc_md.nvram_size();
200 return -1;
201}
202EXPORT_SYMBOL(nvram_get_size);
203
9b6b563c
PM
204void nvram_sync(void)
205{
206 if (ppc_md.nvram_sync)
207 ppc_md.nvram_sync();
208}
209EXPORT_SYMBOL(nvram_sync);
210
211#endif /* CONFIG_NVRAM */
212
9b6b563c
PM
213int __init ppc_init(void)
214{
9b6b563c 215 /* clear the progress line */
5e41763a
GP
216 if (ppc_md.progress)
217 ppc_md.progress(" ", 0xffff);
9b6b563c 218
9b6b563c
PM
219 /* call platform init */
220 if (ppc_md.init != NULL) {
221 ppc_md.init();
222 }
223 return 0;
224}
225
226arch_initcall(ppc_init);
227
85218827
KG
228static void __init irqstack_early_init(void)
229{
230 unsigned int i;
231
232 /* interrupt stacks must be in lowmem, we get that for free on ppc32
e63075a3 233 * as the memblock is limited to lowmem by default */
85218827
KG
234 for_each_possible_cpu(i) {
235 softirq_ctx[i] = (struct thread_info *)
95f72d1e 236 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
85218827 237 hardirq_ctx[i] = (struct thread_info *)
95f72d1e 238 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
85218827
KG
239 }
240}
85218827 241
bcf0b088
KG
242#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
243static void __init exc_lvl_early_init(void)
244{
3e7f45ad 245 unsigned int i, hw_cpu;
bcf0b088
KG
246
247 /* interrupt stacks must be in lowmem, we get that for free on ppc32
95f72d1e 248 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
bcf0b088 249 for_each_possible_cpu(i) {
3e7f45ad
DK
250 hw_cpu = get_hard_smp_processor_id(i);
251 critirq_ctx[hw_cpu] = (struct thread_info *)
95f72d1e 252 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
bcf0b088 253#ifdef CONFIG_BOOKE
3e7f45ad 254 dbgirq_ctx[hw_cpu] = (struct thread_info *)
95f72d1e 255 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
3e7f45ad 256 mcheckirq_ctx[hw_cpu] = (struct thread_info *)
95f72d1e 257 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
bcf0b088
KG
258#endif
259 }
260}
261#else
262#define exc_lvl_early_init()
263#endif
264
9b6b563c
PM
265/* Warning, IO base is not yet inited */
266void __init setup_arch(char **cmdline_p)
267{
846f77b0
ME
268 *cmdline_p = cmd_line;
269
9b6b563c
PM
270 /* so udelay does something sensible, assume <= 1000 bogomips */
271 loops_per_jiffy = 500000000 / HZ;
272
9b6b563c 273 unflatten_device_tree();
a82765b6 274 check_for_initrd();
463ce0e1
BH
275
276 if (ppc_md.init_early)
277 ppc_md.init_early();
278
463ce0e1 279 find_legacy_serial_ports();
9b6b563c 280
5ad57078
PM
281 smp_setup_cpu_maps();
282
51d3082f
BH
283 /* Register early console */
284 register_early_udbg_console();
9b6b563c 285
47679283
ME
286 xmon_setup();
287
9b6b563c
PM
288 /*
289 * Set cache line size based on type of cpu as a default.
290 * Systems with OF can look in the properties on the cpu node(s)
291 * for a possibly more accurate value.
292 */
4508dc21
DG
293 dcache_bsize = cur_cpu_spec->dcache_bsize;
294 icache_bsize = cur_cpu_spec->icache_bsize;
295 ucache_bsize = 0;
296 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
297 ucache_bsize = icache_bsize = dcache_bsize;
9b6b563c 298
7e990266
KG
299 if (ppc_md.panic)
300 setup_panic();
301
4846c5de 302 init_mm.start_code = (unsigned long)_stext;
9b6b563c
PM
303 init_mm.end_code = (unsigned long) _etext;
304 init_mm.end_data = (unsigned long) _edata;
49b09853 305 init_mm.brk = klimit;
9b6b563c 306
bcf0b088
KG
307 exc_lvl_early_init();
308
85218827
KG
309 irqstack_early_init();
310
9b6b563c
PM
311 /* set up the bootmem stuff with available memory */
312 do_init_bootmem();
313 if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
314
9b6b563c
PM
315#ifdef CONFIG_DUMMY_CONSOLE
316 conswitchp = &dummy_con;
317#endif
318
38db7e74
GL
319 if (ppc_md.setup_arch)
320 ppc_md.setup_arch();
9b6b563c
PM
321 if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
322
323 paging_init();
77520351
BH
324
325 /* Initialize the MMU context management stuff */
326 mmu_context_init();
9b6b563c 327}