powerpc: Add an inline function to update POWER8 HID0
[linux-2.6-block.git] / arch / powerpc / kernel / eeh.c
CommitLineData
1da177e4 1/*
3c8c90ab
LV
2 * Copyright IBM Corporation 2001, 2005, 2006
3 * Copyright Dave Engebretsen & Todd Inglett 2001
4 * Copyright Linas Vepstas 2005, 2006
cb3bc9d0 5 * Copyright 2001-2012 IBM Corporation.
69376502 6 *
1da177e4
LT
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
69376502 11 *
1da177e4
LT
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
69376502 16 *
1da177e4
LT
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
3c8c90ab
LV
20 *
21 * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
1da177e4
LT
22 */
23
6dee3fb9 24#include <linux/delay.h>
7f52a526 25#include <linux/debugfs.h>
cb3bc9d0 26#include <linux/sched.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/list.h>
1da177e4 29#include <linux/pci.h>
a3032ca9 30#include <linux/iommu.h>
1da177e4
LT
31#include <linux/proc_fs.h>
32#include <linux/rbtree.h>
66f9af83 33#include <linux/reboot.h>
1da177e4
LT
34#include <linux/seq_file.h>
35#include <linux/spinlock.h>
66b15db6 36#include <linux/export.h>
acaa6176
SR
37#include <linux/of.h>
38
60063497 39#include <linux/atomic.h>
1e54b938 40#include <asm/debug.h>
1da177e4 41#include <asm/eeh.h>
172ca926 42#include <asm/eeh_event.h>
1da177e4 43#include <asm/io.h>
212d16cd 44#include <asm/iommu.h>
1da177e4 45#include <asm/machdep.h>
172ca926 46#include <asm/ppc-pci.h>
1da177e4 47#include <asm/rtas.h>
1da177e4 48
1da177e4
LT
49
50/** Overview:
51 * EEH, or "Extended Error Handling" is a PCI bridge technology for
52 * dealing with PCI bus errors that can't be dealt with within the
53 * usual PCI framework, except by check-stopping the CPU. Systems
54 * that are designed for high-availability/reliability cannot afford
55 * to crash due to a "mere" PCI error, thus the need for EEH.
56 * An EEH-capable bridge operates by converting a detected error
57 * into a "slot freeze", taking the PCI adapter off-line, making
58 * the slot behave, from the OS'es point of view, as if the slot
59 * were "empty": all reads return 0xff's and all writes are silently
60 * ignored. EEH slot isolation events can be triggered by parity
61 * errors on the address or data busses (e.g. during posted writes),
69376502
LV
62 * which in turn might be caused by low voltage on the bus, dust,
63 * vibration, humidity, radioactivity or plain-old failed hardware.
1da177e4
LT
64 *
65 * Note, however, that one of the leading causes of EEH slot
66 * freeze events are buggy device drivers, buggy device microcode,
67 * or buggy device hardware. This is because any attempt by the
68 * device to bus-master data to a memory address that is not
69 * assigned to the device will trigger a slot freeze. (The idea
70 * is to prevent devices-gone-wild from corrupting system memory).
71 * Buggy hardware/drivers will have a miserable time co-existing
72 * with EEH.
73 *
74 * Ideally, a PCI device driver, when suspecting that an isolation
25985edc 75 * event has occurred (e.g. by reading 0xff's), will then ask EEH
1da177e4
LT
76 * whether this is the case, and then take appropriate steps to
77 * reset the PCI slot, the PCI device, and then resume operations.
78 * However, until that day, the checking is done here, with the
79 * eeh_check_failure() routine embedded in the MMIO macros. If
80 * the slot is found to be isolated, an "EEH Event" is synthesized
81 * and sent out for processing.
82 */
83
5c1344e9 84/* If a device driver keeps reading an MMIO register in an interrupt
f36c5227
MM
85 * handler after a slot isolation event, it might be broken.
86 * This sets the threshold for how many read attempts we allow
87 * before printing an error message.
1da177e4 88 */
2fd30be8 89#define EEH_MAX_FAILS 2100000
1da177e4 90
17213c3b 91/* Time to wait for a PCI slot to report status, in milliseconds */
fb48dc22 92#define PCI_BUS_RESET_WAIT_MSEC (5*60*1000)
9c547768 93
d7bb8862 94/*
8a5ad356
GS
95 * EEH probe mode support, which is part of the flags,
96 * is to support multiple platforms for EEH. Some platforms
97 * like pSeries do PCI emunation based on device tree.
98 * However, other platforms like powernv probe PCI devices
99 * from hardware. The flag is used to distinguish that.
100 * In addition, struct eeh_ops::probe would be invoked for
101 * particular OF node or PCI device so that the corresponding
102 * PE would be created there.
d7bb8862 103 */
8a5ad356
GS
104int eeh_subsystem_flags;
105EXPORT_SYMBOL(eeh_subsystem_flags);
106
1b28f170
GS
107/*
108 * EEH allowed maximal frozen times. If one particular PE's
109 * frozen count in last hour exceeds this limit, the PE will
110 * be forced to be offline permanently.
111 */
112int eeh_max_freezes = 5;
113
8a5ad356
GS
114/* Platform dependent EEH operations */
115struct eeh_ops *eeh_ops = NULL;
d7bb8862 116
fd761fd8 117/* Lock to avoid races due to multiple reports of an error */
4907581d 118DEFINE_RAW_SPINLOCK(confirm_error_lock);
fd761fd8 119
212d16cd
GS
120/* Lock to protect passed flags */
121static DEFINE_MUTEX(eeh_dev_mutex);
122
17213c3b
LV
123/* Buffer for reporting pci register dumps. Its here in BSS, and
124 * not dynamically alloced, so that it ends up in RMO where RTAS
125 * can access it.
126 */
f2e0be5e 127#define EEH_PCI_REGS_LOG_LEN 8192
d99bb1db
LV
128static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
129
e575f8db
GS
130/*
131 * The struct is used to maintain the EEH global statistic
132 * information. Besides, the EEH global statistics will be
133 * exported to user space through procfs
134 */
135struct eeh_stats {
136 u64 no_device; /* PCI device not found */
137 u64 no_dn; /* OF node not found */
138 u64 no_cfg_addr; /* Config address not found */
139 u64 ignored_check; /* EEH check skipped */
140 u64 total_mmio_ffs; /* Total EEH checks */
141 u64 false_positives; /* Unnecessary EEH checks */
142 u64 slot_resets; /* PE reset */
143};
144
145static struct eeh_stats eeh_stats;
1da177e4 146
7f52a526
GS
147static int __init eeh_setup(char *str)
148{
149 if (!strcmp(str, "off"))
05b1721d 150 eeh_add_flag(EEH_FORCE_DISABLED);
a450e8f5
GS
151 else if (!strcmp(str, "early_log"))
152 eeh_add_flag(EEH_EARLY_DUMP_LOG);
7f52a526
GS
153
154 return 1;
155}
156__setup("eeh=", eeh_setup);
157
f2e0be5e
GS
158/*
159 * This routine captures assorted PCI configuration space data
160 * for the indicated PCI device, and puts them into a buffer
161 * for RTAS error logging.
d99bb1db 162 */
f2e0be5e 163static size_t eeh_dump_dev_log(struct eeh_dev *edev, char *buf, size_t len)
d99bb1db 164{
0bd78587 165 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
d99bb1db 166 u32 cfg;
fcf9892b 167 int cap, i;
0ed352dd
GS
168 int n = 0, l = 0;
169 char buffer[128];
d99bb1db 170
0bd78587
GS
171 n += scnprintf(buf+n, len-n, "%04x:%02x:%02x:%01x\n",
172 edev->phb->global_number, pdn->busno,
173 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
174 pr_warn("EEH: of node=%04x:%02x:%02x:%01x\n",
175 edev->phb->global_number, pdn->busno,
176 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
fcf9892b 177
0bd78587 178 eeh_ops->read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
fcf9892b 179 n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
2d86c385 180 pr_warn("EEH: PCI device/vendor: %08x\n", cfg);
fcf9892b 181
0bd78587 182 eeh_ops->read_config(pdn, PCI_COMMAND, 4, &cfg);
d99bb1db 183 n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
2d86c385 184 pr_warn("EEH: PCI cmd/status register: %08x\n", cfg);
fcf9892b 185
0b9369f4 186 /* Gather bridge-specific registers */
2a18dfc6 187 if (edev->mode & EEH_DEV_BRIDGE) {
0bd78587 188 eeh_ops->read_config(pdn, PCI_SEC_STATUS, 2, &cfg);
0b9369f4 189 n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
2d86c385 190 pr_warn("EEH: Bridge secondary status: %04x\n", cfg);
0b9369f4 191
0bd78587 192 eeh_ops->read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg);
0b9369f4 193 n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
2d86c385 194 pr_warn("EEH: Bridge control: %04x\n", cfg);
0b9369f4
LV
195 }
196
fcf9892b 197 /* Dump out the PCI-X command and status regs */
2a18dfc6 198 cap = edev->pcix_cap;
fcf9892b 199 if (cap) {
0bd78587 200 eeh_ops->read_config(pdn, cap, 4, &cfg);
fcf9892b 201 n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
2d86c385 202 pr_warn("EEH: PCI-X cmd: %08x\n", cfg);
fcf9892b 203
0bd78587 204 eeh_ops->read_config(pdn, cap+4, 4, &cfg);
fcf9892b 205 n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
2d86c385 206 pr_warn("EEH: PCI-X status: %08x\n", cfg);
fcf9892b
LV
207 }
208
2a18dfc6
GS
209 /* If PCI-E capable, dump PCI-E cap 10 */
210 cap = edev->pcie_cap;
211 if (cap) {
fcf9892b 212 n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
2d86c385 213 pr_warn("EEH: PCI-E capabilities and status follow:\n");
fcf9892b
LV
214
215 for (i=0; i<=8; i++) {
0bd78587 216 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
fcf9892b 217 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
0ed352dd
GS
218
219 if ((i % 4) == 0) {
220 if (i != 0)
221 pr_warn("%s\n", buffer);
222
223 l = scnprintf(buffer, sizeof(buffer),
224 "EEH: PCI-E %02x: %08x ",
225 4*i, cfg);
226 } else {
227 l += scnprintf(buffer+l, sizeof(buffer)-l,
228 "%08x ", cfg);
229 }
230
fcf9892b 231 }
0ed352dd
GS
232
233 pr_warn("%s\n", buffer);
2a18dfc6 234 }
fcf9892b 235
2a18dfc6
GS
236 /* If AER capable, dump it */
237 cap = edev->aer_cap;
238 if (cap) {
239 n += scnprintf(buf+n, len-n, "pci-e AER:\n");
240 pr_warn("EEH: PCI-E AER capability register set follows:\n");
241
0ed352dd 242 for (i=0; i<=13; i++) {
0bd78587 243 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
2a18dfc6 244 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
0ed352dd
GS
245
246 if ((i % 4) == 0) {
247 if (i != 0)
248 pr_warn("%s\n", buffer);
249
250 l = scnprintf(buffer, sizeof(buffer),
251 "EEH: PCI-E AER %02x: %08x ",
252 4*i, cfg);
253 } else {
254 l += scnprintf(buffer+l, sizeof(buffer)-l,
255 "%08x ", cfg);
256 }
fcf9892b 257 }
0ed352dd
GS
258
259 pr_warn("%s\n", buffer);
fcf9892b 260 }
0b9369f4 261
d99bb1db
LV
262 return n;
263}
264
f2e0be5e
GS
265static void *eeh_dump_pe_log(void *data, void *flag)
266{
267 struct eeh_pe *pe = data;
268 struct eeh_dev *edev, *tmp;
269 size_t *plen = flag;
270
c59004cc
GS
271 /* If the PE's config space is blocked, 0xFF's will be
272 * returned. It's pointless to collect the log in this
273 * case.
274 */
275 if (pe->state & EEH_PE_CFG_BLOCKED)
276 return NULL;
277
f2e0be5e
GS
278 eeh_pe_for_each_dev(pe, edev, tmp)
279 *plen += eeh_dump_dev_log(edev, pci_regs_buf + *plen,
280 EEH_PCI_REGS_LOG_LEN - *plen);
281
282 return NULL;
283}
284
cb3bc9d0
GS
285/**
286 * eeh_slot_error_detail - Generate combined log including driver log and error log
ff477966 287 * @pe: EEH PE
cb3bc9d0
GS
288 * @severity: temporary or permanent error log
289 *
290 * This routine should be called to generate the combined log, which
291 * is comprised of driver log and error log. The driver log is figured
292 * out from the config space of the corresponding PCI device, while
293 * the error log is fetched through platform dependent function call.
294 */
ff477966 295void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
d99bb1db
LV
296{
297 size_t loglen = 0;
d99bb1db 298
c35ae179
GS
299 /*
300 * When the PHB is fenced or dead, it's pointless to collect
301 * the data from PCI config space because it should return
302 * 0xFF's. For ER, we still retrieve the data from the PCI
303 * config space.
78954700
GS
304 *
305 * For pHyp, we have to enable IO for log retrieval. Otherwise,
306 * 0xFF's is always returned from PCI config space.
c35ae179 307 */
9e049375 308 if (!(pe->type & EEH_PE_PHB)) {
dc561fb9 309 if (eeh_has_flag(EEH_ENABLE_IO_FOR_LOG))
78954700 310 eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
c35ae179
GS
311 eeh_ops->configure_bridge(pe);
312 eeh_pe_restore_bars(pe);
313
314 pci_regs_buf[0] = 0;
f2e0be5e 315 eeh_pe_traverse(pe, eeh_dump_pe_log, &loglen);
c35ae179 316 }
ff477966
GS
317
318 eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
d99bb1db
LV
319}
320
1da177e4 321/**
cb3bc9d0
GS
322 * eeh_token_to_phys - Convert EEH address token to phys address
323 * @token: I/O token, should be address in the form 0xA....
324 *
325 * This routine should be called to convert virtual I/O address
326 * to physical one.
1da177e4
LT
327 */
328static inline unsigned long eeh_token_to_phys(unsigned long token)
329{
330 pte_t *ptep;
331 unsigned long pa;
12bc9f6f 332 int hugepage_shift;
1da177e4 333
12bc9f6f 334 /*
691e95fd
AK
335 * We won't find hugepages here(this is iomem). Hence we are not
336 * worried about _PAGE_SPLITTING/collapse. Also we will not hit
337 * page table free, because of init_mm.
12bc9f6f 338 */
691e95fd 339 ptep = __find_linux_pte_or_hugepte(init_mm.pgd, token, &hugepage_shift);
1da177e4
LT
340 if (!ptep)
341 return token;
12bc9f6f 342 WARN_ON(hugepage_shift);
1da177e4
LT
343 pa = pte_pfn(*ptep) << PAGE_SHIFT;
344
345 return pa | (token & (PAGE_SIZE-1));
346}
347
b95cd2cd
GS
348/*
349 * On PowerNV platform, we might already have fenced PHB there.
350 * For that case, it's meaningless to recover frozen PE. Intead,
351 * We have to handle fenced PHB firstly.
352 */
353static int eeh_phb_check_failure(struct eeh_pe *pe)
354{
355 struct eeh_pe *phb_pe;
356 unsigned long flags;
357 int ret;
358
05b1721d 359 if (!eeh_has_flag(EEH_PROBE_MODE_DEV))
b95cd2cd
GS
360 return -EPERM;
361
362 /* Find the PHB PE */
363 phb_pe = eeh_phb_pe_get(pe->phb);
364 if (!phb_pe) {
0dae2743
GS
365 pr_warn("%s Can't find PE for PHB#%d\n",
366 __func__, pe->phb->global_number);
b95cd2cd
GS
367 return -EEXIST;
368 }
369
370 /* If the PHB has been in problematic state */
371 eeh_serialize_lock(&flags);
9e049375 372 if (phb_pe->state & EEH_PE_ISOLATED) {
b95cd2cd
GS
373 ret = 0;
374 goto out;
375 }
376
377 /* Check PHB state */
378 ret = eeh_ops->get_state(phb_pe, NULL);
379 if ((ret < 0) ||
380 (ret == EEH_STATE_NOT_SUPPORT) ||
381 (ret & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) ==
382 (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) {
383 ret = 0;
384 goto out;
385 }
386
387 /* Isolate the PHB and send event */
388 eeh_pe_state_mark(phb_pe, EEH_PE_ISOLATED);
389 eeh_serialize_unlock(flags);
b95cd2cd 390
357b2f3d
GS
391 pr_err("EEH: PHB#%x failure detected, location: %s\n",
392 phb_pe->phb->global_number, eeh_pe_loc_get(phb_pe));
56ca4fde 393 dump_stack();
5293bf97 394 eeh_send_failure_event(phb_pe);
b95cd2cd
GS
395
396 return 1;
397out:
398 eeh_serialize_unlock(flags);
399 return ret;
400}
401
1da177e4 402/**
f8f7d63f
GS
403 * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze
404 * @edev: eeh device
1da177e4
LT
405 *
406 * Check for an EEH failure for the given device node. Call this
407 * routine if the result of a read was all 0xff's and you want to
408 * find out if this is due to an EEH slot freeze. This routine
409 * will query firmware for the EEH status.
410 *
411 * Returns 0 if there has not been an EEH error; otherwise returns
69376502 412 * a non-zero value and queues up a slot isolation event notification.
1da177e4
LT
413 *
414 * It is safe to call this routine in an interrupt context.
415 */
f8f7d63f 416int eeh_dev_check_failure(struct eeh_dev *edev)
1da177e4
LT
417{
418 int ret;
1ad7a72c 419 int active_flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
1da177e4 420 unsigned long flags;
c6406d8f 421 struct pci_dn *pdn;
f8f7d63f 422 struct pci_dev *dev;
357b2f3d 423 struct eeh_pe *pe, *parent_pe, *phb_pe;
fd761fd8 424 int rc = 0;
c6406d8f 425 const char *location = NULL;
1da177e4 426
e575f8db 427 eeh_stats.total_mmio_ffs++;
1da177e4 428
2ec5a0ad 429 if (!eeh_enabled())
1da177e4
LT
430 return 0;
431
f8f7d63f 432 if (!edev) {
e575f8db 433 eeh_stats.no_dn++;
1da177e4 434 return 0;
177bc936 435 }
f8f7d63f 436 dev = eeh_dev_to_pci_dev(edev);
2a58222f 437 pe = eeh_dev_to_pe(edev);
1da177e4
LT
438
439 /* Access to IO BARs might get this far and still not want checking. */
66523d9f 440 if (!pe) {
e575f8db 441 eeh_stats.ignored_check++;
c6406d8f
GS
442 pr_debug("EEH: Ignored check for %s\n",
443 eeh_pci_name(dev));
1da177e4
LT
444 return 0;
445 }
446
66523d9f 447 if (!pe->addr && !pe->config_addr) {
e575f8db 448 eeh_stats.no_cfg_addr++;
1da177e4
LT
449 return 0;
450 }
451
b95cd2cd
GS
452 /*
453 * On PowerNV platform, we might already have fenced PHB
454 * there and we need take care of that firstly.
455 */
456 ret = eeh_phb_check_failure(pe);
457 if (ret > 0)
458 return ret;
459
05ec424e
GS
460 /*
461 * If the PE isn't owned by us, we shouldn't check the
462 * state. Instead, let the owner handle it if the PE has
463 * been frozen.
464 */
465 if (eeh_pe_passed(pe))
466 return 0;
467
fd761fd8
LV
468 /* If we already have a pending isolation event for this
469 * slot, we know it's bad already, we don't need to check.
470 * Do this checking under a lock; as multiple PCI devices
471 * in one slot might report errors simultaneously, and we
472 * only want one error recovery routine running.
1da177e4 473 */
4907581d 474 eeh_serialize_lock(&flags);
fd761fd8 475 rc = 1;
66523d9f
GS
476 if (pe->state & EEH_PE_ISOLATED) {
477 pe->check_count++;
478 if (pe->check_count % EEH_MAX_FAILS == 0) {
c6406d8f
GS
479 pdn = eeh_dev_to_pdn(edev);
480 if (pdn->node)
481 location = of_get_property(pdn->node, "ibm,loc-code", NULL);
cb3bc9d0 482 printk(KERN_ERR "EEH: %d reads ignored for recovering device at "
f36c5227 483 "location=%s driver=%s pci addr=%s\n",
c6406d8f
GS
484 pe->check_count,
485 location ? location : "unknown",
778a785f 486 eeh_driver_name(dev), eeh_pci_name(dev));
cb3bc9d0 487 printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n",
778a785f 488 eeh_driver_name(dev));
5c1344e9 489 dump_stack();
1da177e4 490 }
fd761fd8 491 goto dn_unlock;
1da177e4
LT
492 }
493
494 /*
495 * Now test for an EEH failure. This is VERY expensive.
496 * Note that the eeh_config_addr may be a parent device
497 * in the case of a device behind a bridge, or it may be
498 * function zero of a multi-function device.
499 * In any case they must share a common PHB.
500 */
66523d9f 501 ret = eeh_ops->get_state(pe, NULL);
76e6faf7 502
39d16e29 503 /* Note that config-io to empty slots may fail;
cb3bc9d0 504 * they are empty when they don't have children.
eb594a47
GS
505 * We will punt with the following conditions: Failure to get
506 * PE's state, EEH not support and Permanently unavailable
507 * state, PE is in good state.
cb3bc9d0 508 */
eb594a47
GS
509 if ((ret < 0) ||
510 (ret == EEH_STATE_NOT_SUPPORT) ||
1ad7a72c 511 ((ret & active_flags) == active_flags)) {
e575f8db 512 eeh_stats.false_positives++;
66523d9f 513 pe->false_positives++;
fd761fd8
LV
514 rc = 0;
515 goto dn_unlock;
76e6faf7
LV
516 }
517
1ad7a72c
GS
518 /*
519 * It should be corner case that the parent PE has been
520 * put into frozen state as well. We should take care
521 * that at first.
522 */
523 parent_pe = pe->parent;
524 while (parent_pe) {
525 /* Hit the ceiling ? */
526 if (parent_pe->type & EEH_PE_PHB)
527 break;
528
529 /* Frozen parent PE ? */
530 ret = eeh_ops->get_state(parent_pe, NULL);
531 if (ret > 0 &&
532 (ret & active_flags) != active_flags)
533 pe = parent_pe;
534
535 /* Next parent level */
536 parent_pe = parent_pe->parent;
537 }
538
e575f8db 539 eeh_stats.slot_resets++;
a84f273c 540
fd761fd8
LV
541 /* Avoid repeated reports of this failure, including problems
542 * with other functions on this device, and functions under
cb3bc9d0
GS
543 * bridges.
544 */
66523d9f 545 eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
4907581d 546 eeh_serialize_unlock(flags);
1da177e4 547
1da177e4
LT
548 /* Most EEH events are due to device driver bugs. Having
549 * a stack trace will help the device-driver authors figure
cb3bc9d0
GS
550 * out what happened. So print that out.
551 */
357b2f3d
GS
552 phb_pe = eeh_phb_pe_get(pe->phb);
553 pr_err("EEH: Frozen PHB#%x-PE#%x detected\n",
554 pe->phb->global_number, pe->addr);
555 pr_err("EEH: PE location: %s, PHB location: %s\n",
556 eeh_pe_loc_get(pe), eeh_pe_loc_get(phb_pe));
56ca4fde
GS
557 dump_stack();
558
5293bf97
GS
559 eeh_send_failure_event(pe);
560
fd761fd8
LV
561 return 1;
562
563dn_unlock:
4907581d 564 eeh_serialize_unlock(flags);
fd761fd8 565 return rc;
1da177e4
LT
566}
567
f8f7d63f 568EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
1da177e4
LT
569
570/**
cb3bc9d0 571 * eeh_check_failure - Check if all 1's data is due to EEH slot freeze
3e938052 572 * @token: I/O address
1da177e4 573 *
3e938052 574 * Check for an EEH failure at the given I/O address. Call this
1da177e4 575 * routine if the result of a read was all 0xff's and you want to
3e938052 576 * find out if this is due to an EEH slot freeze event. This routine
1da177e4
LT
577 * will query firmware for the EEH status.
578 *
579 * Note this routine is safe to call in an interrupt context.
580 */
3e938052 581int eeh_check_failure(const volatile void __iomem *token)
1da177e4
LT
582{
583 unsigned long addr;
f8f7d63f 584 struct eeh_dev *edev;
1da177e4
LT
585
586 /* Finding the phys addr + pci device; this is pretty quick. */
587 addr = eeh_token_to_phys((unsigned long __force) token);
3ab96a02 588 edev = eeh_addr_cache_get_dev(addr);
f8f7d63f 589 if (!edev) {
e575f8db 590 eeh_stats.no_device++;
3e938052 591 return 0;
177bc936 592 }
1da177e4 593
3e938052 594 return eeh_dev_check_failure(edev);
1da177e4 595}
1da177e4
LT
596EXPORT_SYMBOL(eeh_check_failure);
597
6dee3fb9 598
47b5c838 599/**
cce4b2d2 600 * eeh_pci_enable - Enable MMIO or DMA transfers for this slot
ff477966 601 * @pe: EEH PE
cb3bc9d0
GS
602 *
603 * This routine should be called to reenable frozen MMIO or DMA
604 * so that it would work correctly again. It's useful while doing
605 * recovery or log collection on the indicated device.
47b5c838 606 */
ff477966 607int eeh_pci_enable(struct eeh_pe *pe, int function)
47b5c838 608{
4d4f577e 609 int active_flag, rc;
78954700
GS
610
611 /*
612 * pHyp doesn't allow to enable IO or DMA on unfrozen PE.
613 * Also, it's pointless to enable them on unfrozen PE. So
4d4f577e 614 * we have to check before enabling IO or DMA.
78954700 615 */
4d4f577e
GS
616 switch (function) {
617 case EEH_OPT_THAW_MMIO:
618 active_flag = EEH_STATE_MMIO_ACTIVE;
619 break;
620 case EEH_OPT_THAW_DMA:
621 active_flag = EEH_STATE_DMA_ACTIVE;
622 break;
623 case EEH_OPT_DISABLE:
624 case EEH_OPT_ENABLE:
625 case EEH_OPT_FREEZE_PE:
626 active_flag = 0;
627 break;
628 default:
629 pr_warn("%s: Invalid function %d\n",
630 __func__, function);
631 return -EINVAL;
632 }
633
634 /*
635 * Check if IO or DMA has been enabled before
636 * enabling them.
637 */
638 if (active_flag) {
78954700
GS
639 rc = eeh_ops->get_state(pe, NULL);
640 if (rc < 0)
641 return rc;
642
4d4f577e
GS
643 /* Needn't enable it at all */
644 if (rc == EEH_STATE_NOT_SUPPORT)
645 return 0;
646
647 /* It's already enabled */
648 if (rc & active_flag)
78954700
GS
649 return 0;
650 }
47b5c838 651
4d4f577e
GS
652
653 /* Issue the request */
ff477966 654 rc = eeh_ops->set_option(pe, function);
47b5c838 655 if (rc)
78954700
GS
656 pr_warn("%s: Unexpected state change %d on "
657 "PHB#%d-PE#%x, err=%d\n",
658 __func__, function, pe->phb->global_number,
659 pe->addr, rc);
47b5c838 660
4d4f577e
GS
661 /* Check if the request is finished successfully */
662 if (active_flag) {
663 rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
664 if (rc <= 0)
665 return rc;
78954700 666
4d4f577e
GS
667 if (rc & active_flag)
668 return 0;
78954700 669
4d4f577e
GS
670 return -EIO;
671 }
fa1be476 672
47b5c838
LV
673 return rc;
674}
675
28158cd1
GS
676static void *eeh_disable_and_save_dev_state(void *data, void *userdata)
677{
678 struct eeh_dev *edev = data;
679 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
680 struct pci_dev *dev = userdata;
681
682 /*
683 * The caller should have disabled and saved the
684 * state for the specified device
685 */
686 if (!pdev || pdev == dev)
687 return NULL;
688
689 /* Ensure we have D0 power state */
690 pci_set_power_state(pdev, PCI_D0);
691
692 /* Save device state */
693 pci_save_state(pdev);
694
695 /*
696 * Disable device to avoid any DMA traffic and
697 * interrupt from the device
698 */
699 pci_write_config_word(pdev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
700
701 return NULL;
702}
703
704static void *eeh_restore_dev_state(void *data, void *userdata)
705{
706 struct eeh_dev *edev = data;
0bd78587 707 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
28158cd1
GS
708 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
709 struct pci_dev *dev = userdata;
710
711 if (!pdev)
712 return NULL;
713
714 /* Apply customization from firmware */
0bd78587
GS
715 if (pdn && eeh_ops->restore_config)
716 eeh_ops->restore_config(pdn);
28158cd1
GS
717
718 /* The caller should restore state for the specified device */
719 if (pdev != dev)
502f159c 720 pci_restore_state(pdev);
28158cd1
GS
721
722 return NULL;
723}
724
00c2ae35
BK
725/**
726 * pcibios_set_pcie_slot_reset - Set PCI-E reset state
cb3bc9d0
GS
727 * @dev: pci device struct
728 * @state: reset state to enter
00c2ae35
BK
729 *
730 * Return value:
731 * 0 if success
cb3bc9d0 732 */
00c2ae35
BK
733int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
734{
c270a24c 735 struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
2a58222f 736 struct eeh_pe *pe = eeh_dev_to_pe(edev);
c270a24c
GS
737
738 if (!pe) {
739 pr_err("%s: No PE found on PCI device %s\n",
740 __func__, pci_name(dev));
741 return -EINVAL;
742 }
00c2ae35
BK
743
744 switch (state) {
745 case pcie_deassert_reset:
c270a24c 746 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
28158cd1 747 eeh_unfreeze_pe(pe, false);
8a6b3710 748 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
28158cd1 749 eeh_pe_dev_traverse(pe, eeh_restore_dev_state, dev);
1ae79b78 750 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
00c2ae35
BK
751 break;
752 case pcie_hot_reset:
1ae79b78 753 eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
28158cd1
GS
754 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
755 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
8a6b3710 756 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
c270a24c 757 eeh_ops->reset(pe, EEH_RESET_HOT);
00c2ae35
BK
758 break;
759 case pcie_warm_reset:
1ae79b78 760 eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
28158cd1
GS
761 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
762 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
8a6b3710 763 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
c270a24c 764 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
00c2ae35
BK
765 break;
766 default:
1ae79b78 767 eeh_pe_state_clear(pe, EEH_PE_ISOLATED | EEH_PE_CFG_BLOCKED);
00c2ae35
BK
768 return -EINVAL;
769 };
770
771 return 0;
772}
773
cb5b5624 774/**
c270a24c
GS
775 * eeh_set_pe_freset - Check the required reset for the indicated device
776 * @data: EEH device
777 * @flag: return value
cb3bc9d0
GS
778 *
779 * Each device might have its preferred reset type: fundamental or
780 * hot reset. The routine is used to collected the information for
781 * the indicated device and its children so that the bunch of the
782 * devices could be reset properly.
783 */
c270a24c 784static void *eeh_set_dev_freset(void *data, void *flag)
cb3bc9d0
GS
785{
786 struct pci_dev *dev;
c270a24c
GS
787 unsigned int *freset = (unsigned int *)flag;
788 struct eeh_dev *edev = (struct eeh_dev *)data;
6dee3fb9 789
c270a24c 790 dev = eeh_dev_to_pci_dev(edev);
cb3bc9d0
GS
791 if (dev)
792 *freset |= dev->needs_freset;
793
c270a24c 794 return NULL;
cb3bc9d0
GS
795}
796
797/**
cce4b2d2 798 * eeh_reset_pe_once - Assert the pci #RST line for 1/4 second
c270a24c 799 * @pe: EEH PE
cb3bc9d0
GS
800 *
801 * Assert the PCI #RST line for 1/4 second.
802 */
c270a24c 803static void eeh_reset_pe_once(struct eeh_pe *pe)
6dee3fb9 804{
308fc4f8 805 unsigned int freset = 0;
6e19314c 806
308fc4f8
RL
807 /* Determine type of EEH reset required for
808 * Partitionable Endpoint, a hot-reset (1)
809 * or a fundamental reset (3).
810 * A fundamental reset required by any device under
811 * Partitionable Endpoint trumps hot-reset.
a84f273c 812 */
c270a24c 813 eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
308fc4f8
RL
814
815 if (freset)
c270a24c 816 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
6e19314c 817 else
c270a24c 818 eeh_ops->reset(pe, EEH_RESET_HOT);
6dee3fb9 819
c270a24c 820 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
e1029263
LV
821}
822
cb3bc9d0 823/**
cce4b2d2 824 * eeh_reset_pe - Reset the indicated PE
c270a24c 825 * @pe: EEH PE
cb3bc9d0
GS
826 *
827 * This routine should be called to reset indicated device, including
828 * PE. A PE might include multiple PCI devices and sometimes PCI bridges
829 * might be involved as well.
830 */
c270a24c 831int eeh_reset_pe(struct eeh_pe *pe)
e1029263 832{
326a98ea 833 int flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
b85743ee 834 int i, state, ret;
e1029263 835
28bf36f9
GS
836 /* Mark as reset and block config space */
837 eeh_pe_state_mark(pe, EEH_PE_RESET | EEH_PE_CFG_BLOCKED);
838
9c547768 839 /* Take three shots at resetting the bus */
b85743ee 840 for (i = 0; i < 3; i++) {
c270a24c 841 eeh_reset_pe_once(pe);
6dee3fb9 842
78954700
GS
843 /*
844 * EEH_PE_ISOLATED is expected to be removed after
845 * BAR restore.
846 */
b85743ee
GS
847 state = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
848 if ((state & flags) == flags) {
849 ret = 0;
850 goto out;
851 }
e1029263 852
b85743ee
GS
853 if (state < 0) {
854 pr_warn("%s: Unrecoverable slot failure on PHB#%d-PE#%x",
c270a24c 855 __func__, pe->phb->global_number, pe->addr);
b85743ee
GS
856 ret = -ENOTRECOVERABLE;
857 goto out;
e1029263 858 }
b85743ee
GS
859
860 /* We might run out of credits */
861 ret = -EIO;
862 pr_warn("%s: Failure %d resetting PHB#%x-PE#%x\n (%d)\n",
863 __func__, state, pe->phb->global_number, pe->addr, (i + 1));
6dee3fb9 864 }
b6495c0c 865
b85743ee 866out:
28bf36f9 867 eeh_pe_state_clear(pe, EEH_PE_RESET | EEH_PE_CFG_BLOCKED);
b85743ee 868 return ret;
6dee3fb9
LV
869}
870
8b553f32 871/**
cb3bc9d0 872 * eeh_save_bars - Save device bars
f631acd3 873 * @edev: PCI device associated EEH device
8b553f32
LV
874 *
875 * Save the values of the device bars. Unlike the restore
876 * routine, this routine is *not* recursive. This is because
31116f0b 877 * PCI devices are added individually; but, for the restore,
8b553f32
LV
878 * an entire slot is reset at a time.
879 */
d7bb8862 880void eeh_save_bars(struct eeh_dev *edev)
8b553f32 881{
0bd78587 882 struct pci_dn *pdn;
8b553f32
LV
883 int i;
884
0bd78587
GS
885 pdn = eeh_dev_to_pdn(edev);
886 if (!pdn)
8b553f32 887 return;
a84f273c 888
8b553f32 889 for (i = 0; i < 16; i++)
0bd78587 890 eeh_ops->read_config(pdn, i * 4, 4, &edev->config_space[i]);
bf898ec5
GS
891
892 /*
893 * For PCI bridges including root port, we need enable bus
894 * master explicitly. Otherwise, it can't fetch IODA table
895 * entries correctly. So we cache the bit in advance so that
896 * we can restore it after reset, either PHB range or PE range.
897 */
898 if (edev->mode & EEH_DEV_BRIDGE)
899 edev->config_space[1] |= PCI_COMMAND_MASTER;
8b553f32
LV
900}
901
aa1e6374
GS
902/**
903 * eeh_ops_register - Register platform dependent EEH operations
904 * @ops: platform dependent EEH operations
905 *
906 * Register the platform dependent EEH operation callback
907 * functions. The platform should call this function before
908 * any other EEH operations.
909 */
910int __init eeh_ops_register(struct eeh_ops *ops)
911{
912 if (!ops->name) {
0dae2743 913 pr_warn("%s: Invalid EEH ops name for %p\n",
aa1e6374
GS
914 __func__, ops);
915 return -EINVAL;
916 }
917
918 if (eeh_ops && eeh_ops != ops) {
0dae2743 919 pr_warn("%s: EEH ops of platform %s already existing (%s)\n",
aa1e6374
GS
920 __func__, eeh_ops->name, ops->name);
921 return -EEXIST;
922 }
923
924 eeh_ops = ops;
925
926 return 0;
927}
928
929/**
930 * eeh_ops_unregister - Unreigster platform dependent EEH operations
931 * @name: name of EEH platform operations
932 *
933 * Unregister the platform dependent EEH operation callback
934 * functions.
935 */
936int __exit eeh_ops_unregister(const char *name)
937{
938 if (!name || !strlen(name)) {
0dae2743 939 pr_warn("%s: Invalid EEH ops name\n",
aa1e6374
GS
940 __func__);
941 return -EINVAL;
942 }
943
944 if (eeh_ops && !strcmp(eeh_ops->name, name)) {
945 eeh_ops = NULL;
946 return 0;
947 }
948
949 return -EEXIST;
950}
951
66f9af83
GS
952static int eeh_reboot_notifier(struct notifier_block *nb,
953 unsigned long action, void *unused)
954{
05b1721d 955 eeh_clear_flag(EEH_ENABLED);
66f9af83
GS
956 return NOTIFY_DONE;
957}
958
959static struct notifier_block eeh_reboot_nb = {
960 .notifier_call = eeh_reboot_notifier,
961};
962
cb3bc9d0
GS
963/**
964 * eeh_init - EEH initialization
965 *
1da177e4
LT
966 * Initialize EEH by trying to enable it for all of the adapters in the system.
967 * As a side effect we can determine here if eeh is supported at all.
968 * Note that we leave EEH on so failed config cycles won't cause a machine
969 * check. If a user turns off EEH for a particular adapter they are really
970 * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
971 * grant access to a slot if EEH isn't enabled, and so we always enable
972 * EEH for all slots/all devices.
973 *
974 * The eeh-force-off option disables EEH checking globally, for all slots.
975 * Even if force-off is set, the EEH hardware is still enabled, so that
976 * newer systems can boot.
977 */
eeb6361f 978int eeh_init(void)
1da177e4 979{
1a5c2e63 980 struct pci_controller *hose, *tmp;
ff57b454 981 struct pci_dn *pdn;
51fb5f56
GS
982 static int cnt = 0;
983 int ret = 0;
984
985 /*
986 * We have to delay the initialization on PowerNV after
987 * the PCI hierarchy tree has been built because the PEs
988 * are figured out based on PCI devices instead of device
989 * tree nodes
990 */
991 if (machine_is(powernv) && cnt++ <= 0)
992 return ret;
e2af155c 993
66f9af83
GS
994 /* Register reboot notifier */
995 ret = register_reboot_notifier(&eeh_reboot_nb);
996 if (ret) {
997 pr_warn("%s: Failed to register notifier (%d)\n",
998 __func__, ret);
999 return ret;
1000 }
1001
e2af155c
GS
1002 /* call platform initialization function */
1003 if (!eeh_ops) {
0dae2743 1004 pr_warn("%s: Platform EEH operation not found\n",
e2af155c 1005 __func__);
35e5cfe2 1006 return -EEXIST;
221195fb 1007 } else if ((ret = eeh_ops->init()))
35e5cfe2 1008 return ret;
1da177e4 1009
c8608558
GS
1010 /* Initialize EEH event */
1011 ret = eeh_event_init();
1012 if (ret)
1013 return ret;
1014
1a5c2e63 1015 /* Enable EEH for all adapters */
ff57b454
GS
1016 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1017 pdn = hose->pci_data;
1018 traverse_pci_dn(pdn, eeh_ops->probe, NULL);
1da177e4
LT
1019 }
1020
21fd21f5
GS
1021 /*
1022 * Call platform post-initialization. Actually, It's good chance
1023 * to inform platform that EEH is ready to supply service if the
1024 * I/O cache stuff has been built up.
1025 */
1026 if (eeh_ops->post_init) {
1027 ret = eeh_ops->post_init();
1028 if (ret)
1029 return ret;
1030 }
1031
2ec5a0ad 1032 if (eeh_enabled())
d7bb8862 1033 pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n");
1da177e4 1034 else
0dae2743 1035 pr_warn("EEH: No capable adapters found\n");
35e5cfe2
GS
1036
1037 return ret;
1da177e4
LT
1038}
1039
35e5cfe2
GS
1040core_initcall_sync(eeh_init);
1041
1da177e4 1042/**
c6406d8f 1043 * eeh_add_device_early - Enable EEH for the indicated device node
ff57b454 1044 * @pdn: PCI device node for which to set up EEH
1da177e4
LT
1045 *
1046 * This routine must be used to perform EEH initialization for PCI
1047 * devices that were added after system boot (e.g. hotplug, dlpar).
1048 * This routine must be called before any i/o is performed to the
1049 * adapter (inluding any config-space i/o).
1050 * Whether this actually enables EEH or not for this device depends
1051 * on the CEC architecture, type of the device, on earlier boot
1052 * command-line arguments & etc.
1053 */
ff57b454 1054void eeh_add_device_early(struct pci_dn *pdn)
1da177e4
LT
1055{
1056 struct pci_controller *phb;
ff57b454 1057 struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
1da177e4 1058
89a51df5 1059 if (!edev || !eeh_enabled())
1da177e4 1060 return;
f751f841 1061
d91dafc0
GS
1062 if (!eeh_has_flag(EEH_PROBE_MODE_DEVTREE))
1063 return;
1064
f751f841 1065 /* USB Bus children of PCI devices will not have BUID's */
ff57b454
GS
1066 phb = edev->phb;
1067 if (NULL == phb ||
1068 (eeh_has_flag(EEH_PROBE_MODE_DEVTREE) && 0 == phb->buid))
1da177e4 1069 return;
1da177e4 1070
ff57b454 1071 eeh_ops->probe(pdn, NULL);
1da177e4 1072}
1da177e4 1073
cb3bc9d0
GS
1074/**
1075 * eeh_add_device_tree_early - Enable EEH for the indicated device
ff57b454 1076 * @pdn: PCI device node
cb3bc9d0
GS
1077 *
1078 * This routine must be used to perform EEH initialization for the
1079 * indicated PCI device that was added after system boot (e.g.
1080 * hotplug, dlpar).
1081 */
ff57b454 1082void eeh_add_device_tree_early(struct pci_dn *pdn)
e2a296ee 1083{
ff57b454
GS
1084 struct pci_dn *n;
1085
1086 if (!pdn)
1087 return;
acaa6176 1088
ff57b454
GS
1089 list_for_each_entry(n, &pdn->child_list, list)
1090 eeh_add_device_tree_early(n);
1091 eeh_add_device_early(pdn);
e2a296ee
LV
1092}
1093EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
1094
1da177e4 1095/**
cb3bc9d0 1096 * eeh_add_device_late - Perform EEH initialization for the indicated pci device
1da177e4
LT
1097 * @dev: pci device for which to set up EEH
1098 *
1099 * This routine must be used to complete EEH initialization for PCI
1100 * devices that were added after system boot (e.g. hotplug, dlpar).
1101 */
f2856491 1102void eeh_add_device_late(struct pci_dev *dev)
1da177e4 1103{
c6406d8f 1104 struct pci_dn *pdn;
f631acd3 1105 struct eeh_dev *edev;
56b0fca3 1106
2ec5a0ad 1107 if (!dev || !eeh_enabled())
1da177e4
LT
1108 return;
1109
57b066ff 1110 pr_debug("EEH: Adding device %s\n", pci_name(dev));
1da177e4 1111
c6406d8f
GS
1112 pdn = pci_get_pdn_by_devfn(dev->bus, dev->devfn);
1113 edev = pdn_to_eeh_dev(pdn);
f631acd3 1114 if (edev->pdev == dev) {
57b066ff
BH
1115 pr_debug("EEH: Already referenced !\n");
1116 return;
1117 }
f5c57710 1118
d91dafc0
GS
1119 if (eeh_has_flag(EEH_PROBE_MODE_DEV))
1120 eeh_ops->probe(pdn, NULL);
1121
f5c57710
GS
1122 /*
1123 * The EEH cache might not be removed correctly because of
1124 * unbalanced kref to the device during unplug time, which
1125 * relies on pcibios_release_device(). So we have to remove
1126 * that here explicitly.
1127 */
1128 if (edev->pdev) {
1129 eeh_rmv_from_parent_pe(edev);
1130 eeh_addr_cache_rmv_dev(edev->pdev);
1131 eeh_sysfs_remove_device(edev->pdev);
ab55d218 1132 edev->mode &= ~EEH_DEV_SYSFS;
f5c57710 1133
f26c7a03
GS
1134 /*
1135 * We definitely should have the PCI device removed
1136 * though it wasn't correctly. So we needn't call
1137 * into error handler afterwards.
1138 */
1139 edev->mode |= EEH_DEV_NO_HANDLER;
1140
f5c57710
GS
1141 edev->pdev = NULL;
1142 dev->dev.archdata.edev = NULL;
1143 }
57b066ff 1144
f631acd3
GS
1145 edev->pdev = dev;
1146 dev->dev.archdata.edev = edev;
56b0fca3 1147
3ab96a02 1148 eeh_addr_cache_insert_dev(dev);
1da177e4 1149}
794e085e 1150
cb3bc9d0
GS
1151/**
1152 * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus
1153 * @bus: PCI bus
1154 *
1155 * This routine must be used to perform EEH initialization for PCI
1156 * devices which are attached to the indicated PCI bus. The PCI bus
1157 * is added after system boot through hotplug or dlpar.
1158 */
794e085e
NF
1159void eeh_add_device_tree_late(struct pci_bus *bus)
1160{
1161 struct pci_dev *dev;
1162
1163 list_for_each_entry(dev, &bus->devices, bus_list) {
a84f273c
GS
1164 eeh_add_device_late(dev);
1165 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1166 struct pci_bus *subbus = dev->subordinate;
1167 if (subbus)
1168 eeh_add_device_tree_late(subbus);
1169 }
794e085e
NF
1170 }
1171}
1172EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
1da177e4 1173
6a040ce7
TLSC
1174/**
1175 * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus
1176 * @bus: PCI bus
1177 *
1178 * This routine must be used to add EEH sysfs files for PCI
1179 * devices which are attached to the indicated PCI bus. The PCI bus
1180 * is added after system boot through hotplug or dlpar.
1181 */
1182void eeh_add_sysfs_files(struct pci_bus *bus)
1183{
1184 struct pci_dev *dev;
1185
1186 list_for_each_entry(dev, &bus->devices, bus_list) {
1187 eeh_sysfs_add_device(dev);
1188 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1189 struct pci_bus *subbus = dev->subordinate;
1190 if (subbus)
1191 eeh_add_sysfs_files(subbus);
1192 }
1193 }
1194}
1195EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);
1196
1da177e4 1197/**
cb3bc9d0 1198 * eeh_remove_device - Undo EEH setup for the indicated pci device
1da177e4
LT
1199 * @dev: pci device to be removed
1200 *
794e085e
NF
1201 * This routine should be called when a device is removed from
1202 * a running system (e.g. by hotplug or dlpar). It unregisters
1203 * the PCI device from the EEH subsystem. I/O errors affecting
1204 * this device will no longer be detected after this call; thus,
1205 * i/o errors affecting this slot may leave this device unusable.
1da177e4 1206 */
807a827d 1207void eeh_remove_device(struct pci_dev *dev)
1da177e4 1208{
f631acd3
GS
1209 struct eeh_dev *edev;
1210
2ec5a0ad 1211 if (!dev || !eeh_enabled())
1da177e4 1212 return;
f631acd3 1213 edev = pci_dev_to_eeh_dev(dev);
1da177e4
LT
1214
1215 /* Unregister the device with the EEH/PCI address search system */
57b066ff 1216 pr_debug("EEH: Removing device %s\n", pci_name(dev));
56b0fca3 1217
f5c57710 1218 if (!edev || !edev->pdev || !edev->pe) {
57b066ff
BH
1219 pr_debug("EEH: Not referenced !\n");
1220 return;
b055a9e1 1221 }
f5c57710
GS
1222
1223 /*
1224 * During the hotplug for EEH error recovery, we need the EEH
1225 * device attached to the parent PE in order for BAR restore
1226 * a bit later. So we keep it for BAR restore and remove it
1227 * from the parent PE during the BAR resotre.
1228 */
f631acd3
GS
1229 edev->pdev = NULL;
1230 dev->dev.archdata.edev = NULL;
f5c57710
GS
1231 if (!(edev->pe->state & EEH_PE_KEEP))
1232 eeh_rmv_from_parent_pe(edev);
1233 else
1234 edev->mode |= EEH_DEV_DISCONNECTED;
57b066ff 1235
f26c7a03
GS
1236 /*
1237 * We're removing from the PCI subsystem, that means
1238 * the PCI device driver can't support EEH or not
1239 * well. So we rely on hotplug completely to do recovery
1240 * for the specific PCI device.
1241 */
1242 edev->mode |= EEH_DEV_NO_HANDLER;
1243
3ab96a02 1244 eeh_addr_cache_rmv_dev(dev);
57b066ff 1245 eeh_sysfs_remove_device(dev);
ab55d218 1246 edev->mode &= ~EEH_DEV_SYSFS;
1da177e4 1247}
1da177e4 1248
4eeeff0e
GS
1249int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state)
1250{
1251 int ret;
1252
1253 ret = eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
1254 if (ret) {
1255 pr_warn("%s: Failure %d enabling IO on PHB#%x-PE#%x\n",
1256 __func__, ret, pe->phb->global_number, pe->addr);
1257 return ret;
1258 }
1259
1260 ret = eeh_pci_enable(pe, EEH_OPT_THAW_DMA);
1261 if (ret) {
1262 pr_warn("%s: Failure %d enabling DMA on PHB#%x-PE#%x\n",
1263 __func__, ret, pe->phb->global_number, pe->addr);
1264 return ret;
1265 }
1266
1267 /* Clear software isolated state */
1268 if (sw_state && (pe->state & EEH_PE_ISOLATED))
1269 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
1270
1271 return ret;
1272}
1273
5cfb20b9
GS
1274
1275static struct pci_device_id eeh_reset_ids[] = {
1276 { PCI_DEVICE(0x19a2, 0x0710) }, /* Emulex, BE */
1277 { PCI_DEVICE(0x10df, 0xe220) }, /* Emulex, Lancer */
b1d76a7d 1278 { PCI_DEVICE(0x14e4, 0x1657) }, /* Broadcom BCM5719 */
5cfb20b9
GS
1279 { 0 }
1280};
1281
1282static int eeh_pe_change_owner(struct eeh_pe *pe)
1283{
1284 struct eeh_dev *edev, *tmp;
1285 struct pci_dev *pdev;
1286 struct pci_device_id *id;
1287 int flags, ret;
1288
1289 /* Check PE state */
1290 flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
1291 ret = eeh_ops->get_state(pe, NULL);
1292 if (ret < 0 || ret == EEH_STATE_NOT_SUPPORT)
1293 return 0;
1294
1295 /* Unfrozen PE, nothing to do */
1296 if ((ret & flags) == flags)
1297 return 0;
1298
1299 /* Frozen PE, check if it needs PE level reset */
1300 eeh_pe_for_each_dev(pe, edev, tmp) {
1301 pdev = eeh_dev_to_pci_dev(edev);
1302 if (!pdev)
1303 continue;
1304
1305 for (id = &eeh_reset_ids[0]; id->vendor != 0; id++) {
1306 if (id->vendor != PCI_ANY_ID &&
1307 id->vendor != pdev->vendor)
1308 continue;
1309 if (id->device != PCI_ANY_ID &&
1310 id->device != pdev->device)
1311 continue;
1312 if (id->subvendor != PCI_ANY_ID &&
1313 id->subvendor != pdev->subsystem_vendor)
1314 continue;
1315 if (id->subdevice != PCI_ANY_ID &&
1316 id->subdevice != pdev->subsystem_device)
1317 continue;
1318
1319 goto reset;
1320 }
1321 }
1322
1323 return eeh_unfreeze_pe(pe, true);
1324
1325reset:
1326 return eeh_pe_reset_and_recover(pe);
1327}
1328
212d16cd
GS
1329/**
1330 * eeh_dev_open - Increase count of pass through devices for PE
1331 * @pdev: PCI device
1332 *
1333 * Increase count of passed through devices for the indicated
1334 * PE. In the result, the EEH errors detected on the PE won't be
1335 * reported. The PE owner will be responsible for detection
1336 * and recovery.
1337 */
1338int eeh_dev_open(struct pci_dev *pdev)
1339{
1340 struct eeh_dev *edev;
404079c8 1341 int ret = -ENODEV;
212d16cd
GS
1342
1343 mutex_lock(&eeh_dev_mutex);
1344
1345 /* No PCI device ? */
1346 if (!pdev)
1347 goto out;
1348
1349 /* No EEH device or PE ? */
1350 edev = pci_dev_to_eeh_dev(pdev);
1351 if (!edev || !edev->pe)
1352 goto out;
1353
404079c8
GS
1354 /*
1355 * The PE might have been put into frozen state, but we
1356 * didn't detect that yet. The passed through PCI devices
1357 * in frozen PE won't work properly. Clear the frozen state
1358 * in advance.
1359 */
5cfb20b9 1360 ret = eeh_pe_change_owner(edev->pe);
4eeeff0e
GS
1361 if (ret)
1362 goto out;
404079c8 1363
212d16cd
GS
1364 /* Increase PE's pass through count */
1365 atomic_inc(&edev->pe->pass_dev_cnt);
1366 mutex_unlock(&eeh_dev_mutex);
1367
1368 return 0;
1369out:
1370 mutex_unlock(&eeh_dev_mutex);
404079c8 1371 return ret;
212d16cd
GS
1372}
1373EXPORT_SYMBOL_GPL(eeh_dev_open);
1374
1375/**
1376 * eeh_dev_release - Decrease count of pass through devices for PE
1377 * @pdev: PCI device
1378 *
1379 * Decrease count of pass through devices for the indicated PE. If
1380 * there is no passed through device in PE, the EEH errors detected
1381 * on the PE will be reported and handled as usual.
1382 */
1383void eeh_dev_release(struct pci_dev *pdev)
1384{
1385 struct eeh_dev *edev;
1386
1387 mutex_lock(&eeh_dev_mutex);
1388
1389 /* No PCI device ? */
1390 if (!pdev)
1391 goto out;
1392
1393 /* No EEH device ? */
1394 edev = pci_dev_to_eeh_dev(pdev);
1395 if (!edev || !edev->pe || !eeh_pe_passed(edev->pe))
1396 goto out;
1397
1398 /* Decrease PE's pass through count */
1399 atomic_dec(&edev->pe->pass_dev_cnt);
1400 WARN_ON(atomic_read(&edev->pe->pass_dev_cnt) < 0);
5cfb20b9 1401 eeh_pe_change_owner(edev->pe);
212d16cd
GS
1402out:
1403 mutex_unlock(&eeh_dev_mutex);
1404}
1405EXPORT_SYMBOL(eeh_dev_release);
1406
2194dc27
BH
1407#ifdef CONFIG_IOMMU_API
1408
a3032ca9
GS
1409static int dev_has_iommu_table(struct device *dev, void *data)
1410{
1411 struct pci_dev *pdev = to_pci_dev(dev);
1412 struct pci_dev **ppdev = data;
a3032ca9
GS
1413
1414 if (!dev)
1415 return 0;
1416
ea30e99e 1417 if (dev->iommu_group) {
a3032ca9
GS
1418 *ppdev = pdev;
1419 return 1;
1420 }
1421
1422 return 0;
1423}
1424
212d16cd
GS
1425/**
1426 * eeh_iommu_group_to_pe - Convert IOMMU group to EEH PE
1427 * @group: IOMMU group
1428 *
1429 * The routine is called to convert IOMMU group to EEH PE.
1430 */
1431struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group)
1432{
212d16cd
GS
1433 struct pci_dev *pdev = NULL;
1434 struct eeh_dev *edev;
a3032ca9 1435 int ret;
212d16cd
GS
1436
1437 /* No IOMMU group ? */
1438 if (!group)
1439 return NULL;
1440
a3032ca9
GS
1441 ret = iommu_group_for_each_dev(group, &pdev, dev_has_iommu_table);
1442 if (!ret || !pdev)
212d16cd
GS
1443 return NULL;
1444
1445 /* No EEH device or PE ? */
1446 edev = pci_dev_to_eeh_dev(pdev);
1447 if (!edev || !edev->pe)
1448 return NULL;
1449
1450 return edev->pe;
1451}
537e5400 1452EXPORT_SYMBOL_GPL(eeh_iommu_group_to_pe);
212d16cd 1453
2194dc27
BH
1454#endif /* CONFIG_IOMMU_API */
1455
212d16cd
GS
1456/**
1457 * eeh_pe_set_option - Set options for the indicated PE
1458 * @pe: EEH PE
1459 * @option: requested option
1460 *
1461 * The routine is called to enable or disable EEH functionality
1462 * on the indicated PE, to enable IO or DMA for the frozen PE.
1463 */
1464int eeh_pe_set_option(struct eeh_pe *pe, int option)
1465{
1466 int ret = 0;
1467
1468 /* Invalid PE ? */
1469 if (!pe)
1470 return -ENODEV;
1471
1472 /*
1473 * EEH functionality could possibly be disabled, just
1474 * return error for the case. And the EEH functinality
1475 * isn't expected to be disabled on one specific PE.
1476 */
1477 switch (option) {
1478 case EEH_OPT_ENABLE:
4eeeff0e 1479 if (eeh_enabled()) {
5cfb20b9 1480 ret = eeh_pe_change_owner(pe);
212d16cd 1481 break;
4eeeff0e 1482 }
212d16cd
GS
1483 ret = -EIO;
1484 break;
1485 case EEH_OPT_DISABLE:
1486 break;
1487 case EEH_OPT_THAW_MMIO:
1488 case EEH_OPT_THAW_DMA:
1489 if (!eeh_ops || !eeh_ops->set_option) {
1490 ret = -ENOENT;
1491 break;
1492 }
1493
4eeeff0e 1494 ret = eeh_pci_enable(pe, option);
212d16cd
GS
1495 break;
1496 default:
1497 pr_debug("%s: Option %d out of range (%d, %d)\n",
1498 __func__, option, EEH_OPT_DISABLE, EEH_OPT_THAW_DMA);
1499 ret = -EINVAL;
1500 }
1501
1502 return ret;
1503}
1504EXPORT_SYMBOL_GPL(eeh_pe_set_option);
1505
1506/**
1507 * eeh_pe_get_state - Retrieve PE's state
1508 * @pe: EEH PE
1509 *
1510 * Retrieve the PE's state, which includes 3 aspects: enabled
1511 * DMA, enabled IO and asserted reset.
1512 */
1513int eeh_pe_get_state(struct eeh_pe *pe)
1514{
1515 int result, ret = 0;
1516 bool rst_active, dma_en, mmio_en;
1517
1518 /* Existing PE ? */
1519 if (!pe)
1520 return -ENODEV;
1521
1522 if (!eeh_ops || !eeh_ops->get_state)
1523 return -ENOENT;
1524
1525 result = eeh_ops->get_state(pe, NULL);
1526 rst_active = !!(result & EEH_STATE_RESET_ACTIVE);
1527 dma_en = !!(result & EEH_STATE_DMA_ENABLED);
1528 mmio_en = !!(result & EEH_STATE_MMIO_ENABLED);
1529
1530 if (rst_active)
1531 ret = EEH_PE_STATE_RESET;
1532 else if (dma_en && mmio_en)
1533 ret = EEH_PE_STATE_NORMAL;
1534 else if (!dma_en && !mmio_en)
1535 ret = EEH_PE_STATE_STOPPED_IO_DMA;
1536 else if (!dma_en && mmio_en)
1537 ret = EEH_PE_STATE_STOPPED_DMA;
1538 else
1539 ret = EEH_PE_STATE_UNAVAIL;
1540
1541 return ret;
1542}
1543EXPORT_SYMBOL_GPL(eeh_pe_get_state);
1544
316233ff
GS
1545static int eeh_pe_reenable_devices(struct eeh_pe *pe)
1546{
1547 struct eeh_dev *edev, *tmp;
1548 struct pci_dev *pdev;
1549 int ret = 0;
1550
1551 /* Restore config space */
1552 eeh_pe_restore_bars(pe);
1553
1554 /*
1555 * Reenable PCI devices as the devices passed
1556 * through are always enabled before the reset.
1557 */
1558 eeh_pe_for_each_dev(pe, edev, tmp) {
1559 pdev = eeh_dev_to_pci_dev(edev);
1560 if (!pdev)
1561 continue;
1562
1563 ret = pci_reenable_device(pdev);
1564 if (ret) {
1565 pr_warn("%s: Failure %d reenabling %s\n",
1566 __func__, ret, pci_name(pdev));
1567 return ret;
1568 }
1569 }
1570
1571 /* The PE is still in frozen state */
c9dd0143 1572 return eeh_unfreeze_pe(pe, true);
316233ff
GS
1573}
1574
212d16cd
GS
1575/**
1576 * eeh_pe_reset - Issue PE reset according to specified type
1577 * @pe: EEH PE
1578 * @option: reset type
1579 *
1580 * The routine is called to reset the specified PE with the
1581 * indicated type, either fundamental reset or hot reset.
1582 * PE reset is the most important part for error recovery.
1583 */
1584int eeh_pe_reset(struct eeh_pe *pe, int option)
1585{
1586 int ret = 0;
1587
1588 /* Invalid PE ? */
1589 if (!pe)
1590 return -ENODEV;
1591
1592 if (!eeh_ops || !eeh_ops->set_option || !eeh_ops->reset)
1593 return -ENOENT;
1594
1595 switch (option) {
1596 case EEH_RESET_DEACTIVATE:
1597 ret = eeh_ops->reset(pe, option);
8a6b3710 1598 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
212d16cd
GS
1599 if (ret)
1600 break;
1601
316233ff 1602 ret = eeh_pe_reenable_devices(pe);
212d16cd
GS
1603 break;
1604 case EEH_RESET_HOT:
1605 case EEH_RESET_FUNDAMENTAL:
0d5ee520
GS
1606 /*
1607 * Proactively freeze the PE to drop all MMIO access
1608 * during reset, which should be banned as it's always
1609 * cause recursive EEH error.
1610 */
1611 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
1612
8a6b3710 1613 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
212d16cd
GS
1614 ret = eeh_ops->reset(pe, option);
1615 break;
1616 default:
1617 pr_debug("%s: Unsupported option %d\n",
1618 __func__, option);
1619 ret = -EINVAL;
1620 }
1621
1622 return ret;
1623}
1624EXPORT_SYMBOL_GPL(eeh_pe_reset);
1625
1626/**
1627 * eeh_pe_configure - Configure PCI bridges after PE reset
1628 * @pe: EEH PE
1629 *
1630 * The routine is called to restore the PCI config space for
1631 * those PCI devices, especially PCI bridges affected by PE
1632 * reset issued previously.
1633 */
1634int eeh_pe_configure(struct eeh_pe *pe)
1635{
1636 int ret = 0;
1637
1638 /* Invalid PE ? */
1639 if (!pe)
1640 return -ENODEV;
1641
212d16cd
GS
1642 return ret;
1643}
1644EXPORT_SYMBOL_GPL(eeh_pe_configure);
1645
ec33d36e
GS
1646/**
1647 * eeh_pe_inject_err - Injecting the specified PCI error to the indicated PE
1648 * @pe: the indicated PE
1649 * @type: error type
1650 * @function: error function
1651 * @addr: address
1652 * @mask: address mask
1653 *
1654 * The routine is called to inject the specified PCI error, which
1655 * is determined by @type and @function, to the indicated PE for
1656 * testing purpose.
1657 */
1658int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
1659 unsigned long addr, unsigned long mask)
1660{
1661 /* Invalid PE ? */
1662 if (!pe)
1663 return -ENODEV;
1664
1665 /* Unsupported operation ? */
1666 if (!eeh_ops || !eeh_ops->err_inject)
1667 return -ENOENT;
1668
1669 /* Check on PCI error type */
1670 if (type != EEH_ERR_TYPE_32 && type != EEH_ERR_TYPE_64)
1671 return -EINVAL;
1672
1673 /* Check on PCI error function */
1674 if (func < EEH_ERR_FUNC_MIN || func > EEH_ERR_FUNC_MAX)
1675 return -EINVAL;
1676
1677 return eeh_ops->err_inject(pe, type, func, addr, mask);
1678}
1679EXPORT_SYMBOL_GPL(eeh_pe_inject_err);
1680
1da177e4
LT
1681static int proc_eeh_show(struct seq_file *m, void *v)
1682{
2ec5a0ad 1683 if (!eeh_enabled()) {
1da177e4 1684 seq_printf(m, "EEH Subsystem is globally disabled\n");
e575f8db 1685 seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
1da177e4
LT
1686 } else {
1687 seq_printf(m, "EEH Subsystem is enabled\n");
177bc936 1688 seq_printf(m,
e575f8db
GS
1689 "no device=%llu\n"
1690 "no device node=%llu\n"
1691 "no config address=%llu\n"
1692 "check not wanted=%llu\n"
1693 "eeh_total_mmio_ffs=%llu\n"
1694 "eeh_false_positives=%llu\n"
1695 "eeh_slot_resets=%llu\n",
1696 eeh_stats.no_device,
1697 eeh_stats.no_dn,
1698 eeh_stats.no_cfg_addr,
1699 eeh_stats.ignored_check,
1700 eeh_stats.total_mmio_ffs,
1701 eeh_stats.false_positives,
1702 eeh_stats.slot_resets);
1da177e4
LT
1703 }
1704
1705 return 0;
1706}
1707
1708static int proc_eeh_open(struct inode *inode, struct file *file)
1709{
1710 return single_open(file, proc_eeh_show, NULL);
1711}
1712
5dfe4c96 1713static const struct file_operations proc_eeh_operations = {
1da177e4
LT
1714 .open = proc_eeh_open,
1715 .read = seq_read,
1716 .llseek = seq_lseek,
1717 .release = single_release,
1718};
1719
7f52a526
GS
1720#ifdef CONFIG_DEBUG_FS
1721static int eeh_enable_dbgfs_set(void *data, u64 val)
1722{
1723 if (val)
05b1721d 1724 eeh_clear_flag(EEH_FORCE_DISABLED);
7f52a526 1725 else
05b1721d 1726 eeh_add_flag(EEH_FORCE_DISABLED);
7f52a526
GS
1727
1728 /* Notify the backend */
1729 if (eeh_ops->post_init)
1730 eeh_ops->post_init();
1731
1732 return 0;
1733}
1734
1735static int eeh_enable_dbgfs_get(void *data, u64 *val)
1736{
1737 if (eeh_enabled())
1738 *val = 0x1ul;
1739 else
1740 *val = 0x0ul;
1741 return 0;
1742}
1743
1b28f170
GS
1744static int eeh_freeze_dbgfs_set(void *data, u64 val)
1745{
1746 eeh_max_freezes = val;
1747 return 0;
1748}
1749
1750static int eeh_freeze_dbgfs_get(void *data, u64 *val)
1751{
1752 *val = eeh_max_freezes;
1753 return 0;
1754}
1755
7f52a526
GS
1756DEFINE_SIMPLE_ATTRIBUTE(eeh_enable_dbgfs_ops, eeh_enable_dbgfs_get,
1757 eeh_enable_dbgfs_set, "0x%llx\n");
1b28f170
GS
1758DEFINE_SIMPLE_ATTRIBUTE(eeh_freeze_dbgfs_ops, eeh_freeze_dbgfs_get,
1759 eeh_freeze_dbgfs_set, "0x%llx\n");
7f52a526
GS
1760#endif
1761
1da177e4
LT
1762static int __init eeh_init_proc(void)
1763{
7f52a526 1764 if (machine_is(pseries) || machine_is(powernv)) {
8feaa434 1765 proc_create("powerpc/eeh", 0, NULL, &proc_eeh_operations);
7f52a526
GS
1766#ifdef CONFIG_DEBUG_FS
1767 debugfs_create_file("eeh_enable", 0600,
1768 powerpc_debugfs_root, NULL,
1769 &eeh_enable_dbgfs_ops);
1b28f170
GS
1770 debugfs_create_file("eeh_max_freezes", 0600,
1771 powerpc_debugfs_root, NULL,
1772 &eeh_freeze_dbgfs_ops);
7f52a526
GS
1773#endif
1774 }
1775
1da177e4
LT
1776 return 0;
1777}
1778__initcall(eeh_init_proc);