Merge branch 'timers-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[linux-2.6-block.git] / arch / powerpc / kernel / eeh.c
CommitLineData
1da177e4 1/*
3c8c90ab
LV
2 * Copyright IBM Corporation 2001, 2005, 2006
3 * Copyright Dave Engebretsen & Todd Inglett 2001
4 * Copyright Linas Vepstas 2005, 2006
cb3bc9d0 5 * Copyright 2001-2012 IBM Corporation.
69376502 6 *
1da177e4
LT
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
69376502 11 *
1da177e4
LT
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
69376502 16 *
1da177e4
LT
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
3c8c90ab
LV
20 *
21 * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
1da177e4
LT
22 */
23
6dee3fb9 24#include <linux/delay.h>
7f52a526 25#include <linux/debugfs.h>
cb3bc9d0 26#include <linux/sched.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/list.h>
1da177e4 29#include <linux/pci.h>
a3032ca9 30#include <linux/iommu.h>
1da177e4
LT
31#include <linux/proc_fs.h>
32#include <linux/rbtree.h>
66f9af83 33#include <linux/reboot.h>
1da177e4
LT
34#include <linux/seq_file.h>
35#include <linux/spinlock.h>
66b15db6 36#include <linux/export.h>
acaa6176
SR
37#include <linux/of.h>
38
60063497 39#include <linux/atomic.h>
1e54b938 40#include <asm/debug.h>
1da177e4 41#include <asm/eeh.h>
172ca926 42#include <asm/eeh_event.h>
1da177e4 43#include <asm/io.h>
212d16cd 44#include <asm/iommu.h>
1da177e4 45#include <asm/machdep.h>
172ca926 46#include <asm/ppc-pci.h>
1da177e4 47#include <asm/rtas.h>
1da177e4 48
1da177e4
LT
49
50/** Overview:
8ee26530 51 * EEH, or "Enhanced Error Handling" is a PCI bridge technology for
1da177e4
LT
52 * dealing with PCI bus errors that can't be dealt with within the
53 * usual PCI framework, except by check-stopping the CPU. Systems
54 * that are designed for high-availability/reliability cannot afford
55 * to crash due to a "mere" PCI error, thus the need for EEH.
56 * An EEH-capable bridge operates by converting a detected error
57 * into a "slot freeze", taking the PCI adapter off-line, making
58 * the slot behave, from the OS'es point of view, as if the slot
59 * were "empty": all reads return 0xff's and all writes are silently
60 * ignored. EEH slot isolation events can be triggered by parity
61 * errors on the address or data busses (e.g. during posted writes),
69376502
LV
62 * which in turn might be caused by low voltage on the bus, dust,
63 * vibration, humidity, radioactivity or plain-old failed hardware.
1da177e4
LT
64 *
65 * Note, however, that one of the leading causes of EEH slot
66 * freeze events are buggy device drivers, buggy device microcode,
67 * or buggy device hardware. This is because any attempt by the
68 * device to bus-master data to a memory address that is not
69 * assigned to the device will trigger a slot freeze. (The idea
70 * is to prevent devices-gone-wild from corrupting system memory).
71 * Buggy hardware/drivers will have a miserable time co-existing
72 * with EEH.
73 *
74 * Ideally, a PCI device driver, when suspecting that an isolation
25985edc 75 * event has occurred (e.g. by reading 0xff's), will then ask EEH
1da177e4
LT
76 * whether this is the case, and then take appropriate steps to
77 * reset the PCI slot, the PCI device, and then resume operations.
78 * However, until that day, the checking is done here, with the
79 * eeh_check_failure() routine embedded in the MMIO macros. If
80 * the slot is found to be isolated, an "EEH Event" is synthesized
81 * and sent out for processing.
82 */
83
5c1344e9 84/* If a device driver keeps reading an MMIO register in an interrupt
f36c5227
MM
85 * handler after a slot isolation event, it might be broken.
86 * This sets the threshold for how many read attempts we allow
87 * before printing an error message.
1da177e4 88 */
2fd30be8 89#define EEH_MAX_FAILS 2100000
1da177e4 90
17213c3b 91/* Time to wait for a PCI slot to report status, in milliseconds */
fb48dc22 92#define PCI_BUS_RESET_WAIT_MSEC (5*60*1000)
9c547768 93
d7bb8862 94/*
8a5ad356
GS
95 * EEH probe mode support, which is part of the flags,
96 * is to support multiple platforms for EEH. Some platforms
97 * like pSeries do PCI emunation based on device tree.
98 * However, other platforms like powernv probe PCI devices
99 * from hardware. The flag is used to distinguish that.
100 * In addition, struct eeh_ops::probe would be invoked for
101 * particular OF node or PCI device so that the corresponding
102 * PE would be created there.
d7bb8862 103 */
8a5ad356
GS
104int eeh_subsystem_flags;
105EXPORT_SYMBOL(eeh_subsystem_flags);
106
1b28f170
GS
107/*
108 * EEH allowed maximal frozen times. If one particular PE's
109 * frozen count in last hour exceeds this limit, the PE will
110 * be forced to be offline permanently.
111 */
112int eeh_max_freezes = 5;
113
8a5ad356
GS
114/* Platform dependent EEH operations */
115struct eeh_ops *eeh_ops = NULL;
d7bb8862 116
fd761fd8 117/* Lock to avoid races due to multiple reports of an error */
4907581d 118DEFINE_RAW_SPINLOCK(confirm_error_lock);
fd761fd8 119
212d16cd
GS
120/* Lock to protect passed flags */
121static DEFINE_MUTEX(eeh_dev_mutex);
122
17213c3b
LV
123/* Buffer for reporting pci register dumps. Its here in BSS, and
124 * not dynamically alloced, so that it ends up in RMO where RTAS
125 * can access it.
126 */
f2e0be5e 127#define EEH_PCI_REGS_LOG_LEN 8192
d99bb1db
LV
128static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
129
e575f8db
GS
130/*
131 * The struct is used to maintain the EEH global statistic
132 * information. Besides, the EEH global statistics will be
133 * exported to user space through procfs
134 */
135struct eeh_stats {
136 u64 no_device; /* PCI device not found */
137 u64 no_dn; /* OF node not found */
138 u64 no_cfg_addr; /* Config address not found */
139 u64 ignored_check; /* EEH check skipped */
140 u64 total_mmio_ffs; /* Total EEH checks */
141 u64 false_positives; /* Unnecessary EEH checks */
142 u64 slot_resets; /* PE reset */
143};
144
145static struct eeh_stats eeh_stats;
1da177e4 146
7f52a526
GS
147static int __init eeh_setup(char *str)
148{
149 if (!strcmp(str, "off"))
05b1721d 150 eeh_add_flag(EEH_FORCE_DISABLED);
a450e8f5
GS
151 else if (!strcmp(str, "early_log"))
152 eeh_add_flag(EEH_EARLY_DUMP_LOG);
7f52a526
GS
153
154 return 1;
155}
156__setup("eeh=", eeh_setup);
157
f2e0be5e
GS
158/*
159 * This routine captures assorted PCI configuration space data
160 * for the indicated PCI device, and puts them into a buffer
161 * for RTAS error logging.
d99bb1db 162 */
f2e0be5e 163static size_t eeh_dump_dev_log(struct eeh_dev *edev, char *buf, size_t len)
d99bb1db 164{
0bd78587 165 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
d99bb1db 166 u32 cfg;
fcf9892b 167 int cap, i;
0ed352dd
GS
168 int n = 0, l = 0;
169 char buffer[128];
d99bb1db 170
0bd78587
GS
171 n += scnprintf(buf+n, len-n, "%04x:%02x:%02x:%01x\n",
172 edev->phb->global_number, pdn->busno,
173 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
174 pr_warn("EEH: of node=%04x:%02x:%02x:%01x\n",
175 edev->phb->global_number, pdn->busno,
176 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
fcf9892b 177
0bd78587 178 eeh_ops->read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
fcf9892b 179 n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
2d86c385 180 pr_warn("EEH: PCI device/vendor: %08x\n", cfg);
fcf9892b 181
0bd78587 182 eeh_ops->read_config(pdn, PCI_COMMAND, 4, &cfg);
d99bb1db 183 n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
2d86c385 184 pr_warn("EEH: PCI cmd/status register: %08x\n", cfg);
fcf9892b 185
0b9369f4 186 /* Gather bridge-specific registers */
2a18dfc6 187 if (edev->mode & EEH_DEV_BRIDGE) {
0bd78587 188 eeh_ops->read_config(pdn, PCI_SEC_STATUS, 2, &cfg);
0b9369f4 189 n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
2d86c385 190 pr_warn("EEH: Bridge secondary status: %04x\n", cfg);
0b9369f4 191
0bd78587 192 eeh_ops->read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg);
0b9369f4 193 n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
2d86c385 194 pr_warn("EEH: Bridge control: %04x\n", cfg);
0b9369f4
LV
195 }
196
fcf9892b 197 /* Dump out the PCI-X command and status regs */
2a18dfc6 198 cap = edev->pcix_cap;
fcf9892b 199 if (cap) {
0bd78587 200 eeh_ops->read_config(pdn, cap, 4, &cfg);
fcf9892b 201 n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
2d86c385 202 pr_warn("EEH: PCI-X cmd: %08x\n", cfg);
fcf9892b 203
0bd78587 204 eeh_ops->read_config(pdn, cap+4, 4, &cfg);
fcf9892b 205 n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
2d86c385 206 pr_warn("EEH: PCI-X status: %08x\n", cfg);
fcf9892b
LV
207 }
208
2a18dfc6
GS
209 /* If PCI-E capable, dump PCI-E cap 10 */
210 cap = edev->pcie_cap;
211 if (cap) {
fcf9892b 212 n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
2d86c385 213 pr_warn("EEH: PCI-E capabilities and status follow:\n");
fcf9892b
LV
214
215 for (i=0; i<=8; i++) {
0bd78587 216 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
fcf9892b 217 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
0ed352dd
GS
218
219 if ((i % 4) == 0) {
220 if (i != 0)
221 pr_warn("%s\n", buffer);
222
223 l = scnprintf(buffer, sizeof(buffer),
224 "EEH: PCI-E %02x: %08x ",
225 4*i, cfg);
226 } else {
227 l += scnprintf(buffer+l, sizeof(buffer)-l,
228 "%08x ", cfg);
229 }
230
fcf9892b 231 }
0ed352dd
GS
232
233 pr_warn("%s\n", buffer);
2a18dfc6 234 }
fcf9892b 235
2a18dfc6
GS
236 /* If AER capable, dump it */
237 cap = edev->aer_cap;
238 if (cap) {
239 n += scnprintf(buf+n, len-n, "pci-e AER:\n");
240 pr_warn("EEH: PCI-E AER capability register set follows:\n");
241
0ed352dd 242 for (i=0; i<=13; i++) {
0bd78587 243 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
2a18dfc6 244 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
0ed352dd
GS
245
246 if ((i % 4) == 0) {
247 if (i != 0)
248 pr_warn("%s\n", buffer);
249
250 l = scnprintf(buffer, sizeof(buffer),
251 "EEH: PCI-E AER %02x: %08x ",
252 4*i, cfg);
253 } else {
254 l += scnprintf(buffer+l, sizeof(buffer)-l,
255 "%08x ", cfg);
256 }
fcf9892b 257 }
0ed352dd
GS
258
259 pr_warn("%s\n", buffer);
fcf9892b 260 }
0b9369f4 261
d99bb1db
LV
262 return n;
263}
264
f2e0be5e
GS
265static void *eeh_dump_pe_log(void *data, void *flag)
266{
267 struct eeh_pe *pe = data;
268 struct eeh_dev *edev, *tmp;
269 size_t *plen = flag;
270
271 eeh_pe_for_each_dev(pe, edev, tmp)
272 *plen += eeh_dump_dev_log(edev, pci_regs_buf + *plen,
273 EEH_PCI_REGS_LOG_LEN - *plen);
274
275 return NULL;
276}
277
cb3bc9d0
GS
278/**
279 * eeh_slot_error_detail - Generate combined log including driver log and error log
ff477966 280 * @pe: EEH PE
cb3bc9d0
GS
281 * @severity: temporary or permanent error log
282 *
283 * This routine should be called to generate the combined log, which
284 * is comprised of driver log and error log. The driver log is figured
285 * out from the config space of the corresponding PCI device, while
286 * the error log is fetched through platform dependent function call.
287 */
ff477966 288void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
d99bb1db
LV
289{
290 size_t loglen = 0;
d99bb1db 291
c35ae179
GS
292 /*
293 * When the PHB is fenced or dead, it's pointless to collect
294 * the data from PCI config space because it should return
295 * 0xFF's. For ER, we still retrieve the data from the PCI
296 * config space.
78954700
GS
297 *
298 * For pHyp, we have to enable IO for log retrieval. Otherwise,
299 * 0xFF's is always returned from PCI config space.
c35ae179 300 */
9e049375 301 if (!(pe->type & EEH_PE_PHB)) {
dc561fb9 302 if (eeh_has_flag(EEH_ENABLE_IO_FOR_LOG))
78954700 303 eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
25980013
GS
304
305 /*
306 * The config space of some PCI devices can't be accessed
307 * when their PEs are in frozen state. Otherwise, fenced
308 * PHB might be seen. Those PEs are identified with flag
309 * EEH_PE_CFG_RESTRICTED, indicating EEH_PE_CFG_BLOCKED
310 * is set automatically when the PE is put to EEH_PE_ISOLATED.
311 *
312 * Restoring BARs possibly triggers PCI config access in
313 * (OPAL) firmware and then causes fenced PHB. If the
314 * PCI config is blocked with flag EEH_PE_CFG_BLOCKED, it's
315 * pointless to restore BARs and dump config space.
316 */
c35ae179 317 eeh_ops->configure_bridge(pe);
25980013
GS
318 if (!(pe->state & EEH_PE_CFG_BLOCKED)) {
319 eeh_pe_restore_bars(pe);
c35ae179 320
25980013
GS
321 pci_regs_buf[0] = 0;
322 eeh_pe_traverse(pe, eeh_dump_pe_log, &loglen);
323 }
c35ae179 324 }
ff477966
GS
325
326 eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
d99bb1db
LV
327}
328
1da177e4 329/**
cb3bc9d0
GS
330 * eeh_token_to_phys - Convert EEH address token to phys address
331 * @token: I/O token, should be address in the form 0xA....
332 *
333 * This routine should be called to convert virtual I/O address
334 * to physical one.
1da177e4
LT
335 */
336static inline unsigned long eeh_token_to_phys(unsigned long token)
337{
338 pte_t *ptep;
339 unsigned long pa;
12bc9f6f 340 int hugepage_shift;
1da177e4 341
12bc9f6f 342 /*
691e95fd
AK
343 * We won't find hugepages here(this is iomem). Hence we are not
344 * worried about _PAGE_SPLITTING/collapse. Also we will not hit
345 * page table free, because of init_mm.
12bc9f6f 346 */
891121e6
AK
347 ptep = __find_linux_pte_or_hugepte(init_mm.pgd, token,
348 NULL, &hugepage_shift);
1da177e4
LT
349 if (!ptep)
350 return token;
12bc9f6f 351 WARN_ON(hugepage_shift);
1da177e4
LT
352 pa = pte_pfn(*ptep) << PAGE_SHIFT;
353
354 return pa | (token & (PAGE_SIZE-1));
355}
356
b95cd2cd
GS
357/*
358 * On PowerNV platform, we might already have fenced PHB there.
359 * For that case, it's meaningless to recover frozen PE. Intead,
360 * We have to handle fenced PHB firstly.
361 */
362static int eeh_phb_check_failure(struct eeh_pe *pe)
363{
364 struct eeh_pe *phb_pe;
365 unsigned long flags;
366 int ret;
367
05b1721d 368 if (!eeh_has_flag(EEH_PROBE_MODE_DEV))
b95cd2cd
GS
369 return -EPERM;
370
371 /* Find the PHB PE */
372 phb_pe = eeh_phb_pe_get(pe->phb);
373 if (!phb_pe) {
0dae2743
GS
374 pr_warn("%s Can't find PE for PHB#%d\n",
375 __func__, pe->phb->global_number);
b95cd2cd
GS
376 return -EEXIST;
377 }
378
379 /* If the PHB has been in problematic state */
380 eeh_serialize_lock(&flags);
9e049375 381 if (phb_pe->state & EEH_PE_ISOLATED) {
b95cd2cd
GS
382 ret = 0;
383 goto out;
384 }
385
386 /* Check PHB state */
387 ret = eeh_ops->get_state(phb_pe, NULL);
388 if ((ret < 0) ||
389 (ret == EEH_STATE_NOT_SUPPORT) ||
390 (ret & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) ==
391 (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) {
392 ret = 0;
393 goto out;
394 }
395
396 /* Isolate the PHB and send event */
397 eeh_pe_state_mark(phb_pe, EEH_PE_ISOLATED);
398 eeh_serialize_unlock(flags);
b95cd2cd 399
357b2f3d
GS
400 pr_err("EEH: PHB#%x failure detected, location: %s\n",
401 phb_pe->phb->global_number, eeh_pe_loc_get(phb_pe));
56ca4fde 402 dump_stack();
5293bf97 403 eeh_send_failure_event(phb_pe);
b95cd2cd
GS
404
405 return 1;
406out:
407 eeh_serialize_unlock(flags);
408 return ret;
409}
410
1da177e4 411/**
f8f7d63f
GS
412 * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze
413 * @edev: eeh device
1da177e4
LT
414 *
415 * Check for an EEH failure for the given device node. Call this
416 * routine if the result of a read was all 0xff's and you want to
417 * find out if this is due to an EEH slot freeze. This routine
418 * will query firmware for the EEH status.
419 *
420 * Returns 0 if there has not been an EEH error; otherwise returns
69376502 421 * a non-zero value and queues up a slot isolation event notification.
1da177e4
LT
422 *
423 * It is safe to call this routine in an interrupt context.
424 */
f8f7d63f 425int eeh_dev_check_failure(struct eeh_dev *edev)
1da177e4
LT
426{
427 int ret;
1ad7a72c 428 int active_flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
1da177e4 429 unsigned long flags;
c6406d8f 430 struct pci_dn *pdn;
f8f7d63f 431 struct pci_dev *dev;
357b2f3d 432 struct eeh_pe *pe, *parent_pe, *phb_pe;
fd761fd8 433 int rc = 0;
c6406d8f 434 const char *location = NULL;
1da177e4 435
e575f8db 436 eeh_stats.total_mmio_ffs++;
1da177e4 437
2ec5a0ad 438 if (!eeh_enabled())
1da177e4
LT
439 return 0;
440
f8f7d63f 441 if (!edev) {
e575f8db 442 eeh_stats.no_dn++;
1da177e4 443 return 0;
177bc936 444 }
f8f7d63f 445 dev = eeh_dev_to_pci_dev(edev);
2a58222f 446 pe = eeh_dev_to_pe(edev);
1da177e4
LT
447
448 /* Access to IO BARs might get this far and still not want checking. */
66523d9f 449 if (!pe) {
e575f8db 450 eeh_stats.ignored_check++;
c6406d8f
GS
451 pr_debug("EEH: Ignored check for %s\n",
452 eeh_pci_name(dev));
1da177e4
LT
453 return 0;
454 }
455
66523d9f 456 if (!pe->addr && !pe->config_addr) {
e575f8db 457 eeh_stats.no_cfg_addr++;
1da177e4
LT
458 return 0;
459 }
460
b95cd2cd
GS
461 /*
462 * On PowerNV platform, we might already have fenced PHB
463 * there and we need take care of that firstly.
464 */
465 ret = eeh_phb_check_failure(pe);
466 if (ret > 0)
467 return ret;
468
05ec424e
GS
469 /*
470 * If the PE isn't owned by us, we shouldn't check the
471 * state. Instead, let the owner handle it if the PE has
472 * been frozen.
473 */
474 if (eeh_pe_passed(pe))
475 return 0;
476
fd761fd8
LV
477 /* If we already have a pending isolation event for this
478 * slot, we know it's bad already, we don't need to check.
479 * Do this checking under a lock; as multiple PCI devices
480 * in one slot might report errors simultaneously, and we
481 * only want one error recovery routine running.
1da177e4 482 */
4907581d 483 eeh_serialize_lock(&flags);
fd761fd8 484 rc = 1;
66523d9f
GS
485 if (pe->state & EEH_PE_ISOLATED) {
486 pe->check_count++;
487 if (pe->check_count % EEH_MAX_FAILS == 0) {
c6406d8f
GS
488 pdn = eeh_dev_to_pdn(edev);
489 if (pdn->node)
490 location = of_get_property(pdn->node, "ibm,loc-code", NULL);
cb3bc9d0 491 printk(KERN_ERR "EEH: %d reads ignored for recovering device at "
f36c5227 492 "location=%s driver=%s pci addr=%s\n",
c6406d8f
GS
493 pe->check_count,
494 location ? location : "unknown",
778a785f 495 eeh_driver_name(dev), eeh_pci_name(dev));
cb3bc9d0 496 printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n",
778a785f 497 eeh_driver_name(dev));
5c1344e9 498 dump_stack();
1da177e4 499 }
fd761fd8 500 goto dn_unlock;
1da177e4
LT
501 }
502
503 /*
504 * Now test for an EEH failure. This is VERY expensive.
505 * Note that the eeh_config_addr may be a parent device
506 * in the case of a device behind a bridge, or it may be
507 * function zero of a multi-function device.
508 * In any case they must share a common PHB.
509 */
66523d9f 510 ret = eeh_ops->get_state(pe, NULL);
76e6faf7 511
39d16e29 512 /* Note that config-io to empty slots may fail;
cb3bc9d0 513 * they are empty when they don't have children.
eb594a47
GS
514 * We will punt with the following conditions: Failure to get
515 * PE's state, EEH not support and Permanently unavailable
516 * state, PE is in good state.
cb3bc9d0 517 */
eb594a47
GS
518 if ((ret < 0) ||
519 (ret == EEH_STATE_NOT_SUPPORT) ||
1ad7a72c 520 ((ret & active_flags) == active_flags)) {
e575f8db 521 eeh_stats.false_positives++;
66523d9f 522 pe->false_positives++;
fd761fd8
LV
523 rc = 0;
524 goto dn_unlock;
76e6faf7
LV
525 }
526
1ad7a72c
GS
527 /*
528 * It should be corner case that the parent PE has been
529 * put into frozen state as well. We should take care
530 * that at first.
531 */
532 parent_pe = pe->parent;
533 while (parent_pe) {
534 /* Hit the ceiling ? */
535 if (parent_pe->type & EEH_PE_PHB)
536 break;
537
538 /* Frozen parent PE ? */
539 ret = eeh_ops->get_state(parent_pe, NULL);
540 if (ret > 0 &&
541 (ret & active_flags) != active_flags)
542 pe = parent_pe;
543
544 /* Next parent level */
545 parent_pe = parent_pe->parent;
546 }
547
e575f8db 548 eeh_stats.slot_resets++;
a84f273c 549
fd761fd8
LV
550 /* Avoid repeated reports of this failure, including problems
551 * with other functions on this device, and functions under
cb3bc9d0
GS
552 * bridges.
553 */
66523d9f 554 eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
4907581d 555 eeh_serialize_unlock(flags);
1da177e4 556
1da177e4
LT
557 /* Most EEH events are due to device driver bugs. Having
558 * a stack trace will help the device-driver authors figure
cb3bc9d0
GS
559 * out what happened. So print that out.
560 */
357b2f3d
GS
561 phb_pe = eeh_phb_pe_get(pe->phb);
562 pr_err("EEH: Frozen PHB#%x-PE#%x detected\n",
563 pe->phb->global_number, pe->addr);
564 pr_err("EEH: PE location: %s, PHB location: %s\n",
565 eeh_pe_loc_get(pe), eeh_pe_loc_get(phb_pe));
56ca4fde
GS
566 dump_stack();
567
5293bf97
GS
568 eeh_send_failure_event(pe);
569
fd761fd8
LV
570 return 1;
571
572dn_unlock:
4907581d 573 eeh_serialize_unlock(flags);
fd761fd8 574 return rc;
1da177e4
LT
575}
576
f8f7d63f 577EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
1da177e4
LT
578
579/**
cb3bc9d0 580 * eeh_check_failure - Check if all 1's data is due to EEH slot freeze
3e938052 581 * @token: I/O address
1da177e4 582 *
3e938052 583 * Check for an EEH failure at the given I/O address. Call this
1da177e4 584 * routine if the result of a read was all 0xff's and you want to
3e938052 585 * find out if this is due to an EEH slot freeze event. This routine
1da177e4
LT
586 * will query firmware for the EEH status.
587 *
588 * Note this routine is safe to call in an interrupt context.
589 */
3e938052 590int eeh_check_failure(const volatile void __iomem *token)
1da177e4
LT
591{
592 unsigned long addr;
f8f7d63f 593 struct eeh_dev *edev;
1da177e4
LT
594
595 /* Finding the phys addr + pci device; this is pretty quick. */
596 addr = eeh_token_to_phys((unsigned long __force) token);
3ab96a02 597 edev = eeh_addr_cache_get_dev(addr);
f8f7d63f 598 if (!edev) {
e575f8db 599 eeh_stats.no_device++;
3e938052 600 return 0;
177bc936 601 }
1da177e4 602
3e938052 603 return eeh_dev_check_failure(edev);
1da177e4 604}
1da177e4
LT
605EXPORT_SYMBOL(eeh_check_failure);
606
6dee3fb9 607
47b5c838 608/**
cce4b2d2 609 * eeh_pci_enable - Enable MMIO or DMA transfers for this slot
ff477966 610 * @pe: EEH PE
cb3bc9d0
GS
611 *
612 * This routine should be called to reenable frozen MMIO or DMA
613 * so that it would work correctly again. It's useful while doing
614 * recovery or log collection on the indicated device.
47b5c838 615 */
ff477966 616int eeh_pci_enable(struct eeh_pe *pe, int function)
47b5c838 617{
4d4f577e 618 int active_flag, rc;
78954700
GS
619
620 /*
621 * pHyp doesn't allow to enable IO or DMA on unfrozen PE.
622 * Also, it's pointless to enable them on unfrozen PE. So
4d4f577e 623 * we have to check before enabling IO or DMA.
78954700 624 */
4d4f577e
GS
625 switch (function) {
626 case EEH_OPT_THAW_MMIO:
872ee2d6 627 active_flag = EEH_STATE_MMIO_ACTIVE | EEH_STATE_MMIO_ENABLED;
4d4f577e
GS
628 break;
629 case EEH_OPT_THAW_DMA:
630 active_flag = EEH_STATE_DMA_ACTIVE;
631 break;
632 case EEH_OPT_DISABLE:
633 case EEH_OPT_ENABLE:
634 case EEH_OPT_FREEZE_PE:
635 active_flag = 0;
636 break;
637 default:
638 pr_warn("%s: Invalid function %d\n",
639 __func__, function);
640 return -EINVAL;
641 }
642
643 /*
644 * Check if IO or DMA has been enabled before
645 * enabling them.
646 */
647 if (active_flag) {
78954700
GS
648 rc = eeh_ops->get_state(pe, NULL);
649 if (rc < 0)
650 return rc;
651
4d4f577e
GS
652 /* Needn't enable it at all */
653 if (rc == EEH_STATE_NOT_SUPPORT)
654 return 0;
655
656 /* It's already enabled */
657 if (rc & active_flag)
78954700
GS
658 return 0;
659 }
47b5c838 660
4d4f577e
GS
661
662 /* Issue the request */
ff477966 663 rc = eeh_ops->set_option(pe, function);
47b5c838 664 if (rc)
78954700
GS
665 pr_warn("%s: Unexpected state change %d on "
666 "PHB#%d-PE#%x, err=%d\n",
667 __func__, function, pe->phb->global_number,
668 pe->addr, rc);
47b5c838 669
4d4f577e
GS
670 /* Check if the request is finished successfully */
671 if (active_flag) {
672 rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
949e9b82 673 if (rc < 0)
4d4f577e 674 return rc;
78954700 675
4d4f577e
GS
676 if (rc & active_flag)
677 return 0;
78954700 678
4d4f577e
GS
679 return -EIO;
680 }
fa1be476 681
47b5c838
LV
682 return rc;
683}
684
28158cd1
GS
685static void *eeh_disable_and_save_dev_state(void *data, void *userdata)
686{
687 struct eeh_dev *edev = data;
688 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
689 struct pci_dev *dev = userdata;
690
691 /*
692 * The caller should have disabled and saved the
693 * state for the specified device
694 */
695 if (!pdev || pdev == dev)
696 return NULL;
697
698 /* Ensure we have D0 power state */
699 pci_set_power_state(pdev, PCI_D0);
700
701 /* Save device state */
702 pci_save_state(pdev);
703
704 /*
705 * Disable device to avoid any DMA traffic and
706 * interrupt from the device
707 */
708 pci_write_config_word(pdev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
709
710 return NULL;
711}
712
713static void *eeh_restore_dev_state(void *data, void *userdata)
714{
715 struct eeh_dev *edev = data;
0bd78587 716 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
28158cd1
GS
717 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
718 struct pci_dev *dev = userdata;
719
720 if (!pdev)
721 return NULL;
722
723 /* Apply customization from firmware */
0bd78587
GS
724 if (pdn && eeh_ops->restore_config)
725 eeh_ops->restore_config(pdn);
28158cd1
GS
726
727 /* The caller should restore state for the specified device */
728 if (pdev != dev)
502f159c 729 pci_restore_state(pdev);
28158cd1
GS
730
731 return NULL;
732}
733
00c2ae35 734/**
31f6a4ad 735 * pcibios_set_pcie_reset_state - Set PCI-E reset state
cb3bc9d0
GS
736 * @dev: pci device struct
737 * @state: reset state to enter
00c2ae35
BK
738 *
739 * Return value:
740 * 0 if success
cb3bc9d0 741 */
00c2ae35
BK
742int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
743{
c270a24c 744 struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
2a58222f 745 struct eeh_pe *pe = eeh_dev_to_pe(edev);
c270a24c
GS
746
747 if (!pe) {
748 pr_err("%s: No PE found on PCI device %s\n",
749 __func__, pci_name(dev));
750 return -EINVAL;
751 }
00c2ae35
BK
752
753 switch (state) {
754 case pcie_deassert_reset:
c270a24c 755 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
28158cd1 756 eeh_unfreeze_pe(pe, false);
9312bc5b
WY
757 if (!(pe->type & EEH_PE_VF))
758 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
28158cd1 759 eeh_pe_dev_traverse(pe, eeh_restore_dev_state, dev);
1ae79b78 760 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
00c2ae35
BK
761 break;
762 case pcie_hot_reset:
39bfd715 763 eeh_pe_state_mark_with_cfg(pe, EEH_PE_ISOLATED);
28158cd1
GS
764 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
765 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
9312bc5b
WY
766 if (!(pe->type & EEH_PE_VF))
767 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
c270a24c 768 eeh_ops->reset(pe, EEH_RESET_HOT);
00c2ae35
BK
769 break;
770 case pcie_warm_reset:
39bfd715 771 eeh_pe_state_mark_with_cfg(pe, EEH_PE_ISOLATED);
28158cd1
GS
772 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
773 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
9312bc5b
WY
774 if (!(pe->type & EEH_PE_VF))
775 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
c270a24c 776 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
00c2ae35
BK
777 break;
778 default:
1ae79b78 779 eeh_pe_state_clear(pe, EEH_PE_ISOLATED | EEH_PE_CFG_BLOCKED);
00c2ae35
BK
780 return -EINVAL;
781 };
782
783 return 0;
784}
785
cb5b5624 786/**
c270a24c
GS
787 * eeh_set_pe_freset - Check the required reset for the indicated device
788 * @data: EEH device
789 * @flag: return value
cb3bc9d0
GS
790 *
791 * Each device might have its preferred reset type: fundamental or
792 * hot reset. The routine is used to collected the information for
793 * the indicated device and its children so that the bunch of the
794 * devices could be reset properly.
795 */
c270a24c 796static void *eeh_set_dev_freset(void *data, void *flag)
cb3bc9d0
GS
797{
798 struct pci_dev *dev;
c270a24c
GS
799 unsigned int *freset = (unsigned int *)flag;
800 struct eeh_dev *edev = (struct eeh_dev *)data;
6dee3fb9 801
c270a24c 802 dev = eeh_dev_to_pci_dev(edev);
cb3bc9d0
GS
803 if (dev)
804 *freset |= dev->needs_freset;
805
c270a24c 806 return NULL;
cb3bc9d0
GS
807}
808
809/**
cce4b2d2 810 * eeh_reset_pe_once - Assert the pci #RST line for 1/4 second
c270a24c 811 * @pe: EEH PE
cb3bc9d0
GS
812 *
813 * Assert the PCI #RST line for 1/4 second.
814 */
c270a24c 815static void eeh_reset_pe_once(struct eeh_pe *pe)
6dee3fb9 816{
308fc4f8 817 unsigned int freset = 0;
6e19314c 818
308fc4f8
RL
819 /* Determine type of EEH reset required for
820 * Partitionable Endpoint, a hot-reset (1)
821 * or a fundamental reset (3).
822 * A fundamental reset required by any device under
823 * Partitionable Endpoint trumps hot-reset.
a84f273c 824 */
c270a24c 825 eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
308fc4f8
RL
826
827 if (freset)
c270a24c 828 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
6e19314c 829 else
c270a24c 830 eeh_ops->reset(pe, EEH_RESET_HOT);
6dee3fb9 831
c270a24c 832 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
e1029263
LV
833}
834
cb3bc9d0 835/**
cce4b2d2 836 * eeh_reset_pe - Reset the indicated PE
c270a24c 837 * @pe: EEH PE
cb3bc9d0
GS
838 *
839 * This routine should be called to reset indicated device, including
840 * PE. A PE might include multiple PCI devices and sometimes PCI bridges
841 * might be involved as well.
842 */
c270a24c 843int eeh_reset_pe(struct eeh_pe *pe)
e1029263 844{
326a98ea 845 int flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
b85743ee 846 int i, state, ret;
e1029263 847
28bf36f9
GS
848 /* Mark as reset and block config space */
849 eeh_pe_state_mark(pe, EEH_PE_RESET | EEH_PE_CFG_BLOCKED);
850
9c547768 851 /* Take three shots at resetting the bus */
b85743ee 852 for (i = 0; i < 3; i++) {
c270a24c 853 eeh_reset_pe_once(pe);
6dee3fb9 854
78954700
GS
855 /*
856 * EEH_PE_ISOLATED is expected to be removed after
857 * BAR restore.
858 */
b85743ee
GS
859 state = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
860 if ((state & flags) == flags) {
861 ret = 0;
862 goto out;
863 }
e1029263 864
b85743ee
GS
865 if (state < 0) {
866 pr_warn("%s: Unrecoverable slot failure on PHB#%d-PE#%x",
c270a24c 867 __func__, pe->phb->global_number, pe->addr);
b85743ee
GS
868 ret = -ENOTRECOVERABLE;
869 goto out;
e1029263 870 }
b85743ee
GS
871
872 /* We might run out of credits */
873 ret = -EIO;
874 pr_warn("%s: Failure %d resetting PHB#%x-PE#%x\n (%d)\n",
875 __func__, state, pe->phb->global_number, pe->addr, (i + 1));
6dee3fb9 876 }
b6495c0c 877
b85743ee 878out:
28bf36f9 879 eeh_pe_state_clear(pe, EEH_PE_RESET | EEH_PE_CFG_BLOCKED);
b85743ee 880 return ret;
6dee3fb9
LV
881}
882
8b553f32 883/**
cb3bc9d0 884 * eeh_save_bars - Save device bars
f631acd3 885 * @edev: PCI device associated EEH device
8b553f32
LV
886 *
887 * Save the values of the device bars. Unlike the restore
888 * routine, this routine is *not* recursive. This is because
31116f0b 889 * PCI devices are added individually; but, for the restore,
8b553f32
LV
890 * an entire slot is reset at a time.
891 */
d7bb8862 892void eeh_save_bars(struct eeh_dev *edev)
8b553f32 893{
0bd78587 894 struct pci_dn *pdn;
8b553f32
LV
895 int i;
896
0bd78587
GS
897 pdn = eeh_dev_to_pdn(edev);
898 if (!pdn)
8b553f32 899 return;
a84f273c 900
8b553f32 901 for (i = 0; i < 16; i++)
0bd78587 902 eeh_ops->read_config(pdn, i * 4, 4, &edev->config_space[i]);
bf898ec5
GS
903
904 /*
905 * For PCI bridges including root port, we need enable bus
906 * master explicitly. Otherwise, it can't fetch IODA table
907 * entries correctly. So we cache the bit in advance so that
908 * we can restore it after reset, either PHB range or PE range.
909 */
910 if (edev->mode & EEH_DEV_BRIDGE)
911 edev->config_space[1] |= PCI_COMMAND_MASTER;
8b553f32
LV
912}
913
aa1e6374
GS
914/**
915 * eeh_ops_register - Register platform dependent EEH operations
916 * @ops: platform dependent EEH operations
917 *
918 * Register the platform dependent EEH operation callback
919 * functions. The platform should call this function before
920 * any other EEH operations.
921 */
922int __init eeh_ops_register(struct eeh_ops *ops)
923{
924 if (!ops->name) {
0dae2743 925 pr_warn("%s: Invalid EEH ops name for %p\n",
aa1e6374
GS
926 __func__, ops);
927 return -EINVAL;
928 }
929
930 if (eeh_ops && eeh_ops != ops) {
0dae2743 931 pr_warn("%s: EEH ops of platform %s already existing (%s)\n",
aa1e6374
GS
932 __func__, eeh_ops->name, ops->name);
933 return -EEXIST;
934 }
935
936 eeh_ops = ops;
937
938 return 0;
939}
940
941/**
942 * eeh_ops_unregister - Unreigster platform dependent EEH operations
943 * @name: name of EEH platform operations
944 *
945 * Unregister the platform dependent EEH operation callback
946 * functions.
947 */
948int __exit eeh_ops_unregister(const char *name)
949{
950 if (!name || !strlen(name)) {
0dae2743 951 pr_warn("%s: Invalid EEH ops name\n",
aa1e6374
GS
952 __func__);
953 return -EINVAL;
954 }
955
956 if (eeh_ops && !strcmp(eeh_ops->name, name)) {
957 eeh_ops = NULL;
958 return 0;
959 }
960
961 return -EEXIST;
962}
963
66f9af83
GS
964static int eeh_reboot_notifier(struct notifier_block *nb,
965 unsigned long action, void *unused)
966{
05b1721d 967 eeh_clear_flag(EEH_ENABLED);
66f9af83
GS
968 return NOTIFY_DONE;
969}
970
971static struct notifier_block eeh_reboot_nb = {
972 .notifier_call = eeh_reboot_notifier,
973};
974
cb3bc9d0
GS
975/**
976 * eeh_init - EEH initialization
977 *
1da177e4
LT
978 * Initialize EEH by trying to enable it for all of the adapters in the system.
979 * As a side effect we can determine here if eeh is supported at all.
980 * Note that we leave EEH on so failed config cycles won't cause a machine
981 * check. If a user turns off EEH for a particular adapter they are really
982 * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
983 * grant access to a slot if EEH isn't enabled, and so we always enable
984 * EEH for all slots/all devices.
985 *
986 * The eeh-force-off option disables EEH checking globally, for all slots.
987 * Even if force-off is set, the EEH hardware is still enabled, so that
988 * newer systems can boot.
989 */
eeb6361f 990int eeh_init(void)
1da177e4 991{
1a5c2e63 992 struct pci_controller *hose, *tmp;
ff57b454 993 struct pci_dn *pdn;
51fb5f56
GS
994 static int cnt = 0;
995 int ret = 0;
996
997 /*
998 * We have to delay the initialization on PowerNV after
999 * the PCI hierarchy tree has been built because the PEs
1000 * are figured out based on PCI devices instead of device
1001 * tree nodes
1002 */
1003 if (machine_is(powernv) && cnt++ <= 0)
1004 return ret;
e2af155c 1005
66f9af83
GS
1006 /* Register reboot notifier */
1007 ret = register_reboot_notifier(&eeh_reboot_nb);
1008 if (ret) {
1009 pr_warn("%s: Failed to register notifier (%d)\n",
1010 __func__, ret);
1011 return ret;
1012 }
1013
e2af155c
GS
1014 /* call platform initialization function */
1015 if (!eeh_ops) {
0dae2743 1016 pr_warn("%s: Platform EEH operation not found\n",
e2af155c 1017 __func__);
35e5cfe2 1018 return -EEXIST;
221195fb 1019 } else if ((ret = eeh_ops->init()))
35e5cfe2 1020 return ret;
1da177e4 1021
c8608558
GS
1022 /* Initialize EEH event */
1023 ret = eeh_event_init();
1024 if (ret)
1025 return ret;
1026
1a5c2e63 1027 /* Enable EEH for all adapters */
ff57b454
GS
1028 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1029 pdn = hose->pci_data;
1030 traverse_pci_dn(pdn, eeh_ops->probe, NULL);
1da177e4
LT
1031 }
1032
21fd21f5
GS
1033 /*
1034 * Call platform post-initialization. Actually, It's good chance
1035 * to inform platform that EEH is ready to supply service if the
1036 * I/O cache stuff has been built up.
1037 */
1038 if (eeh_ops->post_init) {
1039 ret = eeh_ops->post_init();
1040 if (ret)
1041 return ret;
1042 }
1043
2ec5a0ad 1044 if (eeh_enabled())
d7bb8862 1045 pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n");
1da177e4 1046 else
0dae2743 1047 pr_warn("EEH: No capable adapters found\n");
35e5cfe2
GS
1048
1049 return ret;
1da177e4
LT
1050}
1051
35e5cfe2
GS
1052core_initcall_sync(eeh_init);
1053
1da177e4 1054/**
c6406d8f 1055 * eeh_add_device_early - Enable EEH for the indicated device node
ff57b454 1056 * @pdn: PCI device node for which to set up EEH
1da177e4
LT
1057 *
1058 * This routine must be used to perform EEH initialization for PCI
1059 * devices that were added after system boot (e.g. hotplug, dlpar).
1060 * This routine must be called before any i/o is performed to the
1061 * adapter (inluding any config-space i/o).
1062 * Whether this actually enables EEH or not for this device depends
1063 * on the CEC architecture, type of the device, on earlier boot
1064 * command-line arguments & etc.
1065 */
ff57b454 1066void eeh_add_device_early(struct pci_dn *pdn)
1da177e4
LT
1067{
1068 struct pci_controller *phb;
ff57b454 1069 struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
1da177e4 1070
c2078d9e 1071 if (!edev)
1da177e4 1072 return;
f751f841 1073
d91dafc0
GS
1074 if (!eeh_has_flag(EEH_PROBE_MODE_DEVTREE))
1075 return;
1076
f751f841 1077 /* USB Bus children of PCI devices will not have BUID's */
ff57b454
GS
1078 phb = edev->phb;
1079 if (NULL == phb ||
1080 (eeh_has_flag(EEH_PROBE_MODE_DEVTREE) && 0 == phb->buid))
1da177e4 1081 return;
1da177e4 1082
ff57b454 1083 eeh_ops->probe(pdn, NULL);
1da177e4 1084}
1da177e4 1085
cb3bc9d0
GS
1086/**
1087 * eeh_add_device_tree_early - Enable EEH for the indicated device
ff57b454 1088 * @pdn: PCI device node
cb3bc9d0
GS
1089 *
1090 * This routine must be used to perform EEH initialization for the
1091 * indicated PCI device that was added after system boot (e.g.
1092 * hotplug, dlpar).
1093 */
ff57b454 1094void eeh_add_device_tree_early(struct pci_dn *pdn)
e2a296ee 1095{
ff57b454
GS
1096 struct pci_dn *n;
1097
1098 if (!pdn)
1099 return;
acaa6176 1100
ff57b454
GS
1101 list_for_each_entry(n, &pdn->child_list, list)
1102 eeh_add_device_tree_early(n);
1103 eeh_add_device_early(pdn);
e2a296ee
LV
1104}
1105EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
1106
1da177e4 1107/**
cb3bc9d0 1108 * eeh_add_device_late - Perform EEH initialization for the indicated pci device
1da177e4
LT
1109 * @dev: pci device for which to set up EEH
1110 *
1111 * This routine must be used to complete EEH initialization for PCI
1112 * devices that were added after system boot (e.g. hotplug, dlpar).
1113 */
f2856491 1114void eeh_add_device_late(struct pci_dev *dev)
1da177e4 1115{
c6406d8f 1116 struct pci_dn *pdn;
f631acd3 1117 struct eeh_dev *edev;
56b0fca3 1118
2ec5a0ad 1119 if (!dev || !eeh_enabled())
1da177e4
LT
1120 return;
1121
57b066ff 1122 pr_debug("EEH: Adding device %s\n", pci_name(dev));
1da177e4 1123
c6406d8f
GS
1124 pdn = pci_get_pdn_by_devfn(dev->bus, dev->devfn);
1125 edev = pdn_to_eeh_dev(pdn);
f631acd3 1126 if (edev->pdev == dev) {
57b066ff
BH
1127 pr_debug("EEH: Already referenced !\n");
1128 return;
1129 }
f5c57710
GS
1130
1131 /*
1132 * The EEH cache might not be removed correctly because of
1133 * unbalanced kref to the device during unplug time, which
1134 * relies on pcibios_release_device(). So we have to remove
1135 * that here explicitly.
1136 */
1137 if (edev->pdev) {
1138 eeh_rmv_from_parent_pe(edev);
1139 eeh_addr_cache_rmv_dev(edev->pdev);
1140 eeh_sysfs_remove_device(edev->pdev);
ab55d218 1141 edev->mode &= ~EEH_DEV_SYSFS;
f5c57710 1142
f26c7a03
GS
1143 /*
1144 * We definitely should have the PCI device removed
1145 * though it wasn't correctly. So we needn't call
1146 * into error handler afterwards.
1147 */
1148 edev->mode |= EEH_DEV_NO_HANDLER;
1149
f5c57710
GS
1150 edev->pdev = NULL;
1151 dev->dev.archdata.edev = NULL;
1152 }
57b066ff 1153
e642d11b
DA
1154 if (eeh_has_flag(EEH_PROBE_MODE_DEV))
1155 eeh_ops->probe(pdn, NULL);
1156
f631acd3
GS
1157 edev->pdev = dev;
1158 dev->dev.archdata.edev = edev;
56b0fca3 1159
3ab96a02 1160 eeh_addr_cache_insert_dev(dev);
1da177e4 1161}
794e085e 1162
cb3bc9d0
GS
1163/**
1164 * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus
1165 * @bus: PCI bus
1166 *
1167 * This routine must be used to perform EEH initialization for PCI
1168 * devices which are attached to the indicated PCI bus. The PCI bus
1169 * is added after system boot through hotplug or dlpar.
1170 */
794e085e
NF
1171void eeh_add_device_tree_late(struct pci_bus *bus)
1172{
1173 struct pci_dev *dev;
1174
1175 list_for_each_entry(dev, &bus->devices, bus_list) {
a84f273c
GS
1176 eeh_add_device_late(dev);
1177 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1178 struct pci_bus *subbus = dev->subordinate;
1179 if (subbus)
1180 eeh_add_device_tree_late(subbus);
1181 }
794e085e
NF
1182 }
1183}
1184EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
1da177e4 1185
6a040ce7
TLSC
1186/**
1187 * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus
1188 * @bus: PCI bus
1189 *
1190 * This routine must be used to add EEH sysfs files for PCI
1191 * devices which are attached to the indicated PCI bus. The PCI bus
1192 * is added after system boot through hotplug or dlpar.
1193 */
1194void eeh_add_sysfs_files(struct pci_bus *bus)
1195{
1196 struct pci_dev *dev;
1197
1198 list_for_each_entry(dev, &bus->devices, bus_list) {
1199 eeh_sysfs_add_device(dev);
1200 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1201 struct pci_bus *subbus = dev->subordinate;
1202 if (subbus)
1203 eeh_add_sysfs_files(subbus);
1204 }
1205 }
1206}
1207EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);
1208
1da177e4 1209/**
cb3bc9d0 1210 * eeh_remove_device - Undo EEH setup for the indicated pci device
1da177e4
LT
1211 * @dev: pci device to be removed
1212 *
794e085e
NF
1213 * This routine should be called when a device is removed from
1214 * a running system (e.g. by hotplug or dlpar). It unregisters
1215 * the PCI device from the EEH subsystem. I/O errors affecting
1216 * this device will no longer be detected after this call; thus,
1217 * i/o errors affecting this slot may leave this device unusable.
1da177e4 1218 */
807a827d 1219void eeh_remove_device(struct pci_dev *dev)
1da177e4 1220{
f631acd3
GS
1221 struct eeh_dev *edev;
1222
2ec5a0ad 1223 if (!dev || !eeh_enabled())
1da177e4 1224 return;
f631acd3 1225 edev = pci_dev_to_eeh_dev(dev);
1da177e4
LT
1226
1227 /* Unregister the device with the EEH/PCI address search system */
57b066ff 1228 pr_debug("EEH: Removing device %s\n", pci_name(dev));
56b0fca3 1229
f5c57710 1230 if (!edev || !edev->pdev || !edev->pe) {
57b066ff
BH
1231 pr_debug("EEH: Not referenced !\n");
1232 return;
b055a9e1 1233 }
f5c57710
GS
1234
1235 /*
1236 * During the hotplug for EEH error recovery, we need the EEH
1237 * device attached to the parent PE in order for BAR restore
1238 * a bit later. So we keep it for BAR restore and remove it
1239 * from the parent PE during the BAR resotre.
1240 */
f631acd3 1241 edev->pdev = NULL;
67086e32
WY
1242
1243 /*
1244 * The flag "in_error" is used to trace EEH devices for VFs
1245 * in error state or not. It's set in eeh_report_error(). If
1246 * it's not set, eeh_report_{reset,resume}() won't be called
1247 * for the VF EEH device.
1248 */
1249 edev->in_error = false;
f631acd3 1250 dev->dev.archdata.edev = NULL;
f5c57710
GS
1251 if (!(edev->pe->state & EEH_PE_KEEP))
1252 eeh_rmv_from_parent_pe(edev);
1253 else
1254 edev->mode |= EEH_DEV_DISCONNECTED;
57b066ff 1255
f26c7a03
GS
1256 /*
1257 * We're removing from the PCI subsystem, that means
1258 * the PCI device driver can't support EEH or not
1259 * well. So we rely on hotplug completely to do recovery
1260 * for the specific PCI device.
1261 */
1262 edev->mode |= EEH_DEV_NO_HANDLER;
1263
3ab96a02 1264 eeh_addr_cache_rmv_dev(dev);
57b066ff 1265 eeh_sysfs_remove_device(dev);
ab55d218 1266 edev->mode &= ~EEH_DEV_SYSFS;
1da177e4 1267}
1da177e4 1268
4eeeff0e
GS
1269int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state)
1270{
1271 int ret;
1272
1273 ret = eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
1274 if (ret) {
1275 pr_warn("%s: Failure %d enabling IO on PHB#%x-PE#%x\n",
1276 __func__, ret, pe->phb->global_number, pe->addr);
1277 return ret;
1278 }
1279
1280 ret = eeh_pci_enable(pe, EEH_OPT_THAW_DMA);
1281 if (ret) {
1282 pr_warn("%s: Failure %d enabling DMA on PHB#%x-PE#%x\n",
1283 __func__, ret, pe->phb->global_number, pe->addr);
1284 return ret;
1285 }
1286
1287 /* Clear software isolated state */
1288 if (sw_state && (pe->state & EEH_PE_ISOLATED))
1289 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
1290
1291 return ret;
1292}
1293
5cfb20b9
GS
1294
1295static struct pci_device_id eeh_reset_ids[] = {
1296 { PCI_DEVICE(0x19a2, 0x0710) }, /* Emulex, BE */
1297 { PCI_DEVICE(0x10df, 0xe220) }, /* Emulex, Lancer */
b1d76a7d 1298 { PCI_DEVICE(0x14e4, 0x1657) }, /* Broadcom BCM5719 */
5cfb20b9
GS
1299 { 0 }
1300};
1301
1302static int eeh_pe_change_owner(struct eeh_pe *pe)
1303{
1304 struct eeh_dev *edev, *tmp;
1305 struct pci_dev *pdev;
1306 struct pci_device_id *id;
1307 int flags, ret;
1308
1309 /* Check PE state */
1310 flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
1311 ret = eeh_ops->get_state(pe, NULL);
1312 if (ret < 0 || ret == EEH_STATE_NOT_SUPPORT)
1313 return 0;
1314
1315 /* Unfrozen PE, nothing to do */
1316 if ((ret & flags) == flags)
1317 return 0;
1318
1319 /* Frozen PE, check if it needs PE level reset */
1320 eeh_pe_for_each_dev(pe, edev, tmp) {
1321 pdev = eeh_dev_to_pci_dev(edev);
1322 if (!pdev)
1323 continue;
1324
1325 for (id = &eeh_reset_ids[0]; id->vendor != 0; id++) {
1326 if (id->vendor != PCI_ANY_ID &&
1327 id->vendor != pdev->vendor)
1328 continue;
1329 if (id->device != PCI_ANY_ID &&
1330 id->device != pdev->device)
1331 continue;
1332 if (id->subvendor != PCI_ANY_ID &&
1333 id->subvendor != pdev->subsystem_vendor)
1334 continue;
1335 if (id->subdevice != PCI_ANY_ID &&
1336 id->subdevice != pdev->subsystem_device)
1337 continue;
1338
d6d63d72 1339 return eeh_pe_reset_and_recover(pe);
5cfb20b9
GS
1340 }
1341 }
1342
1343 return eeh_unfreeze_pe(pe, true);
5cfb20b9
GS
1344}
1345
212d16cd
GS
1346/**
1347 * eeh_dev_open - Increase count of pass through devices for PE
1348 * @pdev: PCI device
1349 *
1350 * Increase count of passed through devices for the indicated
1351 * PE. In the result, the EEH errors detected on the PE won't be
1352 * reported. The PE owner will be responsible for detection
1353 * and recovery.
1354 */
1355int eeh_dev_open(struct pci_dev *pdev)
1356{
1357 struct eeh_dev *edev;
404079c8 1358 int ret = -ENODEV;
212d16cd
GS
1359
1360 mutex_lock(&eeh_dev_mutex);
1361
1362 /* No PCI device ? */
1363 if (!pdev)
1364 goto out;
1365
1366 /* No EEH device or PE ? */
1367 edev = pci_dev_to_eeh_dev(pdev);
1368 if (!edev || !edev->pe)
1369 goto out;
1370
404079c8
GS
1371 /*
1372 * The PE might have been put into frozen state, but we
1373 * didn't detect that yet. The passed through PCI devices
1374 * in frozen PE won't work properly. Clear the frozen state
1375 * in advance.
1376 */
5cfb20b9 1377 ret = eeh_pe_change_owner(edev->pe);
4eeeff0e
GS
1378 if (ret)
1379 goto out;
404079c8 1380
212d16cd
GS
1381 /* Increase PE's pass through count */
1382 atomic_inc(&edev->pe->pass_dev_cnt);
1383 mutex_unlock(&eeh_dev_mutex);
1384
1385 return 0;
1386out:
1387 mutex_unlock(&eeh_dev_mutex);
404079c8 1388 return ret;
212d16cd
GS
1389}
1390EXPORT_SYMBOL_GPL(eeh_dev_open);
1391
1392/**
1393 * eeh_dev_release - Decrease count of pass through devices for PE
1394 * @pdev: PCI device
1395 *
1396 * Decrease count of pass through devices for the indicated PE. If
1397 * there is no passed through device in PE, the EEH errors detected
1398 * on the PE will be reported and handled as usual.
1399 */
1400void eeh_dev_release(struct pci_dev *pdev)
1401{
1402 struct eeh_dev *edev;
1403
1404 mutex_lock(&eeh_dev_mutex);
1405
1406 /* No PCI device ? */
1407 if (!pdev)
1408 goto out;
1409
1410 /* No EEH device ? */
1411 edev = pci_dev_to_eeh_dev(pdev);
1412 if (!edev || !edev->pe || !eeh_pe_passed(edev->pe))
1413 goto out;
1414
1415 /* Decrease PE's pass through count */
54f9a64a 1416 WARN_ON(atomic_dec_if_positive(&edev->pe->pass_dev_cnt) < 0);
5cfb20b9 1417 eeh_pe_change_owner(edev->pe);
212d16cd
GS
1418out:
1419 mutex_unlock(&eeh_dev_mutex);
1420}
1421EXPORT_SYMBOL(eeh_dev_release);
1422
2194dc27
BH
1423#ifdef CONFIG_IOMMU_API
1424
a3032ca9
GS
1425static int dev_has_iommu_table(struct device *dev, void *data)
1426{
1427 struct pci_dev *pdev = to_pci_dev(dev);
1428 struct pci_dev **ppdev = data;
a3032ca9
GS
1429
1430 if (!dev)
1431 return 0;
1432
ea30e99e 1433 if (dev->iommu_group) {
a3032ca9
GS
1434 *ppdev = pdev;
1435 return 1;
1436 }
1437
1438 return 0;
1439}
1440
212d16cd
GS
1441/**
1442 * eeh_iommu_group_to_pe - Convert IOMMU group to EEH PE
1443 * @group: IOMMU group
1444 *
1445 * The routine is called to convert IOMMU group to EEH PE.
1446 */
1447struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group)
1448{
212d16cd
GS
1449 struct pci_dev *pdev = NULL;
1450 struct eeh_dev *edev;
a3032ca9 1451 int ret;
212d16cd
GS
1452
1453 /* No IOMMU group ? */
1454 if (!group)
1455 return NULL;
1456
a3032ca9
GS
1457 ret = iommu_group_for_each_dev(group, &pdev, dev_has_iommu_table);
1458 if (!ret || !pdev)
212d16cd
GS
1459 return NULL;
1460
1461 /* No EEH device or PE ? */
1462 edev = pci_dev_to_eeh_dev(pdev);
1463 if (!edev || !edev->pe)
1464 return NULL;
1465
1466 return edev->pe;
1467}
537e5400 1468EXPORT_SYMBOL_GPL(eeh_iommu_group_to_pe);
212d16cd 1469
2194dc27
BH
1470#endif /* CONFIG_IOMMU_API */
1471
212d16cd
GS
1472/**
1473 * eeh_pe_set_option - Set options for the indicated PE
1474 * @pe: EEH PE
1475 * @option: requested option
1476 *
1477 * The routine is called to enable or disable EEH functionality
1478 * on the indicated PE, to enable IO or DMA for the frozen PE.
1479 */
1480int eeh_pe_set_option(struct eeh_pe *pe, int option)
1481{
1482 int ret = 0;
1483
1484 /* Invalid PE ? */
1485 if (!pe)
1486 return -ENODEV;
1487
1488 /*
1489 * EEH functionality could possibly be disabled, just
1490 * return error for the case. And the EEH functinality
1491 * isn't expected to be disabled on one specific PE.
1492 */
1493 switch (option) {
1494 case EEH_OPT_ENABLE:
4eeeff0e 1495 if (eeh_enabled()) {
5cfb20b9 1496 ret = eeh_pe_change_owner(pe);
212d16cd 1497 break;
4eeeff0e 1498 }
212d16cd
GS
1499 ret = -EIO;
1500 break;
1501 case EEH_OPT_DISABLE:
1502 break;
1503 case EEH_OPT_THAW_MMIO:
1504 case EEH_OPT_THAW_DMA:
1505 if (!eeh_ops || !eeh_ops->set_option) {
1506 ret = -ENOENT;
1507 break;
1508 }
1509
4eeeff0e 1510 ret = eeh_pci_enable(pe, option);
212d16cd
GS
1511 break;
1512 default:
1513 pr_debug("%s: Option %d out of range (%d, %d)\n",
1514 __func__, option, EEH_OPT_DISABLE, EEH_OPT_THAW_DMA);
1515 ret = -EINVAL;
1516 }
1517
1518 return ret;
1519}
1520EXPORT_SYMBOL_GPL(eeh_pe_set_option);
1521
1522/**
1523 * eeh_pe_get_state - Retrieve PE's state
1524 * @pe: EEH PE
1525 *
1526 * Retrieve the PE's state, which includes 3 aspects: enabled
1527 * DMA, enabled IO and asserted reset.
1528 */
1529int eeh_pe_get_state(struct eeh_pe *pe)
1530{
1531 int result, ret = 0;
1532 bool rst_active, dma_en, mmio_en;
1533
1534 /* Existing PE ? */
1535 if (!pe)
1536 return -ENODEV;
1537
1538 if (!eeh_ops || !eeh_ops->get_state)
1539 return -ENOENT;
1540
eca036ee
GS
1541 /*
1542 * If the parent PE is owned by the host kernel and is undergoing
1543 * error recovery, we should return the PE state as temporarily
1544 * unavailable so that the error recovery on the guest is suspended
1545 * until the recovery completes on the host.
1546 */
1547 if (pe->parent &&
1548 !(pe->state & EEH_PE_REMOVED) &&
1549 (pe->parent->state & (EEH_PE_ISOLATED | EEH_PE_RECOVERING)))
1550 return EEH_PE_STATE_UNAVAIL;
1551
212d16cd
GS
1552 result = eeh_ops->get_state(pe, NULL);
1553 rst_active = !!(result & EEH_STATE_RESET_ACTIVE);
1554 dma_en = !!(result & EEH_STATE_DMA_ENABLED);
1555 mmio_en = !!(result & EEH_STATE_MMIO_ENABLED);
1556
1557 if (rst_active)
1558 ret = EEH_PE_STATE_RESET;
1559 else if (dma_en && mmio_en)
1560 ret = EEH_PE_STATE_NORMAL;
1561 else if (!dma_en && !mmio_en)
1562 ret = EEH_PE_STATE_STOPPED_IO_DMA;
1563 else if (!dma_en && mmio_en)
1564 ret = EEH_PE_STATE_STOPPED_DMA;
1565 else
1566 ret = EEH_PE_STATE_UNAVAIL;
1567
1568 return ret;
1569}
1570EXPORT_SYMBOL_GPL(eeh_pe_get_state);
1571
316233ff
GS
1572static int eeh_pe_reenable_devices(struct eeh_pe *pe)
1573{
1574 struct eeh_dev *edev, *tmp;
1575 struct pci_dev *pdev;
1576 int ret = 0;
1577
1578 /* Restore config space */
1579 eeh_pe_restore_bars(pe);
1580
1581 /*
1582 * Reenable PCI devices as the devices passed
1583 * through are always enabled before the reset.
1584 */
1585 eeh_pe_for_each_dev(pe, edev, tmp) {
1586 pdev = eeh_dev_to_pci_dev(edev);
1587 if (!pdev)
1588 continue;
1589
1590 ret = pci_reenable_device(pdev);
1591 if (ret) {
1592 pr_warn("%s: Failure %d reenabling %s\n",
1593 __func__, ret, pci_name(pdev));
1594 return ret;
1595 }
1596 }
1597
1598 /* The PE is still in frozen state */
c9dd0143 1599 return eeh_unfreeze_pe(pe, true);
316233ff
GS
1600}
1601
212d16cd
GS
1602/**
1603 * eeh_pe_reset - Issue PE reset according to specified type
1604 * @pe: EEH PE
1605 * @option: reset type
1606 *
1607 * The routine is called to reset the specified PE with the
1608 * indicated type, either fundamental reset or hot reset.
1609 * PE reset is the most important part for error recovery.
1610 */
1611int eeh_pe_reset(struct eeh_pe *pe, int option)
1612{
1613 int ret = 0;
1614
1615 /* Invalid PE ? */
1616 if (!pe)
1617 return -ENODEV;
1618
1619 if (!eeh_ops || !eeh_ops->set_option || !eeh_ops->reset)
1620 return -ENOENT;
1621
1622 switch (option) {
1623 case EEH_RESET_DEACTIVATE:
1624 ret = eeh_ops->reset(pe, option);
8a6b3710 1625 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
212d16cd
GS
1626 if (ret)
1627 break;
1628
316233ff 1629 ret = eeh_pe_reenable_devices(pe);
212d16cd
GS
1630 break;
1631 case EEH_RESET_HOT:
1632 case EEH_RESET_FUNDAMENTAL:
0d5ee520
GS
1633 /*
1634 * Proactively freeze the PE to drop all MMIO access
1635 * during reset, which should be banned as it's always
1636 * cause recursive EEH error.
1637 */
1638 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
1639
8a6b3710 1640 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
212d16cd
GS
1641 ret = eeh_ops->reset(pe, option);
1642 break;
1643 default:
1644 pr_debug("%s: Unsupported option %d\n",
1645 __func__, option);
1646 ret = -EINVAL;
1647 }
1648
1649 return ret;
1650}
1651EXPORT_SYMBOL_GPL(eeh_pe_reset);
1652
1653/**
1654 * eeh_pe_configure - Configure PCI bridges after PE reset
1655 * @pe: EEH PE
1656 *
1657 * The routine is called to restore the PCI config space for
1658 * those PCI devices, especially PCI bridges affected by PE
1659 * reset issued previously.
1660 */
1661int eeh_pe_configure(struct eeh_pe *pe)
1662{
1663 int ret = 0;
1664
1665 /* Invalid PE ? */
1666 if (!pe)
1667 return -ENODEV;
1668
212d16cd
GS
1669 return ret;
1670}
1671EXPORT_SYMBOL_GPL(eeh_pe_configure);
1672
ec33d36e
GS
1673/**
1674 * eeh_pe_inject_err - Injecting the specified PCI error to the indicated PE
1675 * @pe: the indicated PE
1676 * @type: error type
1677 * @function: error function
1678 * @addr: address
1679 * @mask: address mask
1680 *
1681 * The routine is called to inject the specified PCI error, which
1682 * is determined by @type and @function, to the indicated PE for
1683 * testing purpose.
1684 */
1685int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
1686 unsigned long addr, unsigned long mask)
1687{
1688 /* Invalid PE ? */
1689 if (!pe)
1690 return -ENODEV;
1691
1692 /* Unsupported operation ? */
1693 if (!eeh_ops || !eeh_ops->err_inject)
1694 return -ENOENT;
1695
1696 /* Check on PCI error type */
1697 if (type != EEH_ERR_TYPE_32 && type != EEH_ERR_TYPE_64)
1698 return -EINVAL;
1699
1700 /* Check on PCI error function */
1701 if (func < EEH_ERR_FUNC_MIN || func > EEH_ERR_FUNC_MAX)
1702 return -EINVAL;
1703
1704 return eeh_ops->err_inject(pe, type, func, addr, mask);
1705}
1706EXPORT_SYMBOL_GPL(eeh_pe_inject_err);
1707
1da177e4
LT
1708static int proc_eeh_show(struct seq_file *m, void *v)
1709{
2ec5a0ad 1710 if (!eeh_enabled()) {
1da177e4 1711 seq_printf(m, "EEH Subsystem is globally disabled\n");
e575f8db 1712 seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
1da177e4
LT
1713 } else {
1714 seq_printf(m, "EEH Subsystem is enabled\n");
177bc936 1715 seq_printf(m,
e575f8db
GS
1716 "no device=%llu\n"
1717 "no device node=%llu\n"
1718 "no config address=%llu\n"
1719 "check not wanted=%llu\n"
1720 "eeh_total_mmio_ffs=%llu\n"
1721 "eeh_false_positives=%llu\n"
1722 "eeh_slot_resets=%llu\n",
1723 eeh_stats.no_device,
1724 eeh_stats.no_dn,
1725 eeh_stats.no_cfg_addr,
1726 eeh_stats.ignored_check,
1727 eeh_stats.total_mmio_ffs,
1728 eeh_stats.false_positives,
1729 eeh_stats.slot_resets);
1da177e4
LT
1730 }
1731
1732 return 0;
1733}
1734
1735static int proc_eeh_open(struct inode *inode, struct file *file)
1736{
1737 return single_open(file, proc_eeh_show, NULL);
1738}
1739
5dfe4c96 1740static const struct file_operations proc_eeh_operations = {
1da177e4
LT
1741 .open = proc_eeh_open,
1742 .read = seq_read,
1743 .llseek = seq_lseek,
1744 .release = single_release,
1745};
1746
7f52a526
GS
1747#ifdef CONFIG_DEBUG_FS
1748static int eeh_enable_dbgfs_set(void *data, u64 val)
1749{
1750 if (val)
05b1721d 1751 eeh_clear_flag(EEH_FORCE_DISABLED);
7f52a526 1752 else
05b1721d 1753 eeh_add_flag(EEH_FORCE_DISABLED);
7f52a526
GS
1754
1755 /* Notify the backend */
1756 if (eeh_ops->post_init)
1757 eeh_ops->post_init();
1758
1759 return 0;
1760}
1761
1762static int eeh_enable_dbgfs_get(void *data, u64 *val)
1763{
1764 if (eeh_enabled())
1765 *val = 0x1ul;
1766 else
1767 *val = 0x0ul;
1768 return 0;
1769}
1770
1b28f170
GS
1771static int eeh_freeze_dbgfs_set(void *data, u64 val)
1772{
1773 eeh_max_freezes = val;
1774 return 0;
1775}
1776
1777static int eeh_freeze_dbgfs_get(void *data, u64 *val)
1778{
1779 *val = eeh_max_freezes;
1780 return 0;
1781}
1782
7f52a526
GS
1783DEFINE_SIMPLE_ATTRIBUTE(eeh_enable_dbgfs_ops, eeh_enable_dbgfs_get,
1784 eeh_enable_dbgfs_set, "0x%llx\n");
1b28f170
GS
1785DEFINE_SIMPLE_ATTRIBUTE(eeh_freeze_dbgfs_ops, eeh_freeze_dbgfs_get,
1786 eeh_freeze_dbgfs_set, "0x%llx\n");
7f52a526
GS
1787#endif
1788
1da177e4
LT
1789static int __init eeh_init_proc(void)
1790{
7f52a526 1791 if (machine_is(pseries) || machine_is(powernv)) {
8feaa434 1792 proc_create("powerpc/eeh", 0, NULL, &proc_eeh_operations);
7f52a526
GS
1793#ifdef CONFIG_DEBUG_FS
1794 debugfs_create_file("eeh_enable", 0600,
1795 powerpc_debugfs_root, NULL,
1796 &eeh_enable_dbgfs_ops);
1b28f170
GS
1797 debugfs_create_file("eeh_max_freezes", 0600,
1798 powerpc_debugfs_root, NULL,
1799 &eeh_freeze_dbgfs_ops);
7f52a526
GS
1800#endif
1801 }
1802
1da177e4
LT
1803 return 0;
1804}
1805__initcall(eeh_init_proc);