KVM: PPC: Book3S HV: Minor cleanups
[linux-2.6-block.git] / arch / powerpc / kernel / asm-offsets.c
CommitLineData
14cf11af
PM
1/*
2 * This program is used to generate definitions needed by
3 * assembly language modules.
4 *
5 * We use the technique used in the OSF Mach kernel code:
6 * generate asm statements containing #defines,
7 * compile this file to assembler, and then extract the
8 * #defines from the assembly-language output.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 */
15
14cf11af
PM
16#include <linux/signal.h>
17#include <linux/sched.h>
18#include <linux/kernel.h>
19#include <linux/errno.h>
20#include <linux/string.h>
21#include <linux/types.h>
14cf11af
PM
22#include <linux/mman.h>
23#include <linux/mm.h>
543b9fd3 24#include <linux/suspend.h>
ad7f7167 25#include <linux/hrtimer.h>
d1dead5c 26#ifdef CONFIG_PPC64
14cf11af
PM
27#include <linux/time.h>
28#include <linux/hardirq.h>
d1dead5c 29#endif
d4d298fe 30#include <linux/kbuild.h>
d1dead5c 31
14cf11af
PM
32#include <asm/io.h>
33#include <asm/page.h>
34#include <asm/pgtable.h>
35#include <asm/processor.h>
14cf11af
PM
36#include <asm/cputable.h>
37#include <asm/thread_info.h>
033ef338 38#include <asm/rtas.h>
a7f290da 39#include <asm/vdso_datapage.h>
14cf11af
PM
40#ifdef CONFIG_PPC64
41#include <asm/paca.h>
42#include <asm/lppaca.h>
14cf11af 43#include <asm/cache.h>
14cf11af 44#include <asm/compat.h>
11a27ad7 45#include <asm/mmu.h>
f04da0bc 46#include <asm/hvcall.h>
19ccb76a 47#include <asm/xics.h>
14cf11af 48#endif
ed79ba9e
BH
49#ifdef CONFIG_PPC_POWERNV
50#include <asm/opal.h>
51#endif
989044ee 52#if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
366d4b9b 53#include <linux/kvm_host.h>
0604675f 54#endif
989044ee
AG
55#if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
56#include <asm/kvm_book3s.h>
5deb8e7a 57#include <asm/kvm_ppc.h>
db93f574 58#endif
14cf11af 59
57e2a99f 60#ifdef CONFIG_PPC32
fca622c5
KG
61#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
62#include "head_booke.h"
63#endif
57e2a99f 64#endif
fca622c5 65
55fd766b 66#if defined(CONFIG_PPC_FSL_BOOK3E)
19f5465e
TP
67#include "../mm/mmu_decl.h"
68#endif
69
14cf11af
PM
70int main(void)
71{
d1dead5c
SR
72 DEFINE(THREAD, offsetof(struct task_struct, thread));
73 DEFINE(MM, offsetof(struct task_struct, mm));
5e696617 74 DEFINE(MMCONTEXTID, offsetof(struct mm_struct, context.id));
14cf11af 75#ifdef CONFIG_PPC64
d1dead5c 76 DEFINE(AUDITCONTEXT, offsetof(struct task_struct, audit_context));
9c1e1052
PM
77 DEFINE(SIGSEGV, SIGSEGV);
78 DEFINE(NMI_MASK, NMI_MASK);
efcac658 79 DEFINE(THREAD_DSCR, offsetof(struct thread_struct, dscr));
71433285 80 DEFINE(THREAD_DSCR_INHERIT, offsetof(struct thread_struct, dscr_inherit));
92779245 81 DEFINE(TASKTHREADPPR, offsetof(struct task_struct, thread.ppr));
d1dead5c 82#else
f7e4217b 83 DEFINE(THREAD_INFO, offsetof(struct task_struct, stack));
cbc9565e
BH
84 DEFINE(THREAD_INFO_GAP, _ALIGN_UP(sizeof(struct thread_info), 16));
85 DEFINE(KSP_LIMIT, offsetof(struct thread_struct, ksp_limit));
d1dead5c
SR
86#endif /* CONFIG_PPC64 */
87
14cf11af 88 DEFINE(KSP, offsetof(struct thread_struct, ksp));
14cf11af 89 DEFINE(PT_REGS, offsetof(struct thread_struct, regs));
1325a684
AK
90#ifdef CONFIG_BOOKE
91 DEFINE(THREAD_NORMSAVES, offsetof(struct thread_struct, normsave[0]));
92#endif
14cf11af 93 DEFINE(THREAD_FPEXC_MODE, offsetof(struct thread_struct, fpexc_mode));
de79f7b9 94 DEFINE(THREAD_FPSTATE, offsetof(struct thread_struct, fp_state));
18461960 95 DEFINE(THREAD_FPSAVEAREA, offsetof(struct thread_struct, fp_save_area));
de79f7b9 96 DEFINE(FPSTATE_FPSCR, offsetof(struct thread_fp_state, fpscr));
14cf11af 97#ifdef CONFIG_ALTIVEC
de79f7b9 98 DEFINE(THREAD_VRSTATE, offsetof(struct thread_struct, vr_state));
18461960 99 DEFINE(THREAD_VRSAVEAREA, offsetof(struct thread_struct, vr_save_area));
14cf11af 100 DEFINE(THREAD_VRSAVE, offsetof(struct thread_struct, vrsave));
14cf11af 101 DEFINE(THREAD_USED_VR, offsetof(struct thread_struct, used_vr));
de79f7b9 102 DEFINE(VRSTATE_VSCR, offsetof(struct thread_vr_state, vscr));
14cf11af 103#endif /* CONFIG_ALTIVEC */
c6e6771b 104#ifdef CONFIG_VSX
c6e6771b
MN
105 DEFINE(THREAD_USED_VSR, offsetof(struct thread_struct, used_vsr));
106#endif /* CONFIG_VSX */
d1dead5c
SR
107#ifdef CONFIG_PPC64
108 DEFINE(KSP_VSID, offsetof(struct thread_struct, ksp_vsid));
109#else /* CONFIG_PPC64 */
110 DEFINE(PGDIR, offsetof(struct thread_struct, pgdir));
14cf11af
PM
111#ifdef CONFIG_SPE
112 DEFINE(THREAD_EVR0, offsetof(struct thread_struct, evr[0]));
113 DEFINE(THREAD_ACC, offsetof(struct thread_struct, acc));
114 DEFINE(THREAD_SPEFSCR, offsetof(struct thread_struct, spefscr));
115 DEFINE(THREAD_USED_SPE, offsetof(struct thread_struct, used_spe));
116#endif /* CONFIG_SPE */
d1dead5c 117#endif /* CONFIG_PPC64 */
13d543cd 118#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
51ae8d4a 119 DEFINE(THREAD_DBCR0, offsetof(struct thread_struct, debug.dbcr0));
13d543cd 120#endif
97e49255
AG
121#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
122 DEFINE(THREAD_KVM_SVCPU, offsetof(struct thread_struct, kvm_shadow_vcpu));
123#endif
ffe129ec 124#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
d30f6e48
SW
125 DEFINE(THREAD_KVM_VCPU, offsetof(struct thread_struct, kvm_vcpu));
126#endif
d1dead5c 127
2468dcf6
IM
128#ifdef CONFIG_PPC_BOOK3S_64
129 DEFINE(THREAD_TAR, offsetof(struct thread_struct, tar));
9353374b
ME
130 DEFINE(THREAD_BESCR, offsetof(struct thread_struct, bescr));
131 DEFINE(THREAD_EBBHR, offsetof(struct thread_struct, ebbhr));
132 DEFINE(THREAD_EBBRR, offsetof(struct thread_struct, ebbrr));
59affcd3
ME
133 DEFINE(THREAD_SIAR, offsetof(struct thread_struct, siar));
134 DEFINE(THREAD_SDAR, offsetof(struct thread_struct, sdar));
135 DEFINE(THREAD_SIER, offsetof(struct thread_struct, sier));
136 DEFINE(THREAD_MMCR0, offsetof(struct thread_struct, mmcr0));
137 DEFINE(THREAD_MMCR2, offsetof(struct thread_struct, mmcr2));
2468dcf6 138#endif
8b3c34cf 139#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
afc07701 140 DEFINE(PACATMSCRATCH, offsetof(struct paca_struct, tm_scratch));
8b3c34cf
MN
141 DEFINE(THREAD_TM_TFHAR, offsetof(struct thread_struct, tm_tfhar));
142 DEFINE(THREAD_TM_TEXASR, offsetof(struct thread_struct, tm_texasr));
143 DEFINE(THREAD_TM_TFIAR, offsetof(struct thread_struct, tm_tfiar));
28e61cc4
MN
144 DEFINE(THREAD_TM_TAR, offsetof(struct thread_struct, tm_tar));
145 DEFINE(THREAD_TM_PPR, offsetof(struct thread_struct, tm_ppr));
146 DEFINE(THREAD_TM_DSCR, offsetof(struct thread_struct, tm_dscr));
8b3c34cf 147 DEFINE(PT_CKPT_REGS, offsetof(struct thread_struct, ckpt_regs));
de79f7b9
PM
148 DEFINE(THREAD_TRANSACT_VRSTATE, offsetof(struct thread_struct,
149 transact_vr));
8b3c34cf
MN
150 DEFINE(THREAD_TRANSACT_VRSAVE, offsetof(struct thread_struct,
151 transact_vrsave));
de79f7b9
PM
152 DEFINE(THREAD_TRANSACT_FPSTATE, offsetof(struct thread_struct,
153 transact_fp));
8b3c34cf
MN
154 /* Local pt_regs on stack for Transactional Memory funcs. */
155 DEFINE(TM_FRAME_SIZE, STACK_FRAME_OVERHEAD +
156 sizeof(struct pt_regs) + 16);
157#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
2468dcf6 158
d1dead5c 159 DEFINE(TI_FLAGS, offsetof(struct thread_info, flags));
f39224a8 160 DEFINE(TI_LOCAL_FLAGS, offsetof(struct thread_info, local_flags));
d1dead5c 161 DEFINE(TI_PREEMPT, offsetof(struct thread_info, preempt_count));
d1dead5c 162 DEFINE(TI_TASK, offsetof(struct thread_info, task));
d1dead5c 163 DEFINE(TI_CPU, offsetof(struct thread_info, cpu));
d1dead5c
SR
164
165#ifdef CONFIG_PPC64
166 DEFINE(DCACHEL1LINESIZE, offsetof(struct ppc64_caches, dline_size));
167 DEFINE(DCACHEL1LOGLINESIZE, offsetof(struct ppc64_caches, log_dline_size));
168 DEFINE(DCACHEL1LINESPERPAGE, offsetof(struct ppc64_caches, dlines_per_page));
169 DEFINE(ICACHEL1LINESIZE, offsetof(struct ppc64_caches, iline_size));
170 DEFINE(ICACHEL1LOGLINESIZE, offsetof(struct ppc64_caches, log_iline_size));
171 DEFINE(ICACHEL1LINESPERPAGE, offsetof(struct ppc64_caches, ilines_per_page));
d1dead5c
SR
172 /* paca */
173 DEFINE(PACA_SIZE, sizeof(struct paca_struct));
9e368f29 174 DEFINE(PACA_LOCK_TOKEN, offsetof(struct paca_struct, lock_token));
d1dead5c
SR
175 DEFINE(PACAPACAINDEX, offsetof(struct paca_struct, paca_index));
176 DEFINE(PACAPROCSTART, offsetof(struct paca_struct, cpu_start));
177 DEFINE(PACAKSAVE, offsetof(struct paca_struct, kstack));
178 DEFINE(PACACURRENT, offsetof(struct paca_struct, __current));
179 DEFINE(PACASAVEDMSR, offsetof(struct paca_struct, saved_msr));
d1dead5c
SR
180 DEFINE(PACASTABRR, offsetof(struct paca_struct, stab_rr));
181 DEFINE(PACAR1, offsetof(struct paca_struct, saved_r1));
182 DEFINE(PACATOC, offsetof(struct paca_struct, kernel_toc));
1f6a93e4
PM
183 DEFINE(PACAKBASE, offsetof(struct paca_struct, kernelbase));
184 DEFINE(PACAKMSR, offsetof(struct paca_struct, kernel_msr));
d04c56f7 185 DEFINE(PACASOFTIRQEN, offsetof(struct paca_struct, soft_enabled));
7230c564 186 DEFINE(PACAIRQHAPPENED, offsetof(struct paca_struct, irq_happened));
d1dead5c 187 DEFINE(PACACONTEXTID, offsetof(struct paca_struct, context.id));
d0f13e3c
BH
188#ifdef CONFIG_PPC_MM_SLICES
189 DEFINE(PACALOWSLICESPSIZE, offsetof(struct paca_struct,
190 context.low_slices_psize));
191 DEFINE(PACAHIGHSLICEPSIZE, offsetof(struct paca_struct,
192 context.high_slices_psize));
193 DEFINE(MMUPSIZEDEFSIZE, sizeof(struct mmu_psize_def));
91c60b5b 194#endif /* CONFIG_PPC_MM_SLICES */
dce6670a
BH
195
196#ifdef CONFIG_PPC_BOOK3E
197 DEFINE(PACAPGD, offsetof(struct paca_struct, pgd));
198 DEFINE(PACA_KERNELPGD, offsetof(struct paca_struct, kernel_pgd));
199 DEFINE(PACA_EXGEN, offsetof(struct paca_struct, exgen));
200 DEFINE(PACA_EXTLB, offsetof(struct paca_struct, extlb));
201 DEFINE(PACA_EXMC, offsetof(struct paca_struct, exmc));
202 DEFINE(PACA_EXCRIT, offsetof(struct paca_struct, excrit));
203 DEFINE(PACA_EXDBG, offsetof(struct paca_struct, exdbg));
204 DEFINE(PACA_MC_STACK, offsetof(struct paca_struct, mc_kstack));
205 DEFINE(PACA_CRIT_STACK, offsetof(struct paca_struct, crit_kstack));
206 DEFINE(PACA_DBG_STACK, offsetof(struct paca_struct, dbg_kstack));
28efc35f
SW
207 DEFINE(PACA_TCD_PTR, offsetof(struct paca_struct, tcd_ptr));
208
209 DEFINE(TCD_ESEL_NEXT,
210 offsetof(struct tlb_core_data, esel_next));
211 DEFINE(TCD_ESEL_MAX,
212 offsetof(struct tlb_core_data, esel_max));
213 DEFINE(TCD_ESEL_FIRST,
214 offsetof(struct tlb_core_data, esel_first));
215 DEFINE(TCD_LOCK, offsetof(struct tlb_core_data, lock));
dce6670a
BH
216#endif /* CONFIG_PPC_BOOK3E */
217
91c60b5b 218#ifdef CONFIG_PPC_STD_MMU_64
91c60b5b
BH
219 DEFINE(PACASLBCACHE, offsetof(struct paca_struct, slb_cache));
220 DEFINE(PACASLBCACHEPTR, offsetof(struct paca_struct, slb_cache_ptr));
221 DEFINE(PACAVMALLOCSLLP, offsetof(struct paca_struct, vmalloc_sllp));
222#ifdef CONFIG_PPC_MM_SLICES
d0f13e3c
BH
223 DEFINE(MMUPSIZESLLP, offsetof(struct mmu_psize_def, sllp));
224#else
225 DEFINE(PACACONTEXTSLLP, offsetof(struct paca_struct, context.sllp));
d0f13e3c 226#endif /* CONFIG_PPC_MM_SLICES */
d1dead5c
SR
227 DEFINE(PACA_EXGEN, offsetof(struct paca_struct, exgen));
228 DEFINE(PACA_EXMC, offsetof(struct paca_struct, exmc));
229 DEFINE(PACA_EXSLB, offsetof(struct paca_struct, exslb));
3356bb9f 230 DEFINE(PACALPPACAPTR, offsetof(struct paca_struct, lppaca_ptr));
2f6093c8 231 DEFINE(PACA_SLBSHADOWPTR, offsetof(struct paca_struct, slb_shadow_ptr));
11a27ad7
MN
232 DEFINE(SLBSHADOW_STACKVSID,
233 offsetof(struct slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid));
234 DEFINE(SLBSHADOW_STACKESID,
235 offsetof(struct slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid));
cf9efce0 236 DEFINE(SLBSHADOW_SAVEAREA, offsetof(struct slb_shadow, save_area));
de56a948 237 DEFINE(LPPACA_PMCINUSE, offsetof(struct lppaca, pmcregs_in_use));
cf9efce0 238 DEFINE(LPPACA_DTLIDX, offsetof(struct lppaca, dtl_idx));
a8606e20 239 DEFINE(LPPACA_YIELDCOUNT, offsetof(struct lppaca, yield_count));
cf9efce0 240 DEFINE(PACA_DTL_RIDX, offsetof(struct paca_struct, dtl_ridx));
91c60b5b
BH
241#endif /* CONFIG_PPC_STD_MMU_64 */
242 DEFINE(PACAEMERGSP, offsetof(struct paca_struct, emergency_sp));
1e9b4507
MS
243#ifdef CONFIG_PPC_BOOK3S_64
244 DEFINE(PACAMCEMERGSP, offsetof(struct paca_struct, mc_emergency_sp));
245 DEFINE(PACA_IN_MCE, offsetof(struct paca_struct, in_mce));
246#endif
91c60b5b 247 DEFINE(PACAHWCPUID, offsetof(struct paca_struct, hw_cpu_id));
1fc711f7 248 DEFINE(PACAKEXECSTATE, offsetof(struct paca_struct, kexec_state));
1739ea9e 249 DEFINE(PACA_DSCR, offsetof(struct paca_struct, dscr_default));
cf9efce0
PM
250 DEFINE(PACA_STARTTIME, offsetof(struct paca_struct, starttime));
251 DEFINE(PACA_STARTTIME_USER, offsetof(struct paca_struct, starttime_user));
91c60b5b
BH
252 DEFINE(PACA_USER_TIME, offsetof(struct paca_struct, user_time));
253 DEFINE(PACA_SYSTEM_TIME, offsetof(struct paca_struct, system_time));
91c60b5b 254 DEFINE(PACA_TRAP_SAVE, offsetof(struct paca_struct, trap_save));
2fde6d20 255 DEFINE(PACA_NAPSTATELOST, offsetof(struct paca_struct, nap_state_lost));
9d378dfa 256 DEFINE(PACA_SPRG_VDSO, offsetof(struct paca_struct, sprg_vdso));
033ef338 257#endif /* CONFIG_PPC64 */
d1dead5c
SR
258
259 /* RTAS */
260 DEFINE(RTASBASE, offsetof(struct rtas_t, base));
261 DEFINE(RTASENTRY, offsetof(struct rtas_t, entry));
d1dead5c 262
14cf11af 263 /* Interrupt register frame */
91120cc8 264 DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
14cf11af 265 DEFINE(SWITCH_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs));
218d169c 266#ifdef CONFIG_PPC64
d1dead5c
SR
267 /* Create extra stack space for SRR0 and SRR1 when calling prom/rtas. */
268 DEFINE(PROM_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
269 DEFINE(RTAS_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
57852a85
MK
270
271 /* hcall statistics */
272 DEFINE(HCALL_STAT_SIZE, sizeof(struct hcall_stats));
273 DEFINE(HCALL_STAT_CALLS, offsetof(struct hcall_stats, num_calls));
274 DEFINE(HCALL_STAT_TB, offsetof(struct hcall_stats, tb_total));
275 DEFINE(HCALL_STAT_PURR, offsetof(struct hcall_stats, purr_total));
d1dead5c 276#endif /* CONFIG_PPC64 */
14cf11af
PM
277 DEFINE(GPR0, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[0]));
278 DEFINE(GPR1, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[1]));
279 DEFINE(GPR2, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[2]));
280 DEFINE(GPR3, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[3]));
281 DEFINE(GPR4, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[4]));
282 DEFINE(GPR5, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[5]));
283 DEFINE(GPR6, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[6]));
284 DEFINE(GPR7, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[7]));
285 DEFINE(GPR8, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[8]));
286 DEFINE(GPR9, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[9]));
287 DEFINE(GPR10, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[10]));
288 DEFINE(GPR11, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[11]));
289 DEFINE(GPR12, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[12]));
290 DEFINE(GPR13, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[13]));
d1dead5c 291#ifndef CONFIG_PPC64
14cf11af
PM
292 DEFINE(GPR14, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[14]));
293 DEFINE(GPR15, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[15]));
294 DEFINE(GPR16, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[16]));
295 DEFINE(GPR17, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[17]));
296 DEFINE(GPR18, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[18]));
297 DEFINE(GPR19, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[19]));
298 DEFINE(GPR20, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[20]));
299 DEFINE(GPR21, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[21]));
300 DEFINE(GPR22, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[22]));
301 DEFINE(GPR23, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[23]));
302 DEFINE(GPR24, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[24]));
303 DEFINE(GPR25, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[25]));
304 DEFINE(GPR26, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[26]));
305 DEFINE(GPR27, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[27]));
306 DEFINE(GPR28, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[28]));
307 DEFINE(GPR29, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[29]));
308 DEFINE(GPR30, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[30]));
309 DEFINE(GPR31, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[31]));
d1dead5c 310#endif /* CONFIG_PPC64 */
14cf11af
PM
311 /*
312 * Note: these symbols include _ because they overlap with special
313 * register names
314 */
315 DEFINE(_NIP, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, nip));
316 DEFINE(_MSR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, msr));
317 DEFINE(_CTR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, ctr));
318 DEFINE(_LINK, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, link));
319 DEFINE(_CCR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, ccr));
14cf11af
PM
320 DEFINE(_XER, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, xer));
321 DEFINE(_DAR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dar));
322 DEFINE(_DSISR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dsisr));
d1dead5c
SR
323 DEFINE(ORIG_GPR3, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, orig_gpr3));
324 DEFINE(RESULT, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, result));
d73e0c99 325 DEFINE(_TRAP, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, trap));
d1dead5c
SR
326#ifndef CONFIG_PPC64
327 DEFINE(_MQ, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, mq));
328 /*
329 * The PowerPC 400-class & Book-E processors have neither the DAR
330 * nor the DSISR SPRs. Hence, we overload them to hold the similar
331 * DEAR and ESR SPRs for such processors. For critical interrupts
332 * we use them to hold SRR0 and SRR1.
14cf11af
PM
333 */
334 DEFINE(_DEAR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dar));
335 DEFINE(_ESR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dsisr));
d1dead5c 336#else /* CONFIG_PPC64 */
d1dead5c
SR
337 DEFINE(SOFTE, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, softe));
338
339 /* These _only_ to be used with {PROM,RTAS}_FRAME_SIZE!!! */
340 DEFINE(_SRR0, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs));
341 DEFINE(_SRR1, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs)+8);
342#endif /* CONFIG_PPC64 */
343
57e2a99f 344#if defined(CONFIG_PPC32)
fca622c5
KG
345#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
346 DEFINE(EXC_LVL_SIZE, STACK_EXC_LVL_FRAME_SIZE);
347 DEFINE(MAS0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
348 /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
349 DEFINE(MMUCR, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
350 DEFINE(MAS1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas1));
351 DEFINE(MAS2, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas2));
352 DEFINE(MAS3, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas3));
353 DEFINE(MAS6, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas6));
354 DEFINE(MAS7, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas7));
355 DEFINE(_SRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr0));
356 DEFINE(_SRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr1));
357 DEFINE(_CSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr0));
358 DEFINE(_CSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr1));
359 DEFINE(_DSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr0));
360 DEFINE(_DSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr1));
361 DEFINE(SAVED_KSP_LIMIT, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, saved_ksp_limit));
362#endif
57e2a99f 363#endif
14cf11af
PM
364 DEFINE(CLONE_VM, CLONE_VM);
365 DEFINE(CLONE_UNTRACED, CLONE_UNTRACED);
d1dead5c
SR
366
367#ifndef CONFIG_PPC64
14cf11af 368 DEFINE(MM_PGD, offsetof(struct mm_struct, pgd));
d1dead5c 369#endif /* ! CONFIG_PPC64 */
14cf11af
PM
370
371 /* About the CPU features table */
14cf11af
PM
372 DEFINE(CPU_SPEC_FEATURES, offsetof(struct cpu_spec, cpu_features));
373 DEFINE(CPU_SPEC_SETUP, offsetof(struct cpu_spec, cpu_setup));
f39b7a55 374 DEFINE(CPU_SPEC_RESTORE, offsetof(struct cpu_spec, cpu_restore));
14cf11af 375
d1dead5c
SR
376 DEFINE(pbe_address, offsetof(struct pbe, address));
377 DEFINE(pbe_orig_address, offsetof(struct pbe, orig_address));
378 DEFINE(pbe_next, offsetof(struct pbe, next));
14cf11af 379
543b9fd3 380#ifndef CONFIG_PPC64
fd582ec8 381 DEFINE(TASK_SIZE, TASK_SIZE);
d1dead5c 382 DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
a7f290da 383#endif /* ! CONFIG_PPC64 */
14cf11af 384
a7f290da
BH
385 /* datapage offsets for use by vdso */
386 DEFINE(CFG_TB_ORIG_STAMP, offsetof(struct vdso_data, tb_orig_stamp));
387 DEFINE(CFG_TB_TICKS_PER_SEC, offsetof(struct vdso_data, tb_ticks_per_sec));
388 DEFINE(CFG_TB_TO_XS, offsetof(struct vdso_data, tb_to_xs));
389 DEFINE(CFG_STAMP_XSEC, offsetof(struct vdso_data, stamp_xsec));
390 DEFINE(CFG_TB_UPDATE_COUNT, offsetof(struct vdso_data, tb_update_count));
391 DEFINE(CFG_TZ_MINUTEWEST, offsetof(struct vdso_data, tz_minuteswest));
392 DEFINE(CFG_TZ_DSTTIME, offsetof(struct vdso_data, tz_dsttime));
393 DEFINE(CFG_SYSCALL_MAP32, offsetof(struct vdso_data, syscall_map_32));
394 DEFINE(WTOM_CLOCK_SEC, offsetof(struct vdso_data, wtom_clock_sec));
395 DEFINE(WTOM_CLOCK_NSEC, offsetof(struct vdso_data, wtom_clock_nsec));
597bc5c0 396 DEFINE(STAMP_XTIME, offsetof(struct vdso_data, stamp_xtime));
8fd63a9e 397 DEFINE(STAMP_SEC_FRAC, offsetof(struct vdso_data, stamp_sec_fraction));
fbe48175
OJ
398 DEFINE(CFG_ICACHE_BLOCKSZ, offsetof(struct vdso_data, icache_block_size));
399 DEFINE(CFG_DCACHE_BLOCKSZ, offsetof(struct vdso_data, dcache_block_size));
400 DEFINE(CFG_ICACHE_LOGBLOCKSZ, offsetof(struct vdso_data, icache_log_block_size));
401 DEFINE(CFG_DCACHE_LOGBLOCKSZ, offsetof(struct vdso_data, dcache_log_block_size));
a7f290da
BH
402#ifdef CONFIG_PPC64
403 DEFINE(CFG_SYSCALL_MAP64, offsetof(struct vdso_data, syscall_map_64));
14cf11af
PM
404 DEFINE(TVAL64_TV_SEC, offsetof(struct timeval, tv_sec));
405 DEFINE(TVAL64_TV_USEC, offsetof(struct timeval, tv_usec));
406 DEFINE(TVAL32_TV_SEC, offsetof(struct compat_timeval, tv_sec));
407 DEFINE(TVAL32_TV_USEC, offsetof(struct compat_timeval, tv_usec));
0c37ec2a
BH
408 DEFINE(TSPC64_TV_SEC, offsetof(struct timespec, tv_sec));
409 DEFINE(TSPC64_TV_NSEC, offsetof(struct timespec, tv_nsec));
a7f290da
BH
410 DEFINE(TSPC32_TV_SEC, offsetof(struct compat_timespec, tv_sec));
411 DEFINE(TSPC32_TV_NSEC, offsetof(struct compat_timespec, tv_nsec));
412#else
413 DEFINE(TVAL32_TV_SEC, offsetof(struct timeval, tv_sec));
414 DEFINE(TVAL32_TV_USEC, offsetof(struct timeval, tv_usec));
0c37ec2a
BH
415 DEFINE(TSPC32_TV_SEC, offsetof(struct timespec, tv_sec));
416 DEFINE(TSPC32_TV_NSEC, offsetof(struct timespec, tv_nsec));
a7f290da
BH
417#endif
418 /* timeval/timezone offsets for use by vdso */
14cf11af
PM
419 DEFINE(TZONE_TZ_MINWEST, offsetof(struct timezone, tz_minuteswest));
420 DEFINE(TZONE_TZ_DSTTIME, offsetof(struct timezone, tz_dsttime));
a7f290da
BH
421
422 /* Other bits used by the vdso */
423 DEFINE(CLOCK_REALTIME, CLOCK_REALTIME);
424 DEFINE(CLOCK_MONOTONIC, CLOCK_MONOTONIC);
425 DEFINE(NSEC_PER_SEC, NSEC_PER_SEC);
151db1fc 426 DEFINE(CLOCK_REALTIME_RES, MONOTONIC_RES_NSEC);
a7f290da 427
007d88d0
DW
428#ifdef CONFIG_BUG
429 DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
430#endif
16a15a30 431
ee7a76da 432 DEFINE(PGD_TABLE_SIZE, PGD_TABLE_SIZE);
4ee7084e 433 DEFINE(PTE_SIZE, sizeof(pte_t));
bee86f14 434
bbf45ba5 435#ifdef CONFIG_KVM
bbf45ba5
HB
436 DEFINE(VCPU_HOST_STACK, offsetof(struct kvm_vcpu, arch.host_stack));
437 DEFINE(VCPU_HOST_PID, offsetof(struct kvm_vcpu, arch.host_pid));
d30f6e48 438 DEFINE(VCPU_GUEST_PID, offsetof(struct kvm_vcpu, arch.pid));
bbf45ba5 439 DEFINE(VCPU_GPRS, offsetof(struct kvm_vcpu, arch.gpr));
eab17672 440 DEFINE(VCPU_VRSAVE, offsetof(struct kvm_vcpu, arch.vrsave));
efff1912 441 DEFINE(VCPU_FPRS, offsetof(struct kvm_vcpu, arch.fp.fpr));
de56a948 442#ifdef CONFIG_ALTIVEC
efff1912 443 DEFINE(VCPU_VRS, offsetof(struct kvm_vcpu, arch.vr.vr));
de56a948
PM
444#endif
445 DEFINE(VCPU_XER, offsetof(struct kvm_vcpu, arch.xer));
446 DEFINE(VCPU_CTR, offsetof(struct kvm_vcpu, arch.ctr));
447 DEFINE(VCPU_LR, offsetof(struct kvm_vcpu, arch.lr));
e14e7a1e 448#ifdef CONFIG_PPC_BOOK3S
b005255e 449 DEFINE(VCPU_TAR, offsetof(struct kvm_vcpu, arch.tar));
e14e7a1e 450#endif
de56a948
PM
451 DEFINE(VCPU_CR, offsetof(struct kvm_vcpu, arch.cr));
452 DEFINE(VCPU_PC, offsetof(struct kvm_vcpu, arch.pc));
9975f5e3 453#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
de56a948
PM
454 DEFINE(VCPU_MSR, offsetof(struct kvm_vcpu, arch.shregs.msr));
455 DEFINE(VCPU_SRR0, offsetof(struct kvm_vcpu, arch.shregs.srr0));
456 DEFINE(VCPU_SRR1, offsetof(struct kvm_vcpu, arch.shregs.srr1));
457 DEFINE(VCPU_SPRG0, offsetof(struct kvm_vcpu, arch.shregs.sprg0));
458 DEFINE(VCPU_SPRG1, offsetof(struct kvm_vcpu, arch.shregs.sprg1));
459 DEFINE(VCPU_SPRG2, offsetof(struct kvm_vcpu, arch.shregs.sprg2));
460 DEFINE(VCPU_SPRG3, offsetof(struct kvm_vcpu, arch.shregs.sprg3));
b6c295df
PM
461#endif
462#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
463 DEFINE(VCPU_TB_RMENTRY, offsetof(struct kvm_vcpu, arch.rm_entry));
464 DEFINE(VCPU_TB_RMINTR, offsetof(struct kvm_vcpu, arch.rm_intr));
465 DEFINE(VCPU_TB_RMEXIT, offsetof(struct kvm_vcpu, arch.rm_exit));
466 DEFINE(VCPU_TB_GUEST, offsetof(struct kvm_vcpu, arch.guest_time));
467 DEFINE(VCPU_TB_CEDE, offsetof(struct kvm_vcpu, arch.cede_time));
468 DEFINE(VCPU_CUR_ACTIVITY, offsetof(struct kvm_vcpu, arch.cur_activity));
469 DEFINE(VCPU_ACTIVITY_START, offsetof(struct kvm_vcpu, arch.cur_tb_start));
470 DEFINE(TAS_SEQCOUNT, offsetof(struct kvmhv_tb_accumulator, seqcount));
471 DEFINE(TAS_TOTAL, offsetof(struct kvmhv_tb_accumulator, tb_total));
472 DEFINE(TAS_MIN, offsetof(struct kvmhv_tb_accumulator, tb_min));
473 DEFINE(TAS_MAX, offsetof(struct kvmhv_tb_accumulator, tb_max));
de56a948 474#endif
c8ae0ace 475 DEFINE(VCPU_SHARED_SPRG3, offsetof(struct kvm_vcpu_arch_shared, sprg3));
b5904972
SW
476 DEFINE(VCPU_SHARED_SPRG4, offsetof(struct kvm_vcpu_arch_shared, sprg4));
477 DEFINE(VCPU_SHARED_SPRG5, offsetof(struct kvm_vcpu_arch_shared, sprg5));
478 DEFINE(VCPU_SHARED_SPRG6, offsetof(struct kvm_vcpu_arch_shared, sprg6));
479 DEFINE(VCPU_SHARED_SPRG7, offsetof(struct kvm_vcpu_arch_shared, sprg7));
49dd2c49 480 DEFINE(VCPU_SHADOW_PID, offsetof(struct kvm_vcpu, arch.shadow_pid));
dd9ebf1f 481 DEFINE(VCPU_SHADOW_PID1, offsetof(struct kvm_vcpu, arch.shadow_pid1));
96bc451a 482 DEFINE(VCPU_SHARED, offsetof(struct kvm_vcpu, arch.shared));
666e7252 483 DEFINE(VCPU_SHARED_MSR, offsetof(struct kvm_vcpu_arch_shared, msr));
ecee273f 484 DEFINE(VCPU_SHADOW_MSR, offsetof(struct kvm_vcpu, arch.shadow_msr));
5deb8e7a
AG
485#if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
486 DEFINE(VCPU_SHAREDBE, offsetof(struct kvm_vcpu, arch.shared_big_endian));
487#endif
bbf45ba5 488
b5904972
SW
489 DEFINE(VCPU_SHARED_MAS0, offsetof(struct kvm_vcpu_arch_shared, mas0));
490 DEFINE(VCPU_SHARED_MAS1, offsetof(struct kvm_vcpu_arch_shared, mas1));
491 DEFINE(VCPU_SHARED_MAS2, offsetof(struct kvm_vcpu_arch_shared, mas2));
492 DEFINE(VCPU_SHARED_MAS7_3, offsetof(struct kvm_vcpu_arch_shared, mas7_3));
493 DEFINE(VCPU_SHARED_MAS4, offsetof(struct kvm_vcpu_arch_shared, mas4));
494 DEFINE(VCPU_SHARED_MAS6, offsetof(struct kvm_vcpu_arch_shared, mas6));
495
d30f6e48
SW
496 DEFINE(VCPU_KVM, offsetof(struct kvm_vcpu, kvm));
497 DEFINE(KVM_LPID, offsetof(struct kvm, arch.lpid));
498
00c3a37c 499 /* book3s */
9975f5e3 500#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
de56a948
PM
501 DEFINE(KVM_SDR1, offsetof(struct kvm, arch.sdr1));
502 DEFINE(KVM_HOST_LPID, offsetof(struct kvm, arch.host_lpid));
503 DEFINE(KVM_HOST_LPCR, offsetof(struct kvm, arch.host_lpcr));
504 DEFINE(KVM_HOST_SDR1, offsetof(struct kvm, arch.host_sdr1));
1b400ba0 505 DEFINE(KVM_NEED_FLUSH, offsetof(struct kvm, arch.need_tlb_flush.bits));
699a0ea0 506 DEFINE(KVM_ENABLED_HCALLS, offsetof(struct kvm, arch.enabled_hcalls));
aa04b4cc 507 DEFINE(KVM_LPCR, offsetof(struct kvm, arch.lpcr));
697d3899 508 DEFINE(KVM_VRMA_SLB_V, offsetof(struct kvm, arch.vrma_slb_v));
de56a948
PM
509 DEFINE(VCPU_DSISR, offsetof(struct kvm_vcpu, arch.shregs.dsisr));
510 DEFINE(VCPU_DAR, offsetof(struct kvm_vcpu, arch.shregs.dar));
7657f408 511 DEFINE(VCPU_VPA, offsetof(struct kvm_vcpu, arch.vpa.pinned_addr));
c35635ef 512 DEFINE(VCPU_VPA_DIRTY, offsetof(struct kvm_vcpu, arch.vpa.dirty));
4a157d61 513 DEFINE(VCPU_HEIR, offsetof(struct kvm_vcpu, arch.emul_inst));
de56a948 514#endif
00c3a37c 515#ifdef CONFIG_PPC_BOOK3S
de56a948 516 DEFINE(VCPU_VCPUID, offsetof(struct kvm_vcpu, vcpu_id));
de56a948
PM
517 DEFINE(VCPU_PURR, offsetof(struct kvm_vcpu, arch.purr));
518 DEFINE(VCPU_SPURR, offsetof(struct kvm_vcpu, arch.spurr));
b005255e
MN
519 DEFINE(VCPU_IC, offsetof(struct kvm_vcpu, arch.ic));
520 DEFINE(VCPU_VTB, offsetof(struct kvm_vcpu, arch.vtb));
de56a948
PM
521 DEFINE(VCPU_DSCR, offsetof(struct kvm_vcpu, arch.dscr));
522 DEFINE(VCPU_AMR, offsetof(struct kvm_vcpu, arch.amr));
523 DEFINE(VCPU_UAMOR, offsetof(struct kvm_vcpu, arch.uamor));
b005255e 524 DEFINE(VCPU_IAMR, offsetof(struct kvm_vcpu, arch.iamr));
de56a948
PM
525 DEFINE(VCPU_CTRL, offsetof(struct kvm_vcpu, arch.ctrl));
526 DEFINE(VCPU_DABR, offsetof(struct kvm_vcpu, arch.dabr));
8563bf52 527 DEFINE(VCPU_DABRX, offsetof(struct kvm_vcpu, arch.dabrx));
b005255e
MN
528 DEFINE(VCPU_DAWR, offsetof(struct kvm_vcpu, arch.dawr));
529 DEFINE(VCPU_DAWRX, offsetof(struct kvm_vcpu, arch.dawrx));
530 DEFINE(VCPU_CIABR, offsetof(struct kvm_vcpu, arch.ciabr));
62908905 531 DEFINE(VCPU_HFLAGS, offsetof(struct kvm_vcpu, arch.hflags));
de56a948
PM
532 DEFINE(VCPU_DEC, offsetof(struct kvm_vcpu, arch.dec));
533 DEFINE(VCPU_DEC_EXPIRES, offsetof(struct kvm_vcpu, arch.dec_expires));
aa04b4cc 534 DEFINE(VCPU_PENDING_EXC, offsetof(struct kvm_vcpu, arch.pending_exceptions));
19ccb76a
PM
535 DEFINE(VCPU_CEDED, offsetof(struct kvm_vcpu, arch.ceded));
536 DEFINE(VCPU_PRODDED, offsetof(struct kvm_vcpu, arch.prodded));
de56a948
PM
537 DEFINE(VCPU_MMCR, offsetof(struct kvm_vcpu, arch.mmcr));
538 DEFINE(VCPU_PMC, offsetof(struct kvm_vcpu, arch.pmc));
b005255e 539 DEFINE(VCPU_SPMC, offsetof(struct kvm_vcpu, arch.spmc));
14941789
PM
540 DEFINE(VCPU_SIAR, offsetof(struct kvm_vcpu, arch.siar));
541 DEFINE(VCPU_SDAR, offsetof(struct kvm_vcpu, arch.sdar));
b005255e 542 DEFINE(VCPU_SIER, offsetof(struct kvm_vcpu, arch.sier));
de56a948
PM
543 DEFINE(VCPU_SLB, offsetof(struct kvm_vcpu, arch.slb));
544 DEFINE(VCPU_SLB_MAX, offsetof(struct kvm_vcpu, arch.slb_max));
545 DEFINE(VCPU_SLB_NR, offsetof(struct kvm_vcpu, arch.slb_nr));
de56a948
PM
546 DEFINE(VCPU_FAULT_DSISR, offsetof(struct kvm_vcpu, arch.fault_dsisr));
547 DEFINE(VCPU_FAULT_DAR, offsetof(struct kvm_vcpu, arch.fault_dar));
e5ee5422 548 DEFINE(VCPU_INTR_MSR, offsetof(struct kvm_vcpu, arch.intr_msr));
de56a948
PM
549 DEFINE(VCPU_LAST_INST, offsetof(struct kvm_vcpu, arch.last_inst));
550 DEFINE(VCPU_TRAP, offsetof(struct kvm_vcpu, arch.trap));
0acb9111 551 DEFINE(VCPU_CFAR, offsetof(struct kvm_vcpu, arch.cfar));
4b8473c9 552 DEFINE(VCPU_PPR, offsetof(struct kvm_vcpu, arch.ppr));
b005255e 553 DEFINE(VCPU_FSCR, offsetof(struct kvm_vcpu, arch.fscr));
616dff86 554 DEFINE(VCPU_SHADOW_FSCR, offsetof(struct kvm_vcpu, arch.shadow_fscr));
b005255e 555 DEFINE(VCPU_PSPB, offsetof(struct kvm_vcpu, arch.pspb));
b005255e
MN
556 DEFINE(VCPU_EBBHR, offsetof(struct kvm_vcpu, arch.ebbhr));
557 DEFINE(VCPU_EBBRR, offsetof(struct kvm_vcpu, arch.ebbrr));
558 DEFINE(VCPU_BESCR, offsetof(struct kvm_vcpu, arch.bescr));
559 DEFINE(VCPU_CSIGR, offsetof(struct kvm_vcpu, arch.csigr));
560 DEFINE(VCPU_TACR, offsetof(struct kvm_vcpu, arch.tacr));
561 DEFINE(VCPU_TCSCR, offsetof(struct kvm_vcpu, arch.tcscr));
562 DEFINE(VCPU_ACOP, offsetof(struct kvm_vcpu, arch.acop));
563 DEFINE(VCPU_WORT, offsetof(struct kvm_vcpu, arch.wort));
a2d56020 564 DEFINE(VCPU_SHADOW_SRR1, offsetof(struct kvm_vcpu, arch.shadow_srr1));
371fefd6
PM
565 DEFINE(VCORE_ENTRY_EXIT, offsetof(struct kvmppc_vcore, entry_exit_count));
566 DEFINE(VCORE_NAP_COUNT, offsetof(struct kvmppc_vcore, nap_count));
567 DEFINE(VCORE_IN_GUEST, offsetof(struct kvmppc_vcore, in_guest));
19ccb76a 568 DEFINE(VCORE_NAPPING_THREADS, offsetof(struct kvmppc_vcore, napping_threads));
e0b7ec05 569 DEFINE(VCORE_KVM, offsetof(struct kvmppc_vcore, kvm));
93b0f4dc 570 DEFINE(VCORE_TB_OFFSET, offsetof(struct kvmppc_vcore, tb_offset));
a0144e2a 571 DEFINE(VCORE_LPCR, offsetof(struct kvmppc_vcore, lpcr));
388cc6e1 572 DEFINE(VCORE_PCR, offsetof(struct kvmppc_vcore, pcr));
b005255e 573 DEFINE(VCORE_DPDES, offsetof(struct kvmppc_vcore, dpdes));
de56a948
PM
574 DEFINE(VCPU_SLB_E, offsetof(struct kvmppc_slb, orige));
575 DEFINE(VCPU_SLB_V, offsetof(struct kvmppc_slb, origv));
576 DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
7b490411
MN
577#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
578 DEFINE(VCPU_TFHAR, offsetof(struct kvm_vcpu, arch.tfhar));
579 DEFINE(VCPU_TFIAR, offsetof(struct kvm_vcpu, arch.tfiar));
580 DEFINE(VCPU_TEXASR, offsetof(struct kvm_vcpu, arch.texasr));
581 DEFINE(VCPU_GPR_TM, offsetof(struct kvm_vcpu, arch.gpr_tm));
582 DEFINE(VCPU_FPRS_TM, offsetof(struct kvm_vcpu, arch.fp_tm.fpr));
583 DEFINE(VCPU_VRS_TM, offsetof(struct kvm_vcpu, arch.vr_tm.vr));
584 DEFINE(VCPU_VRSAVE_TM, offsetof(struct kvm_vcpu, arch.vrsave_tm));
585 DEFINE(VCPU_CR_TM, offsetof(struct kvm_vcpu, arch.cr_tm));
586 DEFINE(VCPU_LR_TM, offsetof(struct kvm_vcpu, arch.lr_tm));
587 DEFINE(VCPU_CTR_TM, offsetof(struct kvm_vcpu, arch.ctr_tm));
588 DEFINE(VCPU_AMR_TM, offsetof(struct kvm_vcpu, arch.amr_tm));
589 DEFINE(VCPU_PPR_TM, offsetof(struct kvm_vcpu, arch.ppr_tm));
590 DEFINE(VCPU_DSCR_TM, offsetof(struct kvm_vcpu, arch.dscr_tm));
591 DEFINE(VCPU_TAR_TM, offsetof(struct kvm_vcpu, arch.tar_tm));
592#endif
3c42bf8a
PM
593
594#ifdef CONFIG_PPC_BOOK3S_64
7aa79938 595#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
a2d56020 596 DEFINE(PACA_SVCPU, offsetof(struct paca_struct, shadow_vcpu));
3c42bf8a 597# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
de56a948
PM
598#else
599# define SVCPU_FIELD(x, f)
600#endif
3c42bf8a
PM
601# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
602#else /* 32-bit */
603# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
604# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
605#endif
606
607 SVCPU_FIELD(SVCPU_CR, cr);
608 SVCPU_FIELD(SVCPU_XER, xer);
609 SVCPU_FIELD(SVCPU_CTR, ctr);
610 SVCPU_FIELD(SVCPU_LR, lr);
611 SVCPU_FIELD(SVCPU_PC, pc);
612 SVCPU_FIELD(SVCPU_R0, gpr[0]);
613 SVCPU_FIELD(SVCPU_R1, gpr[1]);
614 SVCPU_FIELD(SVCPU_R2, gpr[2]);
615 SVCPU_FIELD(SVCPU_R3, gpr[3]);
616 SVCPU_FIELD(SVCPU_R4, gpr[4]);
617 SVCPU_FIELD(SVCPU_R5, gpr[5]);
618 SVCPU_FIELD(SVCPU_R6, gpr[6]);
619 SVCPU_FIELD(SVCPU_R7, gpr[7]);
620 SVCPU_FIELD(SVCPU_R8, gpr[8]);
621 SVCPU_FIELD(SVCPU_R9, gpr[9]);
622 SVCPU_FIELD(SVCPU_R10, gpr[10]);
623 SVCPU_FIELD(SVCPU_R11, gpr[11]);
624 SVCPU_FIELD(SVCPU_R12, gpr[12]);
625 SVCPU_FIELD(SVCPU_R13, gpr[13]);
626 SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
627 SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
628 SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
629 SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
0604675f 630#ifdef CONFIG_PPC_BOOK3S_32
3c42bf8a 631 SVCPU_FIELD(SVCPU_SR, sr);
0604675f 632#endif
3c42bf8a
PM
633#ifdef CONFIG_PPC64
634 SVCPU_FIELD(SVCPU_SLB, slb);
635 SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
616dff86 636 SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
3c42bf8a
PM
637#endif
638
639 HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
640 HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
de56a948 641 HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
3c42bf8a
PM
642 HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
643 HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
644 HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
36e7bb38 645 HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
3c42bf8a 646 HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
02143947 647 HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
19ccb76a 648 HSTATE_FIELD(HSTATE_NAPPING, napping);
3c42bf8a 649
9975f5e3 650#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
7657f408
PM
651 HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
652 HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
de56a948 653 HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
371fefd6
PM
654 HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
655 HSTATE_FIELD(HSTATE_XICS_PHYS, xics_phys);
54695c30
BH
656 HSTATE_FIELD(HSTATE_SAVED_XIRR, saved_xirr);
657 HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
e0b7ec05 658 HSTATE_FIELD(HSTATE_PTID, ptid);
9a4fc4ea
ME
659 HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
660 HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
661 HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
662 HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
663 HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
664 HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
665 HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
666 HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
667 HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
668 HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
669 HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
670 HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
671 HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
de56a948
PM
672 HSTATE_FIELD(HSTATE_PURR, host_purr);
673 HSTATE_FIELD(HSTATE_SPURR, host_spurr);
674 HSTATE_FIELD(HSTATE_DSCR, host_dscr);
675 HSTATE_FIELD(HSTATE_DABR, dabr);
676 HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
19ccb76a 677 DEFINE(IPI_PRIORITY, IPI_PRIORITY);
9975f5e3 678#endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
de56a948 679
0acb9111
PM
680#ifdef CONFIG_PPC_BOOK3S_64
681 HSTATE_FIELD(HSTATE_CFAR, cfar);
4b8473c9 682 HSTATE_FIELD(HSTATE_PPR, ppr);
616dff86 683 HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
0acb9111
PM
684#endif /* CONFIG_PPC_BOOK3S_64 */
685
3c42bf8a 686#else /* CONFIG_PPC_BOOK3S */
7e57cba0
AG
687 DEFINE(VCPU_CR, offsetof(struct kvm_vcpu, arch.cr));
688 DEFINE(VCPU_XER, offsetof(struct kvm_vcpu, arch.xer));
0604675f
AG
689 DEFINE(VCPU_LR, offsetof(struct kvm_vcpu, arch.lr));
690 DEFINE(VCPU_CTR, offsetof(struct kvm_vcpu, arch.ctr));
691 DEFINE(VCPU_PC, offsetof(struct kvm_vcpu, arch.pc));
99e99d19 692 DEFINE(VCPU_SPRG9, offsetof(struct kvm_vcpu, arch.sprg9));
0604675f
AG
693 DEFINE(VCPU_LAST_INST, offsetof(struct kvm_vcpu, arch.last_inst));
694 DEFINE(VCPU_FAULT_DEAR, offsetof(struct kvm_vcpu, arch.fault_dear));
695 DEFINE(VCPU_FAULT_ESR, offsetof(struct kvm_vcpu, arch.fault_esr));
15b708be 696 DEFINE(VCPU_CRIT_SAVE, offsetof(struct kvm_vcpu, arch.crit_save));
00c3a37c 697#endif /* CONFIG_PPC_BOOK3S */
3c42bf8a 698#endif /* CONFIG_KVM */
d17051cb
AG
699
700#ifdef CONFIG_KVM_GUEST
701 DEFINE(KVM_MAGIC_SCRATCH1, offsetof(struct kvm_vcpu_arch_shared,
702 scratch1));
703 DEFINE(KVM_MAGIC_SCRATCH2, offsetof(struct kvm_vcpu_arch_shared,
704 scratch2));
705 DEFINE(KVM_MAGIC_SCRATCH3, offsetof(struct kvm_vcpu_arch_shared,
706 scratch3));
707 DEFINE(KVM_MAGIC_INT, offsetof(struct kvm_vcpu_arch_shared,
708 int_pending));
709 DEFINE(KVM_MAGIC_MSR, offsetof(struct kvm_vcpu_arch_shared, msr));
710 DEFINE(KVM_MAGIC_CRITICAL, offsetof(struct kvm_vcpu_arch_shared,
711 critical));
cbe487fa 712 DEFINE(KVM_MAGIC_SR, offsetof(struct kvm_vcpu_arch_shared, sr));
d17051cb
AG
713#endif
714
ca9153a3
IY
715#ifdef CONFIG_44x
716 DEFINE(PGD_T_LOG2, PGD_T_LOG2);
717 DEFINE(PTE_T_LOG2, PTE_T_LOG2);
718#endif
55fd766b 719#ifdef CONFIG_PPC_FSL_BOOK3E
78f62237
KG
720 DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
721 DEFINE(TLBCAM_MAS0, offsetof(struct tlbcam, MAS0));
722 DEFINE(TLBCAM_MAS1, offsetof(struct tlbcam, MAS1));
723 DEFINE(TLBCAM_MAS2, offsetof(struct tlbcam, MAS2));
724 DEFINE(TLBCAM_MAS3, offsetof(struct tlbcam, MAS3));
725 DEFINE(TLBCAM_MAS7, offsetof(struct tlbcam, MAS7));
726#endif
bbf45ba5 727
4cd35f67
SW
728#if defined(CONFIG_KVM) && defined(CONFIG_SPE)
729 DEFINE(VCPU_EVR, offsetof(struct kvm_vcpu, arch.evr[0]));
730 DEFINE(VCPU_ACC, offsetof(struct kvm_vcpu, arch.acc));
731 DEFINE(VCPU_SPEFSCR, offsetof(struct kvm_vcpu, arch.spefscr));
732 DEFINE(VCPU_HOST_SPEFSCR, offsetof(struct kvm_vcpu, arch.host_spefscr));
733#endif
734
d30f6e48
SW
735#ifdef CONFIG_KVM_BOOKE_HV
736 DEFINE(VCPU_HOST_MAS4, offsetof(struct kvm_vcpu, arch.host_mas4));
737 DEFINE(VCPU_HOST_MAS6, offsetof(struct kvm_vcpu, arch.host_mas6));
738 DEFINE(VCPU_EPLC, offsetof(struct kvm_vcpu, arch.eplc));
739#endif
740
73e75b41
HB
741#ifdef CONFIG_KVM_EXIT_TIMING
742 DEFINE(VCPU_TIMING_EXIT_TBU, offsetof(struct kvm_vcpu,
743 arch.timing_exit.tv32.tbu));
744 DEFINE(VCPU_TIMING_EXIT_TBL, offsetof(struct kvm_vcpu,
745 arch.timing_exit.tv32.tbl));
746 DEFINE(VCPU_TIMING_LAST_ENTER_TBU, offsetof(struct kvm_vcpu,
747 arch.timing_last_enter.tv32.tbu));
748 DEFINE(VCPU_TIMING_LAST_ENTER_TBL, offsetof(struct kvm_vcpu,
749 arch.timing_last_enter.tv32.tbl));
750#endif
751
7cba160a
SP
752#ifdef CONFIG_PPC_POWERNV
753 DEFINE(PACA_CORE_IDLE_STATE_PTR,
754 offsetof(struct paca_struct, core_idle_state_ptr));
755 DEFINE(PACA_THREAD_IDLE_STATE,
756 offsetof(struct paca_struct, thread_idle_state));
757 DEFINE(PACA_THREAD_MASK,
758 offsetof(struct paca_struct, thread_mask));
77b54e9f
SP
759 DEFINE(PACA_SUBCORE_SIBLING_MASK,
760 offsetof(struct paca_struct, subcore_sibling_mask));
7cba160a
SP
761#endif
762
14cf11af
PM
763 return 0;
764}