powerpc/mm: Abstract early MMU init in preparation for radix
[linux-block.git] / arch / powerpc / include / asm / reg.h
CommitLineData
14cf11af
PM
1/*
2 * Contains the definition of registers common to all PowerPC variants.
3 * If a register definition has been changed in a different PowerPC
4 * variant, we will case it in #ifndef XXX ... #endif, and have the
5 * number used in the Programming Environments Manual For 32-Bit
6 * Implementations of the PowerPC Architecture (a.k.a. Green Book) here.
7 */
8
9f04b9e3
PM
9#ifndef _ASM_POWERPC_REG_H
10#define _ASM_POWERPC_REG_H
14cf11af 11#ifdef __KERNEL__
14cf11af
PM
12
13#include <linux/stringify.h>
9f04b9e3 14#include <asm/cputable.h>
14cf11af
PM
15
16/* Pickup Book E specific registers. */
17#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
18#include <asm/reg_booke.h>
26ef5c09
DG
19#endif /* CONFIG_BOOKE || CONFIG_40x */
20
39aef685
AF
21#ifdef CONFIG_FSL_EMB_PERFMON
22#include <asm/reg_fsl_emb.h>
23#endif
24
26ef5c09
DG
25#ifdef CONFIG_8xx
26#include <asm/reg_8xx.h>
27#endif /* CONFIG_8xx */
14cf11af 28
9f04b9e3
PM
29#define MSR_SF_LG 63 /* Enable 64 bit mode */
30#define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */
31#define MSR_HV_LG 60 /* Hypervisor state */
97a0aac9
MN
32#define MSR_TS_T_LG 34 /* Trans Mem state: Transactional */
33#define MSR_TS_S_LG 33 /* Trans Mem state: Suspended */
34#define MSR_TS_LG 33 /* Trans Mem state (2 bits) */
35#define MSR_TM_LG 32 /* Trans Mem Available */
9f04b9e3 36#define MSR_VEC_LG 25 /* Enable AltiVec */
ce48b210 37#define MSR_VSX_LG 23 /* Enable VSX */
9f04b9e3
PM
38#define MSR_POW_LG 18 /* Enable Power Management */
39#define MSR_WE_LG 18 /* Wait State Enable */
40#define MSR_TGPR_LG 17 /* TLB Update registers in use */
41#define MSR_CE_LG 17 /* Critical Interrupt Enable */
42#define MSR_ILE_LG 16 /* Interrupt Little Endian */
43#define MSR_EE_LG 15 /* External Interrupt Enable */
44#define MSR_PR_LG 14 /* Problem State / Privilege Level */
45#define MSR_FP_LG 13 /* Floating Point enable */
46#define MSR_ME_LG 12 /* Machine Check Enable */
47#define MSR_FE0_LG 11 /* Floating Exception mode 0 */
48#define MSR_SE_LG 10 /* Single Step */
49#define MSR_BE_LG 9 /* Branch Trace */
50#define MSR_DE_LG 9 /* Debug Exception Enable */
51#define MSR_FE1_LG 8 /* Floating Exception mode 1 */
52#define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */
53#define MSR_IR_LG 5 /* Instruction Relocate */
54#define MSR_DR_LG 4 /* Data Relocate */
55#define MSR_PE_LG 3 /* Protection Enable */
56#define MSR_PX_LG 2 /* Protection Exclusive Mode */
57#define MSR_PMM_LG 2 /* Performance monitor */
58#define MSR_RI_LG 1 /* Recoverable Exception */
59#define MSR_LE_LG 0 /* Little Endian */
14cf11af 60
9f04b9e3
PM
61#ifdef __ASSEMBLY__
62#define __MASK(X) (1<<(X))
63#else
64#define __MASK(X) (1UL<<(X))
65#endif
66
c032524f 67#ifdef CONFIG_PPC64
9f04b9e3
PM
68#define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */
69#define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */
70#define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */
c032524f
PM
71#else
72/* so tests for these bits fail on 32-bit */
73#define MSR_SF 0
74#define MSR_ISF 0
75#define MSR_HV 0
76#endif
77
de2a20aa
CB
78/*
79 * To be used in shared book E/book S, this avoids needing to worry about
80 * book S/book E in shared code
81 */
82#ifndef MSR_SPE
83#define MSR_SPE 0
84#endif
85
9f04b9e3 86#define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */
ce48b210 87#define MSR_VSX __MASK(MSR_VSX_LG) /* Enable VSX */
9f04b9e3
PM
88#define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */
89#define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */
90#define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */
91#define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */
92#define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */
93#define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */
94#define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */
95#define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */
96#define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */
97#define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */
98#define MSR_SE __MASK(MSR_SE_LG) /* Single Step */
99#define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */
100#define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */
101#define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */
102#define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */
103#define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */
104#define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */
105#define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */
106#define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */
fd582ec8 107#ifndef MSR_PMM
9f04b9e3 108#define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */
fd582ec8 109#endif
9f04b9e3
PM
110#define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */
111#define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */
112
97a0aac9
MN
113#define MSR_TM __MASK(MSR_TM_LG) /* Transactional Mem Available */
114#define MSR_TS_N 0 /* Non-transactional */
115#define MSR_TS_S __MASK(MSR_TS_S_LG) /* Transaction Suspended */
116#define MSR_TS_T __MASK(MSR_TS_T_LG) /* Transaction Transactional */
117#define MSR_TS_MASK (MSR_TS_T | MSR_TS_S) /* Transaction State bits */
118#define MSR_TM_ACTIVE(x) (((x) & MSR_TS_MASK) != 0) /* Transaction active? */
d2b9d2a5 119#define MSR_TM_RESV(x) (((x) & MSR_TS_MASK) == MSR_TS_MASK) /* Reserved */
97a0aac9
MN
120#define MSR_TM_TRANSACTIONAL(x) (((x) & MSR_TS_MASK) == MSR_TS_T)
121#define MSR_TM_SUSPENDED(x) (((x) & MSR_TS_MASK) == MSR_TS_S)
122
0257c99c 123#if defined(CONFIG_PPC_BOOK3S_64)
9d4a2925
ME
124#define MSR_64BIT MSR_SF
125
0257c99c 126/* Server variant */
ef1967ff
AB
127#define __MSR (MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF |MSR_HV)
128#ifdef __BIG_ENDIAN__
129#define MSR_ __MSR
8117ac6a 130#define MSR_IDLE (MSR_ME | MSR_SF | MSR_HV)
ef1967ff
AB
131#else
132#define MSR_ (__MSR | MSR_LE)
8117ac6a 133#define MSR_IDLE (MSR_ME | MSR_SF | MSR_HV | MSR_LE)
ef1967ff 134#endif
594bd383
AB
135#define MSR_KERNEL (MSR_ | MSR_64BIT)
136#define MSR_USER32 (MSR_ | MSR_PR | MSR_EE)
137#define MSR_USER64 (MSR_USER32 | MSR_64BIT)
0257c99c 138#elif defined(CONFIG_PPC_BOOK3S_32) || defined(CONFIG_8xx)
14cf11af 139/* Default MSR for kernel mode. */
14cf11af 140#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR)
14cf11af 141#define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
9f04b9e3 142#endif
14cf11af 143
9d4a2925
ME
144#ifndef MSR_64BIT
145#define MSR_64BIT 0
146#endif
147
14cf11af
PM
148/* Floating Point Status and Control Register (FPSCR) Fields */
149#define FPSCR_FX 0x80000000 /* FPU exception summary */
150#define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
151#define FPSCR_VX 0x20000000 /* Invalid operation summary */
152#define FPSCR_OX 0x10000000 /* Overflow exception summary */
153#define FPSCR_UX 0x08000000 /* Underflow exception summary */
154#define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */
155#define FPSCR_XX 0x02000000 /* Inexact exception summary */
156#define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
157#define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
158#define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
159#define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
160#define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
161#define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
162#define FPSCR_FR 0x00040000 /* Fraction rounded */
163#define FPSCR_FI 0x00020000 /* Fraction inexact */
164#define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
165#define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
166#define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
167#define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
168#define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
169#define FPSCR_VE 0x00000080 /* Invalid op exception enable */
170#define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
171#define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
172#define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
173#define FPSCR_XE 0x00000008 /* FP inexact exception enable */
174#define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
175#define FPSCR_RN 0x00000003 /* FPU rounding control */
176
39fd0932
KG
177/* Bit definitions for SPEFSCR. */
178#define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */
179#define SPEFSCR_OVH 0x40000000 /* Integer overflow high */
180#define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */
181#define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */
182#define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */
183#define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */
184#define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */
185#define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */
186#define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */
187#define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */
188#define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */
189#define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */
190#define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */
191#define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */
192#define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */
193#define SPEFSCR_OV 0x00004000 /* Integer overflow */
194#define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */
195#define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */
196#define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */
197#define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */
198#define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */
199#define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */
200#define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */
201#define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */
202#define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */
203#define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */
204#define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */
205#define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */
206
14cf11af 207/* Special Purpose Registers (SPRNs)*/
6edc642e
THFL
208
209#ifdef CONFIG_40x
210#define SPRN_PID 0x3B1 /* Process ID */
211#else
212#define SPRN_PID 0x030 /* Process ID */
213#ifdef CONFIG_BOOKE
214#define SPRN_PID0 SPRN_PID/* Process ID Register 0 */
215#endif
216#endif
217
14cf11af 218#define SPRN_CTR 0x009 /* Count Register */
4c198557 219#define SPRN_DSCR 0x11
48404f2e 220#define SPRN_CFAR 0x1c /* Come From Address Register */
de56a948
PM
221#define SPRN_AMR 0x1d /* Authority Mask Register */
222#define SPRN_UAMOR 0x9d /* User Authority Mask Override Register */
223#define SPRN_AMOR 0x15d /* Authority Mask Override Register */
851d2e2f 224#define SPRN_ACOP 0x1F /* Available Coprocessor Register */
97a0aac9
MN
225#define SPRN_TFIAR 0x81 /* Transaction Failure Inst Addr */
226#define SPRN_TEXASR 0x82 /* Transaction EXception & Summary */
227#define SPRN_TEXASRU 0x83 /* '' '' '' Upper 32 */
56758e3c 228#define TEXASR_FS __MASK(63-36) /* TEXASR Failure Summary */
97a0aac9 229#define SPRN_TFHAR 0x80 /* Transaction Failure Handler Addr */
9f04b9e3
PM
230#define SPRN_CTRLF 0x088
231#define SPRN_CTRLT 0x098
c902be71
AB
232#define CTRL_CT 0xc0000000 /* current thread */
233#define CTRL_CT0 0x80000000 /* thread 0 */
234#define CTRL_CT1 0x40000000 /* thread 1 */
235#define CTRL_TE 0x00c00000 /* thread enable */
9f04b9e3 236#define CTRL_RUNLATCH 0x1
a8190a59 237#define SPRN_DAWR 0xB4
e2186023 238#define SPRN_RPR 0xBA /* Relative Priority Register */
b005255e
MN
239#define SPRN_CIABR 0xBB
240#define CIABR_PRIV 0x3
241#define CIABR_PRIV_USER 1
242#define CIABR_PRIV_SUPER 2
243#define CIABR_PRIV_HYPER 3
a8190a59 244#define SPRN_DAWRX 0xBC
8563bf52
PM
245#define DAWRX_USER __MASK(0)
246#define DAWRX_KERNEL __MASK(1)
247#define DAWRX_HYP __MASK(2)
248#define DAWRX_WTI __MASK(3)
249#define DAWRX_WT __MASK(4)
250#define DAWRX_DR __MASK(5)
251#define DAWRX_DW __MASK(6)
14cf11af 252#define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
d49747bd 253#define SPRN_DABR2 0x13D /* e300 */
9176c0b1 254#define SPRN_DABRX 0x3F7 /* Data Address Breakpoint Register Extension */
8563bf52
PM
255#define DABRX_USER __MASK(0)
256#define DABRX_KERNEL __MASK(1)
257#define DABRX_HYP __MASK(2)
258#define DABRX_BTI __MASK(3)
4474ef05 259#define DABRX_ALL (DABRX_BTI | DABRX_HYP | DABRX_KERNEL | DABRX_USER)
14cf11af 260#define SPRN_DAR 0x013 /* Data Address Register */
d49747bd 261#define SPRN_DBCR 0x136 /* e300 Data Breakpoint Control Reg */
d6b89a19 262#define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
14cf11af
PM
263#define DSISR_NOHPTE 0x40000000 /* no translation found */
264#define DSISR_PROTFAULT 0x08000000 /* protection fault */
265#define DSISR_ISSTORE 0x02000000 /* access was a store */
266#define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */
376af594 267#define DSISR_NOSEGMENT 0x00200000 /* SLB miss */
697d3899 268#define DSISR_KEYFAULT 0x00200000 /* Key fault */
14cf11af
PM
269#define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */
270#define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */
271#define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */
272#define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */
93b0f4dc 273#define SPRN_TBU40 0x11E /* Timebase upper 40 bits (hyper, R/W) */
f050982a 274#define SPRN_SPURR 0x134 /* Scaled PURR */
50fb8ebe
BH
275#define SPRN_HSPRG0 0x130 /* Hypervisor Scratch 0 */
276#define SPRN_HSPRG1 0x131 /* Hypervisor Scratch 1 */
277#define SPRN_HDSISR 0x132
278#define SPRN_HDAR 0x133
279#define SPRN_HDEC 0x136 /* Hypervisor Decrementer */
14cf11af 280#define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */
50fb8ebe
BH
281#define SPRN_RMOR 0x138 /* Real mode offset register */
282#define SPRN_HRMOR 0x139 /* Real mode offset register */
283#define SPRN_HSRR0 0x13A /* Hypervisor Save/Restore 0 */
284#define SPRN_HSRR1 0x13B /* Hypervisor Save/Restore 1 */
b005255e
MN
285#define SPRN_IC 0x350 /* Virtual Instruction Count */
286#define SPRN_VTB 0x351 /* Virtual Time Base */
e2186023 287#define SPRN_LDBAR 0x352 /* LD Base Address Register */
b3d627a5
VS
288#define SPRN_PMICR 0x354 /* Power Management Idle Control Reg */
289#define SPRN_PMSR 0x355 /* Power Management Status Reg */
e2186023 290#define SPRN_PMMAR 0x356 /* Power Management Memory Activity Register */
b3d627a5
VS
291#define SPRN_PMCR 0x374 /* Power Management Control Register */
292
74e400ce
MN
293/* HFSCR and FSCR bit numbers are the same */
294#define FSCR_TAR_LG 8 /* Enable Target Address Register */
295#define FSCR_EBB_LG 7 /* Enable Event Based Branching */
296#define FSCR_TM_LG 5 /* Enable Transactional Memory */
9f24b0c9
PM
297#define FSCR_BHRB_LG 4 /* Enable Branch History Rolling Buffer*/
298#define FSCR_PM_LG 3 /* Enable prob/priv access to PMU SPRs */
74e400ce
MN
299#define FSCR_DSCR_LG 2 /* Enable Data Stream Control Register */
300#define FSCR_VECVSX_LG 1 /* Enable VMX/VSX */
301#define FSCR_FP_LG 0 /* Enable Floating Point */
2468dcf6 302#define SPRN_FSCR 0x099 /* Facility Status & Control Register */
74e400ce
MN
303#define FSCR_TAR __MASK(FSCR_TAR_LG)
304#define FSCR_EBB __MASK(FSCR_EBB_LG)
305#define FSCR_DSCR __MASK(FSCR_DSCR_LG)
04b418c9 306#define SPRN_HFSCR 0xbe /* HV=1 Facility Status & Control Register */
74e400ce
MN
307#define HFSCR_TAR __MASK(FSCR_TAR_LG)
308#define HFSCR_EBB __MASK(FSCR_EBB_LG)
309#define HFSCR_TM __MASK(FSCR_TM_LG)
310#define HFSCR_PM __MASK(FSCR_PM_LG)
311#define HFSCR_BHRB __MASK(FSCR_BHRB_LG)
312#define HFSCR_DSCR __MASK(FSCR_DSCR_LG)
313#define HFSCR_VECVSX __MASK(FSCR_VECVSX_LG)
314#define HFSCR_FP __MASK(FSCR_FP_LG)
2468dcf6 315#define SPRN_TAR 0x32f /* Target Address Register */
1199919b 316#define SPRN_LPCR 0x13E /* LPAR Control Register */
50fb8ebe
BH
317#define LPCR_VPM0 (1ul << (63-0))
318#define LPCR_VPM1 (1ul << (63-1))
319#define LPCR_ISL (1ul << (63-2))
923c53ca 320#define LPCR_VC_SH (63-2)
50fb8ebe 321#define LPCR_DPFD_SH (63-11)
a0144e2a 322#define LPCR_DPFD (7ul << LPCR_DPFD_SH)
da9d1d7f 323#define LPCR_VRMASD (0x1ful << (63-16))
50fb8ebe
BH
324#define LPCR_VRMA_L (1ul << (63-12))
325#define LPCR_VRMA_LP0 (1ul << (63-15))
326#define LPCR_VRMA_LP1 (1ul << (63-16))
923c53ca 327#define LPCR_VRMASD_SH (63-16)
50fb8ebe 328#define LPCR_RMLS 0x1C000000 /* impl dependent rmo limit sel */
aa04b4cc 329#define LPCR_RMLS_SH (63-37)
50fb8ebe 330#define LPCR_ILE 0x02000000 /* !HV irqs set MSR:LE */
e0622bd9 331#define LPCR_AIL 0x01800000 /* Alternate interrupt location */
b0302722
MN
332#define LPCR_AIL_0 0x00000000 /* MMU off exception offset 0x0 */
333#define LPCR_AIL_3 0x01800000 /* MMU on exception offset 0xc00...4xxx */
e0622bd9 334#define LPCR_ONL 0x00040000 /* online - PURR/SPURR count */
aa31e843
PM
335#define LPCR_PECE 0x0001f000 /* powersave exit cause enable */
336#define LPCR_PECEDP 0x00010000 /* directed priv dbells cause exit */
337#define LPCR_PECEDH 0x00008000 /* directed hyp dbells cause exit */
50fb8ebe
BH
338#define LPCR_PECE0 0x00004000 /* ext. exceptions can cause exit */
339#define LPCR_PECE1 0x00002000 /* decrementer can cause exit */
340#define LPCR_PECE2 0x00001000 /* machine check etc can cause exit */
341#define LPCR_MER 0x00000800 /* Mediated External Exception */
4619ac88 342#define LPCR_MER_SH 11
a0144e2a 343#define LPCR_TC 0x00000200 /* Translation control */
923c53ca 344#define LPCR_LPES 0x0000000c
50fb8ebe
BH
345#define LPCR_LPES0 0x00000008 /* LPAR Env selector 0 */
346#define LPCR_LPES1 0x00000004 /* LPAR Env selector 1 */
923c53ca 347#define LPCR_LPES_SH 2
50fb8ebe
BH
348#define LPCR_RMI 0x00000002 /* real mode is cache inhibit */
349#define LPCR_HDICE 0x00000001 /* Hyp Decr enable (HV,PR,EE) */
d30f6e48 350#ifndef SPRN_LPID
50fb8ebe 351#define SPRN_LPID 0x13F /* Logical Partition Identifier */
d30f6e48 352#endif
de56a948 353#define LPID_RSVD 0x3ff /* Reserved LPID for partn switching */
50fb8ebe
BH
354#define SPRN_HMER 0x150 /* Hardware m? error recovery */
355#define SPRN_HMEER 0x151 /* Hardware m? enable error recovery */
388cc6e1
PM
356#define SPRN_PCR 0x152 /* Processor compatibility register */
357#define PCR_VEC_DIS (1ul << (63-0)) /* Vec. disable (bit NA since POWER8) */
358#define PCR_VSX_DIS (1ul << (63-1)) /* VSX disable (bit NA since POWER8) */
5557ae0e
PM
359#define PCR_TM_DIS (1ul << (63-2)) /* Trans. memory disable (POWER8) */
360#define PCR_ARCH_206 0x4 /* Architecture 2.06 */
388cc6e1 361#define PCR_ARCH_205 0x2 /* Architecture 2.05 */
50fb8ebe
BH
362#define SPRN_HEIR 0x153 /* Hypervisor Emulated Instruction Register */
363#define SPRN_TLBINDEXR 0x154 /* P7 TLB control register */
364#define SPRN_TLBVPNR 0x155 /* P7 TLB control register */
365#define SPRN_TLBRPNR 0x156 /* P7 TLB control register */
366#define SPRN_TLBLPIDR 0x157 /* P7 TLB control register */
14cf11af
PM
367#define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
368#define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
369#define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
370#define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
371#define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
372#define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
373#define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
374#define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
375#define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
376#define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
377#define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
378#define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
379#define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
380#define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
381#define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
382#define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */
13e7a8e8 383#define SPRN_PPR 0x380 /* SMT Thread status Register */
77b54e9f 384#define SPRN_TSCR 0x399 /* Thread Switch Control Register */
14cf11af
PM
385
386#define SPRN_DEC 0x016 /* Decrement Register */
446957ba 387#define SPRN_DER 0x095 /* Debug Enable Register */
14cf11af
PM
388#define DER_RSTE 0x40000000 /* Reset Interrupt */
389#define DER_CHSTPE 0x20000000 /* Check Stop */
390#define DER_MCIE 0x10000000 /* Machine Check Interrupt */
391#define DER_EXTIE 0x02000000 /* External Interrupt */
392#define DER_ALIE 0x01000000 /* Alignment Interrupt */
393#define DER_PRIE 0x00800000 /* Program Interrupt */
394#define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */
395#define DER_DECIE 0x00200000 /* Decrementer Interrupt */
396#define DER_SYSIE 0x00040000 /* System Call Interrupt */
397#define DER_TRE 0x00020000 /* Trace Interrupt */
398#define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */
399#define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */
400#define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */
401#define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */
402#define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */
403#define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */
404#define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */
405#define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */
406#define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */
407#define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
b005255e
MN
408#define SPRN_DHDES 0x0B1 /* Directed Hyp. Doorbell Exc. State */
409#define SPRN_DPDES 0x0B0 /* Directed Priv. Doorbell Exc. State */
14cf11af
PM
410#define SPRN_EAR 0x11A /* External Address Register */
411#define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
446957ba 412#define SPRN_HASH2 0x3D3 /* Secondary Hash Address Register */
14cf11af 413#define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
969391c5 414#define HID0_HDICE_SH (63 - 23) /* 970 HDEC interrupt enable */
14cf11af
PM
415#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
416#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
417#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
418#define HID0_SBCLK (1<<27)
419#define HID0_EICE (1<<26)
420#define HID0_TBEN (1<<26) /* Timebase enable - 745x */
421#define HID0_ECLK (1<<25)
422#define HID0_PAR (1<<24)
423#define HID0_STEN (1<<24) /* Software table search enable - 745x */
424#define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */
425#define HID0_DOZE (1<<23)
426#define HID0_NAP (1<<22)
427#define HID0_SLEEP (1<<21)
428#define HID0_DPM (1<<20)
429#define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */
430#define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */
431#define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/
432#define HID0_ICE (1<<15) /* Instruction Cache Enable */
433#define HID0_DCE (1<<14) /* Data Cache Enable */
434#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
435#define HID0_DLOCK (1<<12) /* Data Cache Lock */
436#define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
437#define HID0_DCI (1<<10) /* Data Cache Invalidate */
438#define HID0_SPD (1<<9) /* Speculative disable */
439#define HID0_DAPUEN (1<<8) /* Debug APU enable */
440#define HID0_SGE (1<<7) /* Store Gathering Enable */
441#define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */
fc4033b2 442#define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
14cf11af
PM
443#define HID0_LRSTK (1<<4) /* Link register stack - 745x */
444#define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */
445#define HID0_ABE (1<<3) /* Address Broadcast Enable */
446#define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */
447#define HID0_BHTE (1<<2) /* Branch History Table Enable */
448#define HID0_BTCD (1<<1) /* Branch target cache disable */
449#define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */
450#define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */
e2186023
ME
451/* POWER8 HID0 bits */
452#define HID0_POWER8_4LPARMODE __MASK(61)
453#define HID0_POWER8_2LPARMODE __MASK(57)
454#define HID0_POWER8_1TO2LPAR __MASK(52)
455#define HID0_POWER8_1TO4LPAR __MASK(51)
456#define HID0_POWER8_DYNLPARDIS __MASK(48)
14cf11af
PM
457
458#define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
86985db6 459#ifdef CONFIG_6xx
14cf11af
PM
460#define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */
461#define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */
462#define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */
463#define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */
464#define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */
465#define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */
466#define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */
467#define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */
468#define HID1_PS (1<<16) /* 750FX PLL selection */
86985db6 469#endif
14cf11af 470#define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */
d6d549b2 471#define SPRN_HID2_GEKKO 0x398 /* Gekko HID2 Register */
14cf11af 472#define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
d49747bd
SW
473#define SPRN_IABR2 0x3FA /* 83xx */
474#define SPRN_IBCR 0x135 /* 83xx Insn Breakpoint Control Reg */
b005255e 475#define SPRN_IAMR 0x03D /* Instr. Authority Mask Reg */
14cf11af 476#define SPRN_HID4 0x3F4 /* 970 HID4 */
969391c5
PM
477#define HID4_LPES0 (1ul << (63-0)) /* LPAR env. sel. bit 0 */
478#define HID4_RMLS2_SH (63 - 2) /* Real mode limit bottom 2 bits */
479#define HID4_LPID5_SH (63 - 6) /* partition ID bottom 4 bits */
480#define HID4_RMOR_SH (63 - 22) /* real mode offset (16 bits) */
a0144e2a 481#define HID4_RMOR (0xFFFFul << HID4_RMOR_SH)
969391c5
PM
482#define HID4_LPES1 (1 << (63-57)) /* LPAR env. sel. bit 1 */
483#define HID4_RMLS0_SH (63 - 58) /* Real mode limit top bit */
484#define HID4_LPID1_SH 0 /* partition ID top 2 bits */
d6d549b2 485#define SPRN_HID4_GEKKO 0x3F3 /* Gekko HID4 */
14cf11af 486#define SPRN_HID5 0x3F6 /* 970 HID5 */
d6b89a19
MN
487#define SPRN_HID6 0x3F9 /* BE HID 6 */
488#define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */
489#define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */
490#define SPRN_TSC_CELL 0x399 /* Thread switch control on Cell */
491#define TSC_CELL_DEC_ENABLE_0 0x400000 /* Decrementer Interrupt */
492#define TSC_CELL_DEC_ENABLE_1 0x200000 /* Decrementer Interrupt */
493#define TSC_CELL_EE_ENABLE 0x100000 /* External Interrupt */
494#define TSC_CELL_EE_BOOST 0x080000 /* External Interrupt Boost */
495#define SPRN_TSC 0x3FD /* Thread switch control on others */
496#define SPRN_TST 0x3FC /* Thread switch timeout on others */
14cf11af
PM
497#if !defined(SPRN_IAC1) && !defined(SPRN_IAC2)
498#define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
499#define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
500#endif
501#define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
502#define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
503#define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
504#define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
505#define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
506#define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
507#define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
508#define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
509#define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
510#define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
511#define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
512#define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
513#define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
514#define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
515#define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
516#define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
517#define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
518#define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
519#define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */
520#define ICTRL_EICE 0x08000000 /* enable icache parity errs */
521#define ICTRL_EDC 0x04000000 /* enable dcache parity errs */
522#define ICTRL_EICP 0x00000100 /* enable icache par. check */
523#define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
524#define SPRN_IMMR 0x27E /* Internal Memory Map Register */
446957ba 525#define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Register */
14cf11af
PM
526#define SPRN_L2CR2 0x3f8
527#define L2CR_L2E 0x80000000 /* L2 enable */
528#define L2CR_L2PE 0x40000000 /* L2 parity enable */
529#define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */
530#define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */
531#define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */
532#define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */
533#define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */
534#define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */
535#define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */
536#define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */
537#define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */
538#define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */
539#define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */
540#define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */
541#define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */
542#define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */
543#define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */
544#define L2CR_L2DO 0x00400000 /* L2 data only */
545#define L2CR_L2I 0x00200000 /* L2 global invalidate */
546#define L2CR_L2CTL 0x00100000 /* L2 RAM control */
547#define L2CR_L2WT 0x00080000 /* L2 write-through */
548#define L2CR_L2TS 0x00040000 /* L2 test support */
549#define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */
550#define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */
551#define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */
552#define L2CR_L2SL 0x00008000 /* L2 DLL slow */
553#define L2CR_L2DF 0x00004000 /* L2 differential clock */
554#define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */
555#define L2CR_L2IP 0x00000001 /* L2 GI in progress */
556#define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */
557#define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */
558#define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */
559#define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */
446957ba 560#define SPRN_L3CR 0x3FA /* Level 3 Cache Control Register */
14cf11af
PM
561#define L3CR_L3E 0x80000000 /* L3 enable */
562#define L3CR_L3PE 0x40000000 /* L3 data parity enable */
563#define L3CR_L3APE 0x20000000 /* L3 addr parity enable */
564#define L3CR_L3SIZ 0x10000000 /* L3 size */
565#define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */
566#define L3CR_L3RES 0x04000000 /* L3 special reserved bit */
567#define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */
568#define L3CR_L3IO 0x00400000 /* L3 instruction only */
569#define L3CR_L3SPO 0x00040000 /* L3 sample point override */
570#define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */
571#define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */
572#define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */
573#define L3CR_L3HWF 0x00000800 /* L3 hardware flush */
574#define L3CR_L3I 0x00000400 /* L3 global invalidate */
575#define L3CR_L3RT 0x00000300 /* L3 SRAM type */
576#define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */
577#define L3CR_L3DO 0x00000040 /* L3 data only mode */
578#define L3CR_PMEN 0x00000004 /* L3 private memory enable */
579#define L3CR_PMSIZ 0x00000001 /* L3 private memory size */
9f04b9e3 580
14cf11af
PM
581#define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */
582#define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */
583#define SPRN_LDSTCR 0x3f8 /* Load/Store control register */
584#define SPRN_LDSTDB 0x3f4 /* */
585#define SPRN_LR 0x008 /* Link Register */
14cf11af
PM
586#ifndef SPRN_PIR
587#define SPRN_PIR 0x3FF /* Processor Identification Register */
588#endif
42d02b81 589#define SPRN_TIR 0x1BE /* Thread Identification Register */
e9983344 590#define SPRN_PTCR 0x1D0 /* Partition table control Register */
b005255e 591#define SPRN_PSPB 0x09F /* Problem State Priority Boost reg */
14cf11af
PM
592#define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */
593#define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */
d6b89a19 594#define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */
14cf11af
PM
595#define SPRN_PVR 0x11F /* Processor Version Register */
596#define SPRN_RPA 0x3D6 /* Required Physical Address Register */
597#define SPRN_SDA 0x3BF /* Sampled Data Address Register */
598#define SPRN_SDR1 0x019 /* MMU Hash Base Register */
799d6046 599#define SPRN_ASR 0x118 /* Address Space Register */
14cf11af
PM
600#define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
601#define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
602#define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
603#define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
604#define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
18ad51dd 605#define SPRN_USPRG3 0x103 /* SPRG3 userspace read */
14cf11af 606#define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
9d378dfa 607#define SPRN_USPRG4 0x104 /* SPRG4 userspace read */
14cf11af 608#define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
9d378dfa 609#define SPRN_USPRG5 0x105 /* SPRG5 userspace read */
14cf11af 610#define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
9d378dfa 611#define SPRN_USPRG6 0x106 /* SPRG6 userspace read */
14cf11af 612#define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
9d378dfa 613#define SPRN_USPRG7 0x107 /* SPRG7 userspace read */
14cf11af
PM
614#define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
615#define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
342d3db7
PM
616#define SRR1_ISI_NOPT 0x40000000 /* ISI: Not found in hash */
617#define SRR1_ISI_N_OR_G 0x10000000 /* ISI: Access is no-exec or G */
618#define SRR1_ISI_PROT 0x08000000 /* ISI: Other protection fault */
c902be71 619#define SRR1_WAKEMASK 0x00380000 /* reason for wakeup */
755563bc 620#define SRR1_WAKEMASK_P8 0x003c0000 /* reason for wakeup on POWER8 */
c902be71
AB
621#define SRR1_WAKESYSERR 0x00300000 /* System error */
622#define SRR1_WAKEEE 0x00200000 /* External interrupt */
623#define SRR1_WAKEMT 0x00280000 /* mtctrl */
50fb8ebe 624#define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */
c902be71 625#define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */
755563bc 626#define SRR1_WAKEDBELL 0x00140000 /* Privileged doorbell on P8 */
c902be71 627#define SRR1_WAKETHERM 0x00100000 /* Thermal management interrupt */
50fb8ebe 628#define SRR1_WAKERESET 0x00100000 /* System reset */
755563bc 629#define SRR1_WAKEHDBELL 0x000c0000 /* Hypervisor doorbell on P8 */
50fb8ebe
BH
630#define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask [46:47] */
631#define SRR1_WS_DEEPEST 0x00030000 /* Some resources not maintained,
632 * may not be recoverable */
633#define SRR1_WS_DEEPER 0x00020000 /* Some resources not maintained */
634#define SRR1_WS_DEEP 0x00010000 /* All resources maintained */
25a8a02d 635#define SRR1_PROGFPE 0x00100000 /* Floating Point Enabled */
28c483b6 636#define SRR1_PROGILL 0x00080000 /* Illegal instruction */
25a8a02d
AG
637#define SRR1_PROGPRIV 0x00040000 /* Privileged instruction */
638#define SRR1_PROGTRAP 0x00020000 /* Trap */
639#define SRR1_PROGADDR 0x00010000 /* SRR0 contains subsequent addr */
50fb8ebe 640
acf7d768
BH
641#define SPRN_HSRR0 0x13A /* Save/Restore Register 0 */
642#define SPRN_HSRR1 0x13B /* Save/Restore Register 1 */
b92a66a6 643#define HSRR1_DENORM 0x00100000 /* Denorm exception */
c902be71 644
c388cfeb
OJ
645#define SPRN_TBCTL 0x35f /* PA6T Timebase control register */
646#define TBCTL_FREEZE 0x0000000000000000ull /* Freeze all tbs */
647#define TBCTL_RESTART 0x0000000100000000ull /* Restart all tbs */
648#define TBCTL_UPDATE_UPPER 0x0000000200000000ull /* Set upper 32 bits */
649#define TBCTL_UPDATE_LOWER 0x0000000300000000ull /* Set lower 32 bits */
650
14cf11af
PM
651#ifndef SPRN_SVR
652#define SPRN_SVR 0x11E /* System Version Register */
653#endif
654#define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
655/* these bits were defined in inverted endian sense originally, ugh, confusing */
656#define THRM1_TIN (1 << 31)
657#define THRM1_TIV (1 << 30)
658#define THRM1_THRES(x) ((x&0x7f)<<23)
659#define THRM3_SITV(x) ((x&0x3fff)<<1)
660#define THRM1_TID (1<<2)
661#define THRM1_TIE (1<<1)
662#define THRM1_V (1<<0)
663#define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
664#define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
665#define THRM3_E (1<<0)
666#define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
667#define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
668#define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
669#define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
670#define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
671#define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
672#define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
673#define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
674#define SPRN_VRSAVE 0x100 /* Vector Register Save Register */
675#define SPRN_XER 0x001 /* Fixed Point Exception Register */
676
d6d549b2
AG
677#define SPRN_MMCR0_GEKKO 0x3B8 /* Gekko Monitor Mode Control Register 0 */
678#define SPRN_MMCR1_GEKKO 0x3BC /* Gekko Monitor Mode Control Register 1 */
679#define SPRN_PMC1_GEKKO 0x3B9 /* Gekko Performance Monitor Control 1 */
680#define SPRN_PMC2_GEKKO 0x3BA /* Gekko Performance Monitor Control 2 */
681#define SPRN_PMC3_GEKKO 0x3BD /* Gekko Performance Monitor Control 3 */
682#define SPRN_PMC4_GEKKO 0x3BE /* Gekko Performance Monitor Control 4 */
683#define SPRN_WPAR_GEKKO 0x399 /* Gekko Write Pipe Address Register */
684
4350147a
BH
685#define SPRN_SCOMC 0x114 /* SCOM Access Control */
686#define SPRN_SCOMD 0x115 /* SCOM Access DATA */
687
9f04b9e3
PM
688/* Performance monitor SPRs */
689#ifdef CONFIG_PPC64
690#define SPRN_MMCR0 795
691#define MMCR0_FC 0x80000000UL /* freeze counters */
692#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
693#define MMCR0_KERNEL_DISABLE MMCR0_FCS
694#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
695#define MMCR0_PROBLEM_DISABLE MMCR0_FCP
696#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
697#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
9bc01a9b
PM
698#define MMCR0_PMXE ASM_CONST(0x04000000) /* perf mon exception enable */
699#define MMCR0_FCECE ASM_CONST(0x02000000) /* freeze ctrs on enabled cond or event */
9f04b9e3 700#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
76cb8a78 701#define MMCR0_BHRBA 0x00200000UL /* BHRB Access allowed in userspace */
330a1eb7
ME
702#define MMCR0_EBE 0x00100000UL /* Event based branch enable */
703#define MMCR0_PMCC 0x000c0000UL /* PMC control */
704#define MMCR0_PMCC_U6 0x00080000UL /* PMC1-6 are R/W by user (PR) */
9f04b9e3 705#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
9bc01a9b 706#define MMCR0_PMCjCE ASM_CONST(0x00004000) /* PMCj count enable*/
9f04b9e3 707#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
9bc01a9b
PM
708#define MMCR0_PMAO_SYNC ASM_CONST(0x00000800) /* PMU intr is synchronous */
709#define MMCR0_C56RUN ASM_CONST(0x00000100) /* PMC5/6 count when RUN=0 */
710/* performance monitor alert has occurred, set to 0 after handling exception */
711#define MMCR0_PMAO ASM_CONST(0x00000080)
9f04b9e3 712#define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */
7a7a41f9 713#define MMCR0_FC56 0x00000010UL /* freeze counters 5 and 6 */
9f04b9e3
PM
714#define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */
715#define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */
716#define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */
717#define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */
718#define SPRN_MMCR1 798
240686c1 719#define SPRN_MMCR2 769
9f04b9e3 720#define SPRN_MMCRA 0x312
0bbd0d4b 721#define MMCRA_SDSYNC 0x80000000UL /* SDAR synced with SIAR */
81cd5ae3
AB
722#define MMCRA_SDAR_DCACHE_MISS 0x40000000UL
723#define MMCRA_SDAR_ERAT_MISS 0x20000000UL
9f04b9e3
PM
724#define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */
725#define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */
078f1940 726#define MMCRA_SLOT 0x07000000UL /* SLOT bits (37-39) */
727#define MMCRA_SLOT_SHIFT 24
9f04b9e3 728#define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */
0bbd0d4b 729#define POWER6_MMCRA_SDSYNC 0x0000080000000000ULL /* SDAR/SIAR synced */
e78dbc80
MN
730#define POWER6_MMCRA_SIHV 0x0000040000000000ULL
731#define POWER6_MMCRA_SIPR 0x0000020000000000ULL
732#define POWER6_MMCRA_THRM 0x00000020UL
733#define POWER6_MMCRA_OTHER 0x0000000EUL
e6878835 734
735#define POWER7P_MMCRA_SIAR_VALID 0x10000000 /* P7+ SIAR contents valid */
736#define POWER7P_MMCRA_SDAR_VALID 0x08000000 /* P7+ SDAR contents valid */
737
240686c1
ME
738#define SPRN_MMCRH 316 /* Hypervisor monitor mode control register */
739#define SPRN_MMCRS 894 /* Supervisor monitor mode control register */
740#define SPRN_MMCRC 851 /* Core monitor mode control register */
9353374b
ME
741#define SPRN_EBBHR 804 /* Event based branch handler register */
742#define SPRN_EBBRR 805 /* Event based branch return register */
743#define SPRN_BESCR 806 /* Branch event status and control register */
c2e37a26 744#define BESCR_GE 0x8000000000000000ULL /* Global Enable */
b005255e 745#define SPRN_WORT 895 /* Workload optimization register - thread */
77b54e9f 746#define SPRN_WORC 863 /* Workload optimization register - core */
240686c1 747
9f04b9e3
PM
748#define SPRN_PMC1 787
749#define SPRN_PMC2 788
750#define SPRN_PMC3 789
751#define SPRN_PMC4 790
752#define SPRN_PMC5 791
753#define SPRN_PMC6 792
754#define SPRN_PMC7 793
755#define SPRN_PMC8 794
756#define SPRN_SIAR 780
757#define SPRN_SDAR 781
8f61aa32
ME
758#define SPRN_SIER 784
759#define SIER_SIPR 0x2000000 /* Sampled MSR_PR */
760#define SIER_SIHV 0x1000000 /* Sampled MSR_HV */
761#define SIER_SIAR_VALID 0x0400000 /* SIAR contents valid */
762#define SIER_SDAR_VALID 0x0200000 /* SDAR contents valid */
b005255e
MN
763#define SPRN_TACR 888
764#define SPRN_TCSCR 889
765#define SPRN_CSIGR 890
766#define SPRN_SPMC1 892
767#define SPRN_SPMC2 893
9f04b9e3 768
330a1eb7
ME
769/* When EBB is enabled, some of MMCR0/MMCR2/SIER are user accessible */
770#define MMCR0_USER_MASK (MMCR0_FC | MMCR0_PMXE | MMCR0_PMAO)
771#define MMCR2_USER_MASK 0x4020100804020000UL /* (FC1P|FC2P|FC3P|FC4P|FC5P|FC6P) */
772#define SIER_USER_MASK 0x7fffffUL
773
25fc530e
OJ
774#define SPRN_PA6T_MMCR0 795
775#define PA6T_MMCR0_EN0 0x0000000000000001UL
776#define PA6T_MMCR0_EN1 0x0000000000000002UL
777#define PA6T_MMCR0_EN2 0x0000000000000004UL
778#define PA6T_MMCR0_EN3 0x0000000000000008UL
779#define PA6T_MMCR0_EN4 0x0000000000000010UL
780#define PA6T_MMCR0_EN5 0x0000000000000020UL
781#define PA6T_MMCR0_SUPEN 0x0000000000000040UL
782#define PA6T_MMCR0_PREN 0x0000000000000080UL
783#define PA6T_MMCR0_HYPEN 0x0000000000000100UL
784#define PA6T_MMCR0_FCM0 0x0000000000000200UL
785#define PA6T_MMCR0_FCM1 0x0000000000000400UL
786#define PA6T_MMCR0_INTGEN 0x0000000000000800UL
787#define PA6T_MMCR0_INTEN0 0x0000000000001000UL
788#define PA6T_MMCR0_INTEN1 0x0000000000002000UL
789#define PA6T_MMCR0_INTEN2 0x0000000000004000UL
790#define PA6T_MMCR0_INTEN3 0x0000000000008000UL
791#define PA6T_MMCR0_INTEN4 0x0000000000010000UL
792#define PA6T_MMCR0_INTEN5 0x0000000000020000UL
793#define PA6T_MMCR0_DISCNT 0x0000000000040000UL
794#define PA6T_MMCR0_UOP 0x0000000000080000UL
795#define PA6T_MMCR0_TRG 0x0000000000100000UL
796#define PA6T_MMCR0_TRGEN 0x0000000000200000UL
797#define PA6T_MMCR0_TRGREG 0x0000000001600000UL
798#define PA6T_MMCR0_SIARLOG 0x0000000002000000UL
799#define PA6T_MMCR0_SDARLOG 0x0000000004000000UL
800#define PA6T_MMCR0_PROEN 0x0000000008000000UL
801#define PA6T_MMCR0_PROLOG 0x0000000010000000UL
802#define PA6T_MMCR0_DAMEN2 0x0000000020000000UL
803#define PA6T_MMCR0_DAMEN3 0x0000000040000000UL
804#define PA6T_MMCR0_DAMEN4 0x0000000080000000UL
805#define PA6T_MMCR0_DAMEN5 0x0000000100000000UL
806#define PA6T_MMCR0_DAMSEL2 0x0000000200000000UL
807#define PA6T_MMCR0_DAMSEL3 0x0000000400000000UL
808#define PA6T_MMCR0_DAMSEL4 0x0000000800000000UL
809#define PA6T_MMCR0_DAMSEL5 0x0000001000000000UL
810#define PA6T_MMCR0_HANDDIS 0x0000002000000000UL
811#define PA6T_MMCR0_PCTEN 0x0000004000000000UL
812#define PA6T_MMCR0_SOCEN 0x0000008000000000UL
813#define PA6T_MMCR0_SOCMOD 0x0000010000000000UL
814
815#define SPRN_PA6T_MMCR1 798
816#define PA6T_MMCR1_ES2 0x00000000000000ffUL
817#define PA6T_MMCR1_ES3 0x000000000000ff00UL
818#define PA6T_MMCR1_ES4 0x0000000000ff0000UL
819#define PA6T_MMCR1_ES5 0x00000000ff000000UL
820
2e1957fd
OJ
821#define SPRN_PA6T_UPMC0 771 /* User PerfMon Counter 0 */
822#define SPRN_PA6T_UPMC1 772 /* ... */
25fc530e
OJ
823#define SPRN_PA6T_UPMC2 773
824#define SPRN_PA6T_UPMC3 774
825#define SPRN_PA6T_UPMC4 775
826#define SPRN_PA6T_UPMC5 776
2e1957fd
OJ
827#define SPRN_PA6T_UMMCR0 779 /* User Monitor Mode Control Register 0 */
828#define SPRN_PA6T_SIAR 780 /* Sampled Instruction Address */
829#define SPRN_PA6T_UMMCR1 782 /* User Monitor Mode Control Register 1 */
830#define SPRN_PA6T_SIER 785 /* Sampled Instruction Event Register */
831#define SPRN_PA6T_PMC0 787
832#define SPRN_PA6T_PMC1 788
833#define SPRN_PA6T_PMC2 789
834#define SPRN_PA6T_PMC3 790
835#define SPRN_PA6T_PMC4 791
836#define SPRN_PA6T_PMC5 792
837#define SPRN_PA6T_TSR0 793 /* Timestamp Register 0 */
838#define SPRN_PA6T_TSR1 794 /* Timestamp Register 1 */
839#define SPRN_PA6T_TSR2 799 /* Timestamp Register 2 */
840#define SPRN_PA6T_TSR3 784 /* Timestamp Register 3 */
841
842#define SPRN_PA6T_IER 981 /* Icache Error Register */
843#define SPRN_PA6T_DER 982 /* Dcache Error Register */
844#define SPRN_PA6T_BER 862 /* BIU Error Address Register */
845#define SPRN_PA6T_MER 849 /* MMU Error Register */
846
847#define SPRN_PA6T_IMA0 880 /* Instruction Match Array 0 */
848#define SPRN_PA6T_IMA1 881 /* ... */
849#define SPRN_PA6T_IMA2 882
850#define SPRN_PA6T_IMA3 883
851#define SPRN_PA6T_IMA4 884
852#define SPRN_PA6T_IMA5 885
853#define SPRN_PA6T_IMA6 886
854#define SPRN_PA6T_IMA7 887
855#define SPRN_PA6T_IMA8 888
856#define SPRN_PA6T_IMA9 889
857#define SPRN_PA6T_BTCR 978 /* Breakpoint and Tagging Control Register */
858#define SPRN_PA6T_IMAAT 979 /* Instruction Match Array Action Table */
859#define SPRN_PA6T_PCCR 1019 /* Power Counter Control Register */
cda563fb 860#define SPRN_BKMK 1020 /* Cell Bookmark Register */
2e1957fd
OJ
861#define SPRN_PA6T_RPCCR 1021 /* Retire PC Trace Control Register */
862
6529c13d 863
9f04b9e3 864#else /* 32-bit */
555d97ac
AF
865#define SPRN_MMCR0 952 /* Monitor Mode Control Register 0 */
866#define MMCR0_FC 0x80000000UL /* freeze counters */
867#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
868#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
869#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
870#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
871#define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
872#define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */
873#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
874#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
875#define MMCR0_PMCnCE 0x00004000UL /* count enable for all but PMC 1*/
876#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
877#define MMCR0_PMC1SEL 0x00001fc0UL /* PMC 1 Event */
878#define MMCR0_PMC2SEL 0x0000003fUL /* PMC 2 Event */
879
880#define SPRN_MMCR1 956
881#define MMCR1_PMC3SEL 0xf8000000UL /* PMC 3 Event */
882#define MMCR1_PMC4SEL 0x07c00000UL /* PMC 4 Event */
883#define MMCR1_PMC5SEL 0x003e0000UL /* PMC 5 Event */
884#define MMCR1_PMC6SEL 0x0001f800UL /* PMC 6 Event */
885#define SPRN_MMCR2 944
886#define SPRN_PMC1 953 /* Performance Counter Register 1 */
887#define SPRN_PMC2 954 /* Performance Counter Register 2 */
888#define SPRN_PMC3 957 /* Performance Counter Register 3 */
889#define SPRN_PMC4 958 /* Performance Counter Register 4 */
890#define SPRN_PMC5 945 /* Performance Counter Register 5 */
891#define SPRN_PMC6 946 /* Performance Counter Register 6 */
892
893#define SPRN_SIAR 955 /* Sampled Instruction Address Register */
9f04b9e3 894
14cf11af
PM
895/* Bit definitions for MMCR0 and PMC1 / PMC2. */
896#define MMCR0_PMC1_CYCLES (1 << 7)
897#define MMCR0_PMC1_ICACHEMISS (5 << 7)
898#define MMCR0_PMC1_DTLB (6 << 7)
899#define MMCR0_PMC2_DCACHEMISS 0x6
900#define MMCR0_PMC2_CYCLES 0x1
901#define MMCR0_PMC2_ITLB 0x7
902#define MMCR0_PMC2_LOADMISSTIME 0x5
9f04b9e3 903#endif
14cf11af 904
ee43eb78
BH
905/*
906 * SPRG usage:
907 *
908 * All 64-bit:
2dd60d79
BH
909 * - SPRG1 stores PACA pointer except 64-bit server in
910 * HV mode in which case it is HSPRG0
ee43eb78
BH
911 *
912 * 64-bit server:
98ae22e1 913 * - SPRG0 scratch for TM recheckpoint/reclaim (reserved for HV on Power4)
063517be 914 * - SPRG2 scratch for exception vectors
18ad51dd 915 * - SPRG3 CPU and NUMA node for VDSO getcpu (user visible)
2dd60d79
BH
916 * - HSPRG0 stores PACA in HV mode
917 * - HSPRG1 scratch for "HV" exceptions
ee43eb78 918 *
13363ab9
BH
919 * 64-bit embedded
920 * - SPRG0 generic exception scratch
921 * - SPRG2 TLB exception stack
9d378dfa 922 * - SPRG3 critical exception scratch (user visible, sorry!)
13363ab9
BH
923 * - SPRG4 unused (user visible)
924 * - SPRG6 TLB miss scratch (user visible, sorry !)
9d378dfa 925 * - SPRG7 CPU and NUMA node for VDSO getcpu (user visible)
13363ab9
BH
926 * - SPRG8 machine check exception scratch
927 * - SPRG9 debug exception scratch
928 *
ee43eb78
BH
929 * All 32-bit:
930 * - SPRG3 current thread_info pointer
931 * (virtual on BookE, physical on others)
932 *
933 * 32-bit classic:
934 * - SPRG0 scratch for exception vectors
935 * - SPRG1 scratch for exception vectors
936 * - SPRG2 indicator that we are in RTAS
937 * - SPRG4 (603 only) pseudo TLB LRU data
938 *
939 * 32-bit 40x:
940 * - SPRG0 scratch for exception vectors
941 * - SPRG1 scratch for exception vectors
942 * - SPRG2 scratch for exception vectors
943 * - SPRG4 scratch for exception vectors (not 403)
944 * - SPRG5 scratch for exception vectors (not 403)
945 * - SPRG6 scratch for exception vectors (not 403)
946 * - SPRG7 scratch for exception vectors (not 403)
947 *
948 * 32-bit 440 and FSL BookE:
949 * - SPRG0 scratch for exception vectors
950 * - SPRG1 scratch for exception vectors (*)
951 * - SPRG2 scratch for crit interrupts handler
952 * - SPRG4 scratch for exception vectors
953 * - SPRG5 scratch for exception vectors
954 * - SPRG6 scratch for machine check handler
955 * - SPRG7 scratch for exception vectors
956 * - SPRG9 scratch for debug vectors (e500 only)
957 *
958 * Additionally, BookE separates "read" and "write"
959 * of those registers. That allows to use the userspace
960 * readable variant for reads, which can avoid a fault
961 * with KVM type virtualization.
962 *
ee43eb78
BH
963 * 32-bit 8xx:
964 * - SPRG0 scratch for exception vectors
965 * - SPRG1 scratch for exception vectors
ae466bde 966 * - SPRG2 scratch for exception vectors
ee43eb78
BH
967 *
968 */
969#ifdef CONFIG_PPC64
063517be 970#define SPRN_SPRG_PACA SPRN_SPRG1
ee43eb78
BH
971#else
972#define SPRN_SPRG_THREAD SPRN_SPRG3
973#endif
974
975#ifdef CONFIG_PPC_BOOK3S_64
063517be 976#define SPRN_SPRG_SCRATCH0 SPRN_SPRG2
2dd60d79
BH
977#define SPRN_SPRG_HPACA SPRN_HSPRG0
978#define SPRN_SPRG_HSCRATCH0 SPRN_HSPRG1
9d378dfa
SW
979#define SPRN_SPRG_VDSO_READ SPRN_USPRG3
980#define SPRN_SPRG_VDSO_WRITE SPRN_SPRG3
2dd60d79
BH
981
982#define GET_PACA(rX) \
983 BEGIN_FTR_SECTION_NESTED(66); \
984 mfspr rX,SPRN_SPRG_PACA; \
985 FTR_SECTION_ELSE_NESTED(66); \
986 mfspr rX,SPRN_SPRG_HPACA; \
969391c5 987 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
2dd60d79
BH
988
989#define SET_PACA(rX) \
990 BEGIN_FTR_SECTION_NESTED(66); \
991 mtspr SPRN_SPRG_PACA,rX; \
992 FTR_SECTION_ELSE_NESTED(66); \
993 mtspr SPRN_SPRG_HPACA,rX; \
969391c5 994 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
673b189a
PM
995
996#define GET_SCRATCH0(rX) \
997 BEGIN_FTR_SECTION_NESTED(66); \
998 mfspr rX,SPRN_SPRG_SCRATCH0; \
999 FTR_SECTION_ELSE_NESTED(66); \
1000 mfspr rX,SPRN_SPRG_HSCRATCH0; \
969391c5 1001 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
673b189a
PM
1002
1003#define SET_SCRATCH0(rX) \
1004 BEGIN_FTR_SECTION_NESTED(66); \
1005 mtspr SPRN_SPRG_SCRATCH0,rX; \
1006 FTR_SECTION_ELSE_NESTED(66); \
1007 mtspr SPRN_SPRG_HSCRATCH0,rX; \
969391c5 1008 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
593adf31
PM
1009
1010#else /* CONFIG_PPC_BOOK3S_64 */
1011#define GET_SCRATCH0(rX) mfspr rX,SPRN_SPRG_SCRATCH0
1012#define SET_SCRATCH0(rX) mtspr SPRN_SPRG_SCRATCH0,rX
1013
ee43eb78
BH
1014#endif
1015
13363ab9
BH
1016#ifdef CONFIG_PPC_BOOK3E_64
1017#define SPRN_SPRG_MC_SCRATCH SPRN_SPRG8
8b64a9df 1018#define SPRN_SPRG_CRIT_SCRATCH SPRN_SPRG3
13363ab9
BH
1019#define SPRN_SPRG_DBG_SCRATCH SPRN_SPRG9
1020#define SPRN_SPRG_TLB_EXFRAME SPRN_SPRG2
1021#define SPRN_SPRG_TLB_SCRATCH SPRN_SPRG6
1022#define SPRN_SPRG_GEN_SCRATCH SPRN_SPRG0
5473eb1c 1023#define SPRN_SPRG_GDBELL_SCRATCH SPRN_SPRG_GEN_SCRATCH
9d378dfa
SW
1024#define SPRN_SPRG_VDSO_READ SPRN_USPRG7
1025#define SPRN_SPRG_VDSO_WRITE SPRN_SPRG7
2dd60d79
BH
1026
1027#define SET_PACA(rX) mtspr SPRN_SPRG_PACA,rX
1028#define GET_PACA(rX) mfspr rX,SPRN_SPRG_PACA
1029
13363ab9
BH
1030#endif
1031
ee43eb78
BH
1032#ifdef CONFIG_PPC_BOOK3S_32
1033#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
1034#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
1035#define SPRN_SPRG_RTAS SPRN_SPRG2
1036#define SPRN_SPRG_603_LRU SPRN_SPRG4
1037#endif
1038
1039#ifdef CONFIG_40x
1040#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
1041#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
1042#define SPRN_SPRG_SCRATCH2 SPRN_SPRG2
1043#define SPRN_SPRG_SCRATCH3 SPRN_SPRG4
1044#define SPRN_SPRG_SCRATCH4 SPRN_SPRG5
1045#define SPRN_SPRG_SCRATCH5 SPRN_SPRG6
1046#define SPRN_SPRG_SCRATCH6 SPRN_SPRG7
1047#endif
1048
1049#ifdef CONFIG_BOOKE
1050#define SPRN_SPRG_RSCRATCH0 SPRN_SPRG0
1051#define SPRN_SPRG_WSCRATCH0 SPRN_SPRG0
1052#define SPRN_SPRG_RSCRATCH1 SPRN_SPRG1
1053#define SPRN_SPRG_WSCRATCH1 SPRN_SPRG1
1054#define SPRN_SPRG_RSCRATCH_CRIT SPRN_SPRG2
1055#define SPRN_SPRG_WSCRATCH_CRIT SPRN_SPRG2
1056#define SPRN_SPRG_RSCRATCH2 SPRN_SPRG4R
1057#define SPRN_SPRG_WSCRATCH2 SPRN_SPRG4W
1058#define SPRN_SPRG_RSCRATCH3 SPRN_SPRG5R
1059#define SPRN_SPRG_WSCRATCH3 SPRN_SPRG5W
1325a684
AK
1060#define SPRN_SPRG_RSCRATCH_MC SPRN_SPRG1
1061#define SPRN_SPRG_WSCRATCH_MC SPRN_SPRG1
ee43eb78
BH
1062#define SPRN_SPRG_RSCRATCH4 SPRN_SPRG7R
1063#define SPRN_SPRG_WSCRATCH4 SPRN_SPRG7W
1064#ifdef CONFIG_E200
1065#define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG6R
1066#define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG6W
1067#else
1068#define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG9
1069#define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG9
1070#endif
ee43eb78
BH
1071#endif
1072
1073#ifdef CONFIG_8xx
1074#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
1075#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
ae466bde 1076#define SPRN_SPRG_SCRATCH2 SPRN_SPRG2
ee43eb78
BH
1077#endif
1078
2dd60d79
BH
1079
1080
3a2c48cf
AB
1081/*
1082 * An mtfsf instruction with the L bit set. On CPUs that support this a
52aed7cd 1083 * full 64bits of FPSCR is restored and on other CPUs the L bit is ignored.
3a2c48cf
AB
1084 *
1085 * Until binutils gets the new form of mtfsf, hardwire the instruction.
1086 */
1087#ifdef CONFIG_PPC64
1088#define MTFSF_L(REG) \
1089 .long (0xfc00058e | ((0xff) << 17) | ((REG) << 11) | (1 << 25))
1090#else
1091#define MTFSF_L(REG) mtfsf 0xff, (REG)
1092#endif
1093
14cf11af
PM
1094/* Processor Version Register (PVR) field extraction */
1095
1096#define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
1097#define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
1098
d3dbeef6 1099#define pvr_version_is(pvr) (PVR_VER(mfspr(SPRN_PVR)) == (pvr))
9f04b9e3 1100
14cf11af
PM
1101/*
1102 * IBM has further subdivided the standard PowerPC 16-bit version and
1103 * revision subfields of the PVR for the PowerPC 403s into the following:
1104 */
1105
1106#define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
1107#define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
1108#define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
1109#define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
1110#define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
1111#define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
1112
1113/* Processor Version Numbers */
1114
1115#define PVR_403GA 0x00200000
1116#define PVR_403GB 0x00200100
1117#define PVR_403GC 0x00200200
1118#define PVR_403GCX 0x00201400
1119#define PVR_405GP 0x40110000
e7f75ad0 1120#define PVR_476 0x11a52000
df777bd3 1121#define PVR_476FPE 0x7ff50000
14cf11af
PM
1122#define PVR_STB03XXX 0x40310000
1123#define PVR_NP405H 0x41410000
1124#define PVR_NP405L 0x41610000
1125#define PVR_601 0x00010000
1126#define PVR_602 0x00050000
1127#define PVR_603 0x00030000
1128#define PVR_603e 0x00060000
1129#define PVR_603ev 0x00070000
1130#define PVR_603r 0x00071000
1131#define PVR_604 0x00040000
1132#define PVR_604e 0x00090000
1133#define PVR_604r 0x000A0000
1134#define PVR_620 0x00140000
1135#define PVR_740 0x00080000
1136#define PVR_750 PVR_740
1137#define PVR_740P 0x10080000
1138#define PVR_750P PVR_740P
1139#define PVR_7400 0x000C0000
1140#define PVR_7410 0x800C0000
1141#define PVR_7450 0x80000000
1142#define PVR_8540 0x80200000
1143#define PVR_8560 0x80200000
ac6f1203
LY
1144#define PVR_VER_E500V1 0x8020
1145#define PVR_VER_E500V2 0x8021
b0b7dcbd
WD
1146#define PVR_VER_E500MC 0x8023
1147#define PVR_VER_E5500 0x8024
71a6fa17
WD
1148#define PVR_VER_E6500 0x8040
1149
14cf11af
PM
1150/*
1151 * For the 8xx processors, all of them report the same PVR family for
1152 * the PowerPC core. The various versions of these processors must be
1153 * differentiated by the version number in the Communication Processor
1154 * Module (CPM).
1155 */
1156#define PVR_821 0x00500000
1157#define PVR_823 PVR_821
1158#define PVR_850 PVR_821
1159#define PVR_860 PVR_821
1160#define PVR_8240 0x00810100
1161#define PVR_8245 0x80811014
1162#define PVR_8260 PVR_8240
1163
b4e8c8dd
TS
1164/* 476 Simulator seems to currently have the PVR of the 602... */
1165#define PVR_476_ISS 0x00052000
1166
9f04b9e3 1167/* 64-bit processors */
d3dbeef6
ME
1168#define PVR_NORTHSTAR 0x0033
1169#define PVR_PULSAR 0x0034
1170#define PVR_POWER4 0x0035
1171#define PVR_ICESTAR 0x0036
1172#define PVR_SSTAR 0x0037
1173#define PVR_POWER4p 0x0038
1174#define PVR_970 0x0039
1175#define PVR_POWER5 0x003A
1176#define PVR_POWER5p 0x003B
1177#define PVR_970FX 0x003C
1178#define PVR_POWER6 0x003E
1179#define PVR_POWER7 0x003F
1180#define PVR_630 0x0040
1181#define PVR_630p 0x0041
1182#define PVR_970MP 0x0044
1183#define PVR_970GX 0x0045
22d8ce88 1184#define PVR_POWER7p 0x004A
33959f88 1185#define PVR_POWER8E 0x004B
86c9ffcc 1186#define PVR_POWER8NVL 0x004C
33959f88 1187#define PVR_POWER8 0x004D
d3dbeef6
ME
1188#define PVR_BE 0x0070
1189#define PVR_PA6T 0x0090
9f04b9e3 1190
388cc6e1
PM
1191/* "Logical" PVR values defined in PAPR, representing architecture levels */
1192#define PVR_ARCH_204 0x0f000001
1193#define PVR_ARCH_205 0x0f000002
1194#define PVR_ARCH_206 0x0f000003
1195#define PVR_ARCH_206p 0x0f100003
1196#define PVR_ARCH_207 0x0f000004
1197
14cf11af
PM
1198/* Macros for setting and retrieving special purpose registers */
1199#ifndef __ASSEMBLY__
9f04b9e3 1200#define mfmsr() ({unsigned long rval; \
b416c9a1
TC
1201 asm volatile("mfmsr %0" : "=r" (rval) : \
1202 : "memory"); rval;})
0866eb99 1203#ifdef CONFIG_PPC_BOOK3S_64
9f04b9e3 1204#define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \
4c75f84f 1205 : : "r" (v) : "memory")
1c539731 1206#define mtmsr(v) __mtmsrd((v), 0)
611b0e5c 1207#define __MTMSR "mtmsrd"
9f04b9e3 1208#else
326ed6a9
SW
1209#define mtmsr(v) asm volatile("mtmsr %0" : \
1210 : "r" ((unsigned long)(v)) \
1211 : "memory")
611b0e5c 1212#define __MTMSR "mtmsr"
9f04b9e3 1213#endif
14cf11af 1214
611b0e5c
AB
1215static inline void mtmsr_isync(unsigned long val)
1216{
1217 asm volatile(__MTMSR " %0; " ASM_FTR_IFCLR("isync", "nop", %1) : :
1218 "r" (val), "i" (CPU_FTR_ARCH_206) : "memory");
1219}
1220
9f04b9e3 1221#define mfspr(rn) ({unsigned long rval; \
14cf11af
PM
1222 asm volatile("mfspr %0," __stringify(rn) \
1223 : "=r" (rval)); rval;})
1458dd95 1224#ifndef mtspr
326ed6a9
SW
1225#define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : \
1226 : "r" ((unsigned long)(v)) \
2fae0a52 1227 : "memory")
1458dd95 1228#endif
14cf11af 1229
3eb5d588
AB
1230extern void msr_check_and_set(unsigned long bits);
1231extern bool strict_msr_control;
1232extern void __msr_check_and_clear(unsigned long bits);
1233static inline void msr_check_and_clear(unsigned long bits)
1234{
1235 if (strict_msr_control)
1236 __msr_check_and_clear(bits);
1237}
1238
8f42ab27
AK
1239static inline unsigned long mfvtb (void)
1240{
1241#ifdef CONFIG_PPC_BOOK3S_64
1242 if (cpu_has_feature(CPU_FTR_ARCH_207S))
1243 return mfspr(SPRN_VTB);
1244#endif
1245 return 0;
1246}
1247
859deea9 1248#ifdef __powerpc64__
d52459ca 1249#if defined(CONFIG_PPC_CELL) || defined(CONFIG_PPC_FSL_BOOK3E)
859deea9
BH
1250#define mftb() ({unsigned long rval; \
1251 asm volatile( \
beb2dc0a 1252 "90: mfspr %0, %2;\n" \
859deea9
BH
1253 "97: cmpwi %0,0;\n" \
1254 " beq- 90b;\n" \
1255 "99:\n" \
1256 ".section __ftr_fixup,\"a\"\n" \
1257 ".align 3\n" \
1258 "98:\n" \
1259 " .llong %1\n" \
1260 " .llong %1\n" \
1261 " .llong 97b-98b\n" \
1262 " .llong 99b-98b\n" \
fac23fe4
ME
1263 " .llong 0\n" \
1264 " .llong 0\n" \
859deea9 1265 ".previous" \
beb2dc0a
SW
1266 : "=r" (rval) \
1267 : "i" (CPU_FTR_CELL_TB_BUG), "i" (SPRN_TBRL)); \
1268 rval;})
859deea9 1269#else
9f04b9e3 1270#define mftb() ({unsigned long rval; \
beb2dc0a
SW
1271 asm volatile("mfspr %0, %1" : \
1272 "=r" (rval) : "i" (SPRN_TBRL)); rval;})
859deea9
BH
1273#endif /* !CONFIG_PPC_CELL */
1274
1275#else /* __powerpc64__ */
1276
ae2163be
LC
1277#if defined(CONFIG_8xx)
1278#define mftbl() ({unsigned long rval; \
1279 asm volatile("mftbl %0" : "=r" (rval)); rval;})
1280#define mftbu() ({unsigned long rval; \
1281 asm volatile("mftbu %0" : "=r" (rval)); rval;})
1282#else
9f04b9e3 1283#define mftbl() ({unsigned long rval; \
beb2dc0a
SW
1284 asm volatile("mfspr %0, %1" : "=r" (rval) : \
1285 "i" (SPRN_TBRL)); rval;})
859deea9 1286#define mftbu() ({unsigned long rval; \
beb2dc0a
SW
1287 asm volatile("mfspr %0, %1" : "=r" (rval) : \
1288 "i" (SPRN_TBRU)); rval;})
ae2163be 1289#endif
859deea9 1290#endif /* !__powerpc64__ */
9f04b9e3
PM
1291
1292#define mttbl(v) asm volatile("mttbl %0":: "r"(v))
1293#define mttbu(v) asm volatile("mttbu %0":: "r"(v))
1294
1295#ifdef CONFIG_PPC32
14cf11af
PM
1296#define mfsrin(v) ({unsigned int rval; \
1297 asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \
1298 rval;})
9f04b9e3 1299#endif
14cf11af
PM
1300
1301#define proc_trap() asm volatile("trap")
9f04b9e3 1302
acf620ec 1303extern unsigned long current_stack_pointer(void);
4350147a
BH
1304
1305extern unsigned long scom970_read(unsigned int address);
1306extern void scom970_write(unsigned int address, unsigned long value);
1307
322b4394
AV
1308struct pt_regs;
1309
1310extern void ppc_save_regs(struct pt_regs *regs);
1311
e63dbd16
GS
1312static inline void update_power8_hid0(unsigned long hid0)
1313{
1314 /*
1315 * The HID0 update on Power8 should at the very least be
1316 * preceded by a a SYNC instruction followed by an ISYNC
1317 * instruction
1318 */
1319 asm volatile("sync; mtspr %0,%1; isync":: "i"(SPRN_HID0), "r"(hid0));
1320}
14cf11af 1321#endif /* __ASSEMBLY__ */
14cf11af 1322#endif /* __KERNEL__ */
9f04b9e3 1323#endif /* _ASM_POWERPC_REG_H */