powerpc/mm: Fix build error with FLATMEM book3s64 config
[linux-2.6-block.git] / arch / powerpc / include / asm / ppc-opcode.h
CommitLineData
16c57b36 1/*
8a56e1ee 2 * Copyright 2009 Freescale Semiconductor, Inc.
16c57b36
KG
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * provides masks and opcode images for use by code generation, emulation
10 * and for instructions that older assemblers might not know about
11 */
12#ifndef _ASM_POWERPC_PPC_OPCODE_H
13#define _ASM_POWERPC_PPC_OPCODE_H
14
ec0c464c 15#include <asm/asm-const.h>
16c57b36 16
0972def4
MN
17#define __REG_R0 0
18#define __REG_R1 1
19#define __REG_R2 2
20#define __REG_R3 3
21#define __REG_R4 4
22#define __REG_R5 5
23#define __REG_R6 6
24#define __REG_R7 7
25#define __REG_R8 8
26#define __REG_R9 9
27#define __REG_R10 10
28#define __REG_R11 11
29#define __REG_R12 12
30#define __REG_R13 13
31#define __REG_R14 14
32#define __REG_R15 15
33#define __REG_R16 16
34#define __REG_R17 17
35#define __REG_R18 18
36#define __REG_R19 19
37#define __REG_R20 20
38#define __REG_R21 21
39#define __REG_R22 22
40#define __REG_R23 23
41#define __REG_R24 24
42#define __REG_R25 25
43#define __REG_R26 26
44#define __REG_R27 27
45#define __REG_R28 28
46#define __REG_R29 29
47#define __REG_R30 30
48#define __REG_R31 31
49
f4c01579
MN
50#define __REGA0_0 0
51#define __REGA0_R1 1
52#define __REGA0_R2 2
53#define __REGA0_R3 3
54#define __REGA0_R4 4
55#define __REGA0_R5 5
56#define __REGA0_R6 6
57#define __REGA0_R7 7
58#define __REGA0_R8 8
59#define __REGA0_R9 9
60#define __REGA0_R10 10
61#define __REGA0_R11 11
62#define __REGA0_R12 12
63#define __REGA0_R13 13
64#define __REGA0_R14 14
65#define __REGA0_R15 15
66#define __REGA0_R16 16
67#define __REGA0_R17 17
68#define __REGA0_R18 18
69#define __REGA0_R19 19
70#define __REGA0_R20 20
71#define __REGA0_R21 21
72#define __REGA0_R22 22
73#define __REGA0_R23 23
74#define __REGA0_R24 24
75#define __REGA0_R25 25
76#define __REGA0_R26 26
77#define __REGA0_R27 27
78#define __REGA0_R28 28
79#define __REGA0_R29 29
80#define __REGA0_R30 30
81#define __REGA0_R31 31
82
9123c5ed
HJ
83/* opcode and xopcode for instructions */
84#define OP_TRAP 3
85#define OP_TRAP_64 2
86
87#define OP_31_XOP_TRAP 4
6f63e81b 88#define OP_31_XOP_LDX 21
9123c5ed 89#define OP_31_XOP_LWZX 23
6f63e81b 90#define OP_31_XOP_LDUX 53
9123c5ed
HJ
91#define OP_31_XOP_DCBST 54
92#define OP_31_XOP_LWZUX 55
93#define OP_31_XOP_TRAP_64 68
94#define OP_31_XOP_DCBF 86
95#define OP_31_XOP_LBZX 87
91242fd1 96#define OP_31_XOP_STDX 149
9123c5ed 97#define OP_31_XOP_STWX 151
ceba57df
PM
98#define OP_31_XOP_STDUX 181
99#define OP_31_XOP_STWUX 183
9123c5ed
HJ
100#define OP_31_XOP_STBX 215
101#define OP_31_XOP_LBZUX 119
102#define OP_31_XOP_STBUX 247
103#define OP_31_XOP_LHZX 279
104#define OP_31_XOP_LHZUX 311
57900694
PM
105#define OP_31_XOP_MSGSNDP 142
106#define OP_31_XOP_MSGCLRP 174
e3b6b466 107#define OP_31_XOP_TLBIE 306
9123c5ed 108#define OP_31_XOP_MFSPR 339
6f63e81b 109#define OP_31_XOP_LWAX 341
9123c5ed 110#define OP_31_XOP_LHAX 343
ceba57df 111#define OP_31_XOP_LWAUX 373
9123c5ed
HJ
112#define OP_31_XOP_LHAUX 375
113#define OP_31_XOP_STHX 407
114#define OP_31_XOP_STHUX 439
115#define OP_31_XOP_MTSPR 467
116#define OP_31_XOP_DCBI 470
ceba57df 117#define OP_31_XOP_LDBRX 532
9123c5ed
HJ
118#define OP_31_XOP_LWBRX 534
119#define OP_31_XOP_TLBSYNC 566
ceba57df 120#define OP_31_XOP_STDBRX 660
9123c5ed 121#define OP_31_XOP_STWBRX 662
6f63e81b
BL
122#define OP_31_XOP_STFSX 663
123#define OP_31_XOP_STFSUX 695
124#define OP_31_XOP_STFDX 727
125#define OP_31_XOP_STFDUX 759
9123c5ed 126#define OP_31_XOP_LHBRX 790
9b5ab005
PM
127#define OP_31_XOP_LFIWAX 855
128#define OP_31_XOP_LFIWZX 887
9123c5ed 129#define OP_31_XOP_STHBRX 918
6f63e81b
BL
130#define OP_31_XOP_STFIWX 983
131
132/* VSX Scalar Load Instructions */
133#define OP_31_XOP_LXSDX 588
134#define OP_31_XOP_LXSSPX 524
135#define OP_31_XOP_LXSIWAX 76
136#define OP_31_XOP_LXSIWZX 12
137
138/* VSX Scalar Store Instructions */
139#define OP_31_XOP_STXSDX 716
140#define OP_31_XOP_STXSSPX 652
141#define OP_31_XOP_STXSIWX 140
142
143/* VSX Vector Load Instructions */
144#define OP_31_XOP_LXVD2X 844
145#define OP_31_XOP_LXVW4X 780
146
147/* VSX Vector Load and Splat Instruction */
148#define OP_31_XOP_LXVDSX 332
149
150/* VSX Vector Store Instructions */
151#define OP_31_XOP_STXVD2X 972
152#define OP_31_XOP_STXVW4X 908
153
154#define OP_31_XOP_LFSX 535
155#define OP_31_XOP_LFSUX 567
156#define OP_31_XOP_LFDX 599
157#define OP_31_XOP_LFDUX 631
9123c5ed 158
09f98496
JRZ
159/* VMX Vector Load Instructions */
160#define OP_31_XOP_LVX 103
161
162/* VMX Vector Store Instructions */
163#define OP_31_XOP_STVX 231
164
8a0b1120 165#define OP_31 31
9123c5ed 166#define OP_LWZ 32
6f63e81b
BL
167#define OP_STFS 52
168#define OP_STFSU 53
169#define OP_STFD 54
170#define OP_STFDU 55
9123c5ed
HJ
171#define OP_LD 58
172#define OP_LWZU 33
173#define OP_LBZ 34
174#define OP_LBZU 35
175#define OP_STW 36
176#define OP_STWU 37
177#define OP_STD 62
178#define OP_STB 38
179#define OP_STBU 39
180#define OP_LHZ 40
181#define OP_LHZU 41
182#define OP_LHA 42
183#define OP_LHAU 43
184#define OP_STH 44
185#define OP_STHU 45
6f63e81b
BL
186#define OP_LMW 46
187#define OP_STMW 47
188#define OP_LFS 48
189#define OP_LFSU 49
190#define OP_LFD 50
191#define OP_LFDU 51
192#define OP_STFS 52
193#define OP_STFSU 53
194#define OP_STFD 54
195#define OP_STFDU 55
196#define OP_LQ 56
9123c5ed 197
16c57b36 198/* sorted alphabetically */
95213959
AK
199#define PPC_INST_BHRBE 0x7c00025c
200#define PPC_INST_CLRBHRB 0x7c00035c
07d2a628 201#define PPC_INST_COPY 0x7c20060c
8a649045 202#define PPC_INST_CP_ABORT 0x7c00068c
e66ca3db 203#define PPC_INST_DARN 0x7c0005e6
16c57b36
KG
204#define PPC_INST_DCBA 0x7c0005ec
205#define PPC_INST_DCBA_MASK 0xfc0007fe
206#define PPC_INST_DCBAL 0x7c2005ec
207#define PPC_INST_DCBZL 0x7c2007ec
1afc149d 208#define PPC_INST_ICBT 0x7c00002c
edc424f8
DS
209#define PPC_INST_ICSWX 0x7c00032d
210#define PPC_INST_ICSWEPX 0x7c00076d
16c57b36
KG
211#define PPC_INST_ISEL 0x7c00001e
212#define PPC_INST_ISEL_MASK 0xfc00003e
864b9e6f 213#define PPC_INST_LDARX 0x7c0000a8
156d0e29 214#define PPC_INST_STDCX 0x7c0001ad
350779a2
PM
215#define PPC_INST_LQARX 0x7c000228
216#define PPC_INST_STQCX 0x7c00016d
16c57b36
KG
217#define PPC_INST_LSWI 0x7c0004aa
218#define PPC_INST_LSWX 0x7c00042a
d6ccb1f5 219#define PPC_INST_LWARX 0x7c000028
156d0e29 220#define PPC_INST_STWCX 0x7c00012d
16c57b36 221#define PPC_INST_LWSYNC 0x7c2004ac
9863c28a
JY
222#define PPC_INST_SYNC 0x7c0004ac
223#define PPC_INST_SYNC_MASK 0xfc0007fe
ddc6cd0d 224#define PPC_INST_ISYNC 0x4c00012c
dfb432cb 225#define PPC_INST_LXVD2X 0x7c000698
16c57b36
KG
226#define PPC_INST_MCRXR 0x7c000400
227#define PPC_INST_MCRXR_MASK 0xfc0007fe
228#define PPC_INST_MFSPR_PVR 0x7c1f42a6
178f3582 229#define PPC_INST_MFSPR_PVR_MASK 0xfc1ffffe
e16c8765 230#define PPC_INST_MFTMR 0x7c0002dc
16c57b36 231#define PPC_INST_MSGSND 0x7c00019c
755563bc 232#define PPC_INST_MSGCLR 0x7c0001dc
6b3edefe 233#define PPC_INST_MSGSYNC 0x7c0006ec
42d02b81 234#define PPC_INST_MSGSNDP 0x7c00011c
a9af97aa 235#define PPC_INST_MSGCLRP 0x7c00015c
4bb3c7a0 236#define PPC_INST_MTMSRD 0x7c000164
e16c8765 237#define PPC_INST_MTTMR 0x7c0003dc
16c57b36 238#define PPC_INST_NOP 0x60000000
07d2a628 239#define PPC_INST_PASTE 0x7c20070d
16c57b36
KG
240#define PPC_INST_POPCNTB 0x7c0000f4
241#define PPC_INST_POPCNTB_MASK 0xfc0007fe
b5f9b666
AB
242#define PPC_INST_POPCNTD 0x7c0003f4
243#define PPC_INST_POPCNTW 0x7c0002f4
4bb3c7a0 244#define PPC_INST_RFEBB 0x4c000124
16c57b36
KG
245#define PPC_INST_RFCI 0x4c000066
246#define PPC_INST_RFDI 0x4c00004e
4bb3c7a0 247#define PPC_INST_RFID 0x4c000024
16c57b36 248#define PPC_INST_RFMCI 0x4c00004c
cd99ddbe 249#define PPC_INST_MFSPR 0x7c0002a6
efcac658 250#define PPC_INST_MFSPR_DSCR 0x7c1102a6
178f3582 251#define PPC_INST_MFSPR_DSCR_MASK 0xfc1ffffe
efcac658 252#define PPC_INST_MTSPR_DSCR 0x7c1103a6
178f3582 253#define PPC_INST_MTSPR_DSCR_MASK 0xfc1ffffe
73d2fb75 254#define PPC_INST_MFSPR_DSCR_USER 0x7c0302a6
178f3582 255#define PPC_INST_MFSPR_DSCR_USER_MASK 0xfc1ffffe
73d2fb75 256#define PPC_INST_MTSPR_DSCR_USER 0x7c0303a6
178f3582 257#define PPC_INST_MTSPR_DSCR_USER_MASK 0xfc1ffffe
6dd7a82c
AB
258#define PPC_INST_MFVSRD 0x7c000066
259#define PPC_INST_MTVSRD 0x7c000166
d16952a6 260#define PPC_INST_SC 0x44000002
697d3899 261#define PPC_INST_SLBFEE 0x7c0007a7
09cf5bcb 262#define PPC_INST_SLBIA 0x7c0003e4
16c57b36
KG
263
264#define PPC_INST_STRING 0x7c00042a
265#define PPC_INST_STRING_MASK 0xfc0007fe
266#define PPC_INST_STRING_GEN_MASK 0xfc00067e
267
268#define PPC_INST_STSWI 0x7c0005aa
269#define PPC_INST_STSWX 0x7c00052a
dfb432cb 270#define PPC_INST_STXVD2X 0x7c000798
60dbf438 271#define PPC_INST_TLBIE 0x7c000264
8cd6d3c2 272#define PPC_INST_TLBIEL 0x7c000224
7281f5dc 273#define PPC_INST_TLBILX 0x7c000024
16c57b36 274#define PPC_INST_WAIT 0x7c00007c
29c09e8f
BH
275#define PPC_INST_TLBIVAX 0x7c000624
276#define PPC_INST_TLBSRX_DOT 0x7c0006a5
6dd7a82c
AB
277#define PPC_INST_VPMSUMW 0x10000488
278#define PPC_INST_VPMSUMD 0x100004c8
751ba79c 279#define PPC_INST_VPERMXOR 0x1000002d
93b2d3cf 280#define PPC_INST_XXLOR 0xf0000490
926f160f 281#define PPC_INST_XXSWAPD 0xf0000250
b92a66a6 282#define PPC_INST_XVCPSGNDP 0xf0000780
14c39a4c
MN
283#define PPC_INST_TRECHKPT 0x7c0007dd
284#define PPC_INST_TRECLAIM 0x7c00075d
285#define PPC_INST_TABORT 0x7c00071d
4bb3c7a0 286#define PPC_INST_TSR 0x7c0005dd
16c57b36 287
948cf67c
BH
288#define PPC_INST_NAP 0x4c000364
289#define PPC_INST_SLEEP 0x4c0003a4
77b54e9f 290#define PPC_INST_WINKLE 0x4c0003e4
948cf67c 291
bcef83a0
SP
292#define PPC_INST_STOP 0x4c0002e4
293
931e1241
BH
294/* A2 specific instructions */
295#define PPC_INST_ERATWE 0x7c0001a6
296#define PPC_INST_ERATRE 0x7c000166
297#define PPC_INST_ERATILX 0x7c000066
298#define PPC_INST_ERATIVAX 0x7c000666
299#define PPC_INST_ERATSX 0x7c000126
300#define PPC_INST_ERATSX_DOT 0x7c000127
301
0ca87f05 302/* Misc instructions for BPF compiler */
4e235761 303#define PPC_INST_LBZ 0x88000000
0ca87f05 304#define PPC_INST_LD 0xe8000000
86be36f6 305#define PPC_INST_LDX 0x7c00002a
0ca87f05
ME
306#define PPC_INST_LHZ 0xa0000000
307#define PPC_INST_LWZ 0x80000000
156d0e29
NR
308#define PPC_INST_LHBRX 0x7c00062c
309#define PPC_INST_LDBRX 0x7c000428
310#define PPC_INST_STB 0x98000000
311#define PPC_INST_STH 0xb0000000
0ca87f05 312#define PPC_INST_STD 0xf8000000
86be36f6 313#define PPC_INST_STDX 0x7c00012a
0ca87f05 314#define PPC_INST_STDU 0xf8000001
693930d6
DK
315#define PPC_INST_STW 0x90000000
316#define PPC_INST_STWU 0x94000000
0ca87f05
ME
317#define PPC_INST_MFLR 0x7c0802a6
318#define PPC_INST_MTLR 0x7c0803a6
ce076141 319#define PPC_INST_MTCTR 0x7c0903a6
0ca87f05
ME
320#define PPC_INST_CMPWI 0x2c000000
321#define PPC_INST_CMPDI 0x2c200000
156d0e29
NR
322#define PPC_INST_CMPW 0x7c000000
323#define PPC_INST_CMPD 0x7c200000
0ca87f05 324#define PPC_INST_CMPLW 0x7c000040
156d0e29 325#define PPC_INST_CMPLD 0x7c200040
0ca87f05 326#define PPC_INST_CMPLWI 0x28000000
156d0e29 327#define PPC_INST_CMPLDI 0x28200000
0ca87f05
ME
328#define PPC_INST_ADDI 0x38000000
329#define PPC_INST_ADDIS 0x3c000000
330#define PPC_INST_ADD 0x7c000214
78a8da06 331#define PPC_INST_ADDC 0x7c000014
0ca87f05
ME
332#define PPC_INST_SUB 0x7c000050
333#define PPC_INST_BLR 0x4e800020
334#define PPC_INST_BLRL 0x4e800021
ce076141 335#define PPC_INST_BCTR 0x4e800420
156d0e29 336#define PPC_INST_MULLD 0x7c0001d2
0ca87f05
ME
337#define PPC_INST_MULLW 0x7c0001d6
338#define PPC_INST_MULHWU 0x7c000016
339#define PPC_INST_MULLI 0x1c000000
930d6288
SD
340#define PPC_INST_MADDHD 0x10000030
341#define PPC_INST_MADDHDU 0x10000031
342#define PPC_INST_MADDLD 0x10000033
a40a2b67 343#define PPC_INST_DIVWU 0x7c000396
156d0e29 344#define PPC_INST_DIVD 0x7c0003d2
0ca87f05 345#define PPC_INST_RLWINM 0x54000000
5f645996 346#define PPC_INST_RLWINM_DOT 0x54000001
156d0e29
NR
347#define PPC_INST_RLWIMI 0x50000000
348#define PPC_INST_RLDICL 0x78000000
0ca87f05
ME
349#define PPC_INST_RLDICR 0x78000004
350#define PPC_INST_SLW 0x7c000030
156d0e29 351#define PPC_INST_SLD 0x7c000036
0ca87f05 352#define PPC_INST_SRW 0x7c000430
44cf43c0
JW
353#define PPC_INST_SRAW 0x7c000630
354#define PPC_INST_SRAWI 0x7c000670
156d0e29
NR
355#define PPC_INST_SRD 0x7c000436
356#define PPC_INST_SRAD 0x7c000634
357#define PPC_INST_SRADI 0x7c000674
0ca87f05
ME
358#define PPC_INST_AND 0x7c000038
359#define PPC_INST_ANDDOT 0x7c000039
360#define PPC_INST_OR 0x7c000378
02871903 361#define PPC_INST_XOR 0x7c000278
0ca87f05
ME
362#define PPC_INST_ANDI 0x70000000
363#define PPC_INST_ORI 0x60000000
364#define PPC_INST_ORIS 0x64000000
02871903
DB
365#define PPC_INST_XORI 0x68000000
366#define PPC_INST_XORIS 0x6c000000
0ca87f05 367#define PPC_INST_NEG 0x7c0000d0
156d0e29 368#define PPC_INST_EXTSW 0x7c0007b4
0ca87f05
ME
369#define PPC_INST_BRANCH 0x48000000
370#define PPC_INST_BRANCH_COND 0x40800000
4404a9f9
MN
371#define PPC_INST_LBZCIX 0x7c0006aa
372#define PPC_INST_STBCIX 0x7c0007aa
4ceae137
RB
373#define PPC_INST_LWZX 0x7c00002e
374#define PPC_INST_LFSX 0x7c00042e
375#define PPC_INST_STFSX 0x7c00052e
376#define PPC_INST_LFDX 0x7c0004ae
377#define PPC_INST_STFDX 0x7c0005ae
378#define PPC_INST_LVX 0x7c0000ce
379#define PPC_INST_STVX 0x7c0001ce
f1ecbaf4
SG
380#define PPC_INST_VCMPEQUD 0x100000c7
381#define PPC_INST_VCMPEQUB 0x10000006
0ca87f05 382
16c57b36 383/* macros to insert fields into opcodes */
55a5db18
MN
384#define ___PPC_RA(a) (((a) & 0x1f) << 16)
385#define ___PPC_RB(b) (((b) & 0x1f) << 11)
930d6288 386#define ___PPC_RC(c) (((c) & 0x1f) << 6)
55a5db18
MN
387#define ___PPC_RS(s) (((s) & 0x1f) << 21)
388#define ___PPC_RT(t) ___PPC_RS(t)
8cd6d3c2
BS
389#define ___PPC_R(r) (((r) & 0x1) << 16)
390#define ___PPC_PRS(prs) (((prs) & 0x1) << 17)
391#define ___PPC_RIC(ric) (((ric) & 0x3) << 18)
0b7673c3 392#define __PPC_RA(a) ___PPC_RA(__REG_##a)
f4c01579 393#define __PPC_RA0(a) ___PPC_RA(__REGA0_##a)
0b7673c3
MN
394#define __PPC_RB(b) ___PPC_RB(__REG_##b)
395#define __PPC_RS(s) ___PPC_RS(__REG_##s)
396#define __PPC_RT(t) ___PPC_RT(__REG_##t)
0016a4cf
PM
397#define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
398#define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
dfb432cb 399#define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
0016a4cf 400#define __PPC_XT(s) __PPC_XS(s)
da6b43c8
MN
401#define __PPC_T_TLB(t) (((t) & 0x3) << 21)
402#define __PPC_WC(w) (((w) & 0x3) << 21)
931e1241 403#define __PPC_WS(w) (((w) & 0x1f) << 11)
0ca87f05 404#define __PPC_SH(s) __PPC_WS(s)
c233f597 405#define __PPC_SH64(s) (__PPC_SH(s) | (((s) & 0x20) >> 4))
930d6288 406#define __PPC_MB(s) ___PPC_RC(s)
0ca87f05 407#define __PPC_ME(s) (((s) & 0x1f) << 1)
277285b8
NR
408#define __PPC_MB64(s) (__PPC_MB(s) | ((s) & 0x20))
409#define __PPC_ME64(s) __PPC_MB64(s)
0ca87f05 410#define __PPC_BI(s) (((s) & 0x1f) << 16)
1afc149d 411#define __PPC_CT(t) (((t) & 0x0f) << 21)
cd99ddbe 412#define __PPC_SPR(r) ((((r) & 0x1f) << 16) | ((((r) >> 5) & 0x1f) << 11))
f1ecbaf4 413#define __PPC_RC21 (0x1 << 10)
931e1241 414
4e14a4d1 415/*
d6ccb1f5
KG
416 * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
417 * larx with EH set as an illegal instruction.
4e14a4d1
AB
418 */
419#ifdef CONFIG_PPC64
420#define __PPC_EH(eh) (((eh) & 0x1) << 0)
421#else
422#define __PPC_EH(eh) 0
423#endif
16c57b36
KG
424
425/* Deal with instructions that older assemblers aren't aware of */
8a649045 426#define PPC_CP_ABORT stringify_in_c(.long PPC_INST_CP_ABORT)
07d2a628
NP
427#define PPC_COPY(a, b) stringify_in_c(.long PPC_INST_COPY | \
428 ___PPC_RA(a) | ___PPC_RB(b))
e66ca3db
MB
429#define PPC_DARN(t, l) stringify_in_c(.long PPC_INST_DARN | \
430 ___PPC_RT(t) | \
431 (((l) & 0x3) << 16))
16c57b36
KG
432#define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
433 __PPC_RA(a) | __PPC_RB(b))
434#define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
435 __PPC_RA(a) | __PPC_RB(b))
350779a2
PM
436#define PPC_LQARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LQARX | \
437 ___PPC_RT(t) | ___PPC_RA(a) | \
438 ___PPC_RB(b) | __PPC_EH(eh))
864b9e6f 439#define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
cdaade71
MN
440 ___PPC_RT(t) | ___PPC_RA(a) | \
441 ___PPC_RB(b) | __PPC_EH(eh))
4e14a4d1 442#define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
cdaade71
MN
443 ___PPC_RT(t) | ___PPC_RA(a) | \
444 ___PPC_RB(b) | __PPC_EH(eh))
350779a2
PM
445#define PPC_STQCX(t, a, b) stringify_in_c(.long PPC_INST_STQCX | \
446 ___PPC_RT(t) | ___PPC_RA(a) | \
447 ___PPC_RB(b))
930d6288
SD
448#define PPC_MADDHD(t, a, b, c) stringify_in_c(.long PPC_INST_MADDHD | \
449 ___PPC_RT(t) | ___PPC_RA(a) | \
450 ___PPC_RB(b) | ___PPC_RC(c))
451#define PPC_MADDHDU(t, a, b, c) stringify_in_c(.long PPC_INST_MADDHDU | \
452 ___PPC_RT(t) | ___PPC_RA(a) | \
453 ___PPC_RB(b) | ___PPC_RC(c))
454#define PPC_MADDLD(t, a, b, c) stringify_in_c(.long PPC_INST_MADDLD | \
455 ___PPC_RT(t) | ___PPC_RA(a) | \
456 ___PPC_RB(b) | ___PPC_RC(c))
16c57b36 457#define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
cdaade71 458 ___PPC_RB(b))
6b3edefe 459#define PPC_MSGSYNC stringify_in_c(.long PPC_INST_MSGSYNC)
755563bc
PM
460#define PPC_MSGCLR(b) stringify_in_c(.long PPC_INST_MSGCLR | \
461 ___PPC_RB(b))
42d02b81
IM
462#define PPC_MSGSNDP(b) stringify_in_c(.long PPC_INST_MSGSNDP | \
463 ___PPC_RB(b))
a9af97aa
NP
464#define PPC_MSGCLRP(b) stringify_in_c(.long PPC_INST_MSGCLRP | \
465 ___PPC_RB(b))
2392c8c8
SB
466#define PPC_PASTE(a, b) stringify_in_c(.long PPC_INST_PASTE | \
467 ___PPC_RA(a) | ___PPC_RB(b))
b5f9b666
AB
468#define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
469 __PPC_RA(a) | __PPC_RS(s))
470#define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
471 __PPC_RA(a) | __PPC_RS(s))
472#define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
473 __PPC_RA(a) | __PPC_RS(s))
16c57b36
KG
474#define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
475#define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
476#define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
477#define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
962cffbd 478 __PPC_T_TLB(t) | __PPC_RA0(a) | __PPC_RB(b))
16c57b36
KG
479#define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
480#define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
481#define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
482#define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
483 __PPC_WC(w))
60dbf438 484#define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
cdaade71 485 ___PPC_RB(a) | ___PPC_RS(lp))
8cd6d3c2
BS
486#define PPC_TLBIE_5(rb,rs,ric,prs,r) \
487 stringify_in_c(.long PPC_INST_TLBIE | \
488 ___PPC_RB(rb) | ___PPC_RS(rs) | \
489 ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
490 ___PPC_R(r))
491#define PPC_TLBIEL(rb,rs,ric,prs,r) \
492 stringify_in_c(.long PPC_INST_TLBIEL | \
493 ___PPC_RB(rb) | ___PPC_RS(rs) | \
494 ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
495 ___PPC_R(r))
29c09e8f 496#define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
962cffbd 497 __PPC_RA0(a) | __PPC_RB(b))
29c09e8f 498#define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
962cffbd 499 __PPC_RA0(a) | __PPC_RB(b))
16c57b36 500
931e1241
BH
501#define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \
502 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
503#define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \
504 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
505#define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \
962cffbd 506 __PPC_T_TLB(t) | __PPC_RA0(a) | \
931e1241
BH
507 __PPC_RB(b))
508#define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \
962cffbd 509 __PPC_RS(s) | __PPC_RA0(a) | __PPC_RB(b))
931e1241 510#define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \
962cffbd 511 __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
931e1241 512#define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \
962cffbd 513 __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
697d3899
PM
514#define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \
515 __PPC_RT(t) | __PPC_RB(b))
08e6a343
ME
516#define __PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \
517 ___PPC_RT(t) | ___PPC_RB(b))
1afc149d
TB
518#define PPC_ICBT(c,a,b) stringify_in_c(.long PPC_INST_ICBT | \
519 __PPC_CT(c) | __PPC_RA0(a) | __PPC_RB(b))
4404a9f9
MN
520/* PASemi instructions */
521#define LBZCIX(t,a,b) stringify_in_c(.long PPC_INST_LBZCIX | \
522 __PPC_RT(t) | __PPC_RA(a) | __PPC_RB(b))
523#define STBCIX(s,a,b) stringify_in_c(.long PPC_INST_STBCIX | \
524 __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b))
931e1241 525
dfb432cb
MN
526/*
527 * Define what the VSX XX1 form instructions will look like, then add
528 * the 128 bit load store instructions based on that.
529 */
530#define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
0016a4cf 531#define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
dfb432cb 532#define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
178f2ae0 533 VSX_XX1((s), a, b))
dfb432cb 534#define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
178f2ae0 535 VSX_XX1((s), a, b))
6dd7a82c
AB
536#define MFVRD(a, t) stringify_in_c(.long PPC_INST_MFVSRD | \
537 VSX_XX1((t)+32, a, R0))
538#define MTVRD(t, a) stringify_in_c(.long PPC_INST_MTVSRD | \
539 VSX_XX1((t)+32, a, R0))
540#define VPMSUMW(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMW | \
541 VSX_XX3((t), a, b))
542#define VPMSUMD(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMD | \
543 VSX_XX3((t), a, b))
0016a4cf 544#define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
178f2ae0 545 VSX_XX3((t), a, b))
926f160f
AB
546#define XXSWAPD(t, a) stringify_in_c(.long PPC_INST_XXSWAPD | \
547 VSX_XX3((t), a, a))
b92a66a6
MN
548#define XVCPSGNDP(t, a, b) stringify_in_c(.long (PPC_INST_XVCPSGNDP | \
549 VSX_XX3((t), (a), (b))))
dfb432cb 550
751ba79c
MB
551#define VPERMXOR(vrt, vra, vrb, vrc) \
552 stringify_in_c(.long (PPC_INST_VPERMXOR | \
553 ___PPC_RT(vrt) | ___PPC_RA(vra) | \
554 ___PPC_RB(vrb) | (((vrc) & 0x1f) << 6)))
555
948cf67c
BH
556#define PPC_NAP stringify_in_c(.long PPC_INST_NAP)
557#define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP)
77b54e9f 558#define PPC_WINKLE stringify_in_c(.long PPC_INST_WINKLE)
948cf67c 559
bcef83a0
SP
560#define PPC_STOP stringify_in_c(.long PPC_INST_STOP)
561
95213959
AK
562/* BHRB instructions */
563#define PPC_CLRBHRB stringify_in_c(.long PPC_INST_CLRBHRB)
564#define PPC_MFBHRBE(r, n) stringify_in_c(.long PPC_INST_BHRBE | \
565 __PPC_RT(r) | \
566 (((n) & 0x3ff) << 11))
567
14c39a4c
MN
568/* Transactional memory instructions */
569#define TRECHKPT stringify_in_c(.long PPC_INST_TRECHKPT)
570#define TRECLAIM(r) stringify_in_c(.long PPC_INST_TRECLAIM \
571 | __PPC_RA(r))
572#define TABORT(r) stringify_in_c(.long PPC_INST_TABORT \
573 | __PPC_RA(r))
574
e16c8765
AF
575/* book3e thread control instructions */
576#define TMRN(x) ((((x) & 0x1f) << 16) | (((x) & 0x3e0) << 6))
577#define MTTMR(tmr, r) stringify_in_c(.long PPC_INST_MTTMR | \
578 TMRN(tmr) | ___PPC_RS(r))
579#define MFTMR(tmr, r) stringify_in_c(.long PPC_INST_MFTMR | \
580 TMRN(tmr) | ___PPC_RT(r))
581
edc424f8
DS
582/* Coprocessor instructions */
583#define PPC_ICSWX(s, a, b) stringify_in_c(.long PPC_INST_ICSWX | \
584 ___PPC_RS(s) | \
585 ___PPC_RA(a) | \
586 ___PPC_RB(b))
587#define PPC_ICSWEPX(s, a, b) stringify_in_c(.long PPC_INST_ICSWEPX | \
588 ___PPC_RS(s) | \
589 ___PPC_RA(a) | \
590 ___PPC_RB(b))
591
09cf5bcb
AK
592#define PPC_SLBIA(IH) stringify_in_c(.long PPC_INST_SLBIA | \
593 ((IH & 0x7) << 21))
96ed1fe5 594#define PPC_INVALIDATE_ERAT PPC_SLBIA(7)
edc424f8 595
f1ecbaf4
SG
596#define VCMPEQUD_RC(vrt, vra, vrb) stringify_in_c(.long PPC_INST_VCMPEQUD | \
597 ___PPC_RT(vrt) | ___PPC_RA(vra) | \
598 ___PPC_RB(vrb) | __PPC_RC21)
599
600#define VCMPEQUB_RC(vrt, vra, vrb) stringify_in_c(.long PPC_INST_VCMPEQUB | \
601 ___PPC_RT(vrt) | ___PPC_RA(vra) | \
602 ___PPC_RB(vrb) | __PPC_RC21)
603
16c57b36 604#endif /* _ASM_POWERPC_PPC_OPCODE_H */