powerpc/powernv: Enable M64 aperatus for PHB3
[linux-2.6-block.git] / arch / powerpc / include / asm / opal.h
CommitLineData
27f44888
BH
1/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
27f44888 15#ifndef __ASSEMBLY__
7e1ce5a4
VH
16/*
17 * SG entry
18 *
19 * WARNING: The current implementation requires each entry
20 * to represent a block that is 4k aligned *and* each block
21 * size except the last one in the list to be as well.
22 */
23struct opal_sg_entry {
3441f04b
AB
24 __be64 data;
25 __be64 length;
7e1ce5a4
VH
26};
27
3441f04b 28/* SG list */
7e1ce5a4 29struct opal_sg_list {
3441f04b
AB
30 __be64 length;
31 __be64 next;
7e1ce5a4
VH
32 struct opal_sg_entry entry[];
33};
34
35/* We calculate number of sg entries based on PAGE_SIZE */
36#define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
37
27f44888
BH
38#endif /* __ASSEMBLY__ */
39
40/****** OPAL APIs ******/
41
14a43e69
BH
42/* Return codes */
43#define OPAL_SUCCESS 0
44#define OPAL_PARAMETER -1
45#define OPAL_BUSY -2
46#define OPAL_PARTIAL -3
47#define OPAL_CONSTRAINED -4
48#define OPAL_CLOSED -5
49#define OPAL_HARDWARE -6
50#define OPAL_UNSUPPORTED -7
51#define OPAL_PERMISSION -8
52#define OPAL_NO_MEM -9
53#define OPAL_RESOURCE -10
54#define OPAL_INTERNAL_ERROR -11
55#define OPAL_BUSY_EVENT -12
56#define OPAL_HARDWARE_FROZEN -13
8d724823
NG
57#define OPAL_WRONG_STATE -14
58#define OPAL_ASYNC_COMPLETION -15
14a43e69
BH
59
60/* API Tokens (in r0) */
e28b05e7 61#define OPAL_INVALID_CALL -1
14a43e69
BH
62#define OPAL_CONSOLE_WRITE 1
63#define OPAL_CONSOLE_READ 2
64#define OPAL_RTC_READ 3
65#define OPAL_RTC_WRITE 4
66#define OPAL_CEC_POWER_DOWN 5
67#define OPAL_CEC_REBOOT 6
68#define OPAL_READ_NVRAM 7
69#define OPAL_WRITE_NVRAM 8
70#define OPAL_HANDLE_INTERRUPT 9
71#define OPAL_POLL_EVENTS 10
72#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
73#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
74#define OPAL_PCI_CONFIG_READ_BYTE 13
75#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
76#define OPAL_PCI_CONFIG_READ_WORD 15
77#define OPAL_PCI_CONFIG_WRITE_BYTE 16
78#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
79#define OPAL_PCI_CONFIG_WRITE_WORD 18
80#define OPAL_SET_XIVE 19
81#define OPAL_GET_XIVE 20
82#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
83#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
84#define OPAL_PCI_EEH_FREEZE_STATUS 23
85#define OPAL_PCI_SHPC 24
86#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
87#define OPAL_PCI_EEH_FREEZE_CLEAR 26
88#define OPAL_PCI_PHB_MMIO_ENABLE 27
89#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
90#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
91#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
92#define OPAL_PCI_SET_PE 31
93#define OPAL_PCI_SET_PELTV 32
94#define OPAL_PCI_SET_MVE 33
95#define OPAL_PCI_SET_MVE_ENABLE 34
96#define OPAL_PCI_GET_XIVE_REISSUE 35
97#define OPAL_PCI_SET_XIVE_REISSUE 36
98#define OPAL_PCI_SET_XIVE_PE 37
99#define OPAL_GET_XIVE_SOURCE 38
100#define OPAL_GET_MSI_32 39
101#define OPAL_GET_MSI_64 40
102#define OPAL_START_CPU 41
103#define OPAL_QUERY_CPU_STATUS 42
104#define OPAL_WRITE_OPPANEL 43
105#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
106#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
107#define OPAL_PCI_RESET 49
f11fe552
BH
108#define OPAL_PCI_GET_HUB_DIAG_DATA 50
109#define OPAL_PCI_GET_PHB_DIAG_DATA 51
110#define OPAL_PCI_FENCE_PHB 52
111#define OPAL_PCI_REINIT 53
112#define OPAL_PCI_MASK_PE_ERROR 54
113#define OPAL_SET_SLOT_LED_STATUS 55
114#define OPAL_GET_EPOW_STATUS 56
115#define OPAL_SET_SYSTEM_ATTENTION_LED 57
23773230
GS
116#define OPAL_RESERVED1 58
117#define OPAL_RESERVED2 59
118#define OPAL_PCI_NEXT_ERROR 60
119#define OPAL_PCI_EEH_FREEZE_STATUS2 61
120#define OPAL_PCI_POLL 62
137436c9 121#define OPAL_PCI_MSI_EOI 63
23773230 122#define OPAL_PCI_GET_PHB_DIAG_DATA2 64
cc0efb57
BH
123#define OPAL_XSCOM_READ 65
124#define OPAL_XSCOM_WRITE 66
125#define OPAL_LPC_READ 67
126#define OPAL_LPC_WRITE 68
13906db6 127#define OPAL_RETURN_CPU 69
4926616c 128#define OPAL_REINIT_CPUS 70
774fea1a
SS
129#define OPAL_ELOG_READ 71
130#define OPAL_ELOG_WRITE 72
131#define OPAL_ELOG_ACK 73
132#define OPAL_ELOG_RESEND 74
133#define OPAL_ELOG_SIZE 75
50bd6153
VH
134#define OPAL_FLASH_VALIDATE 76
135#define OPAL_FLASH_MANAGE 77
136#define OPAL_FLASH_UPDATE 78
97eb001f 137#define OPAL_RESYNC_TIMEBASE 79
c7e64b9c
SS
138#define OPAL_DUMP_INIT 81
139#define OPAL_DUMP_INFO 82
140#define OPAL_DUMP_READ 83
141#define OPAL_DUMP_ACK 84
24366360
MS
142#define OPAL_GET_MSG 85
143#define OPAL_CHECK_ASYNC_COMPLETION 86
f7d98d18 144#define OPAL_SYNC_HOST_REBOOT 87
7224adbb 145#define OPAL_SENSOR_READ 88
4029cd66
NG
146#define OPAL_GET_PARAM 89
147#define OPAL_SET_PARAM 90
148#define OPAL_DUMP_RESEND 91
c7e64b9c 149#define OPAL_DUMP_INFO2 94
14a43e69
BH
150
151#ifndef __ASSEMBLY__
152
bfd25d72
MN
153#include <linux/notifier.h>
154
14a43e69
BH
155/* Other enums */
156enum OpalVendorApiTokens {
157 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
158};
23773230 159
14a43e69
BH
160enum OpalFreezeState {
161 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
162 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
163 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
164 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
165 OPAL_EEH_STOPPED_RESET = 4,
166 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
167 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
168};
23773230 169
14a43e69
BH
170enum OpalEehFreezeActionToken {
171 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
172 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
173 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3
174};
23773230 175
14a43e69 176enum OpalPciStatusToken {
23773230
GS
177 OPAL_EEH_NO_ERROR = 0,
178 OPAL_EEH_IOC_ERROR = 1,
179 OPAL_EEH_PHB_ERROR = 2,
180 OPAL_EEH_PE_ERROR = 3,
181 OPAL_EEH_PE_MMIO_ERROR = 4,
182 OPAL_EEH_PE_DMA_ERROR = 5
14a43e69 183};
23773230
GS
184
185enum OpalPciErrorSeverity {
186 OPAL_EEH_SEV_NO_ERROR = 0,
187 OPAL_EEH_SEV_IOC_DEAD = 1,
188 OPAL_EEH_SEV_PHB_DEAD = 2,
189 OPAL_EEH_SEV_PHB_FENCED = 3,
190 OPAL_EEH_SEV_PE_ER = 4,
191 OPAL_EEH_SEV_INF = 5
192};
193
14a43e69
BH
194enum OpalShpcAction {
195 OPAL_SHPC_GET_LINK_STATE = 0,
196 OPAL_SHPC_GET_SLOT_STATE = 1
197};
23773230 198
14a43e69
BH
199enum OpalShpcLinkState {
200 OPAL_SHPC_LINK_DOWN = 0,
201 OPAL_SHPC_LINK_UP = 1
202};
23773230 203
14a43e69
BH
204enum OpalMmioWindowType {
205 OPAL_M32_WINDOW_TYPE = 1,
206 OPAL_M64_WINDOW_TYPE = 2,
207 OPAL_IO_WINDOW_TYPE = 3
208};
23773230 209
14a43e69
BH
210enum OpalShpcSlotState {
211 OPAL_SHPC_DEV_NOT_PRESENT = 0,
212 OPAL_SHPC_DEV_PRESENT = 1
213};
23773230 214
14a43e69
BH
215enum OpalExceptionHandler {
216 OPAL_MACHINE_CHECK_HANDLER = 1,
217 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
218 OPAL_SOFTPATCH_HANDLER = 3
219};
23773230 220
14a43e69 221enum OpalPendingState {
23773230
GS
222 OPAL_EVENT_OPAL_INTERNAL = 0x1,
223 OPAL_EVENT_NVRAM = 0x2,
224 OPAL_EVENT_RTC = 0x4,
225 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
226 OPAL_EVENT_CONSOLE_INPUT = 0x10,
227 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
228 OPAL_EVENT_ERROR_LOG = 0x40,
229 OPAL_EVENT_EPOW = 0x80,
230 OPAL_EVENT_LED_STATUS = 0x100,
24366360 231 OPAL_EVENT_PCI_ERROR = 0x200,
c7e64b9c 232 OPAL_EVENT_DUMP_AVAIL = 0x400,
24366360
MS
233 OPAL_EVENT_MSG_PENDING = 0x800,
234};
235
236enum OpalMessageType {
8d724823
NG
237 OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
238 * additional params function-specific
239 */
24366360
MS
240 OPAL_MSG_MEM_ERR,
241 OPAL_MSG_EPOW,
242 OPAL_MSG_SHUTDOWN,
243 OPAL_MSG_TYPE_MAX,
14a43e69
BH
244};
245
246/* Machine check related definitions */
247enum OpalMCE_Version {
248 OpalMCE_V1 = 1,
249};
250
251enum OpalMCE_Severity {
252 OpalMCE_SEV_NO_ERROR = 0,
253 OpalMCE_SEV_WARNING = 1,
254 OpalMCE_SEV_ERROR_SYNC = 2,
255 OpalMCE_SEV_FATAL = 3,
256};
257
258enum OpalMCE_Disposition {
259 OpalMCE_DISPOSITION_RECOVERED = 0,
260 OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
261};
262
263enum OpalMCE_Initiator {
264 OpalMCE_INITIATOR_UNKNOWN = 0,
265 OpalMCE_INITIATOR_CPU = 1,
266};
267
268enum OpalMCE_ErrorType {
269 OpalMCE_ERROR_TYPE_UNKNOWN = 0,
270 OpalMCE_ERROR_TYPE_UE = 1,
271 OpalMCE_ERROR_TYPE_SLB = 2,
272 OpalMCE_ERROR_TYPE_ERAT = 3,
273 OpalMCE_ERROR_TYPE_TLB = 4,
274};
275
276enum OpalMCE_UeErrorType {
277 OpalMCE_UE_ERROR_INDETERMINATE = 0,
278 OpalMCE_UE_ERROR_IFETCH = 1,
279 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
280 OpalMCE_UE_ERROR_LOAD_STORE = 3,
281 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
282};
283
284enum OpalMCE_SlbErrorType {
285 OpalMCE_SLB_ERROR_INDETERMINATE = 0,
286 OpalMCE_SLB_ERROR_PARITY = 1,
287 OpalMCE_SLB_ERROR_MULTIHIT = 2,
288};
289
290enum OpalMCE_EratErrorType {
291 OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
292 OpalMCE_ERAT_ERROR_PARITY = 1,
293 OpalMCE_ERAT_ERROR_MULTIHIT = 2,
294};
295
296enum OpalMCE_TlbErrorType {
297 OpalMCE_TLB_ERROR_INDETERMINATE = 0,
298 OpalMCE_TLB_ERROR_PARITY = 1,
299 OpalMCE_TLB_ERROR_MULTIHIT = 2,
300};
301
302enum OpalThreadStatus {
303 OPAL_THREAD_INACTIVE = 0x0,
75b93da4
BH
304 OPAL_THREAD_STARTED = 0x1,
305 OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
14a43e69
BH
306};
307
308enum OpalPciBusCompare {
309 OpalPciBusAny = 0, /* Any bus number match */
310 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
311 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
312 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
313 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
314 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
315 OpalPciBusAll = 7, /* Match bus number exactly */
316};
317
318enum OpalDeviceCompare {
319 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
320 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
321};
322
323enum OpalFuncCompare {
324 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
325 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
326};
327
328enum OpalPeAction {
329 OPAL_UNMAP_PE = 0,
330 OPAL_MAP_PE = 1
331};
332
f11fe552
BH
333enum OpalPeltvAction {
334 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
335 OPAL_ADD_PE_TO_DOMAIN = 1
336};
337
338enum OpalMveEnableAction {
339 OPAL_DISABLE_MVE = 0,
340 OPAL_ENABLE_MVE = 1
341};
342
262af557
GC
343enum OpalM64EnableAction {
344 OPAL_DISABLE_M64 = 0,
345 OPAL_ENABLE_M64_SPLIT = 1,
346 OPAL_ENABLE_M64_NON_SPLIT = 2
347};
348
9be3becc 349enum OpalPciResetScope {
14a43e69
BH
350 OPAL_PHB_COMPLETE = 1, OPAL_PCI_LINK = 2, OPAL_PHB_ERROR = 3,
351 OPAL_PCI_HOT_RESET = 4, OPAL_PCI_FUNDAMENTAL_RESET = 5,
f11fe552
BH
352 OPAL_PCI_IODA_TABLE_RESET = 6,
353};
354
9be3becc
GS
355enum OpalPciReinitScope {
356 OPAL_REINIT_PCI_DEV = 1000
357};
358
f11fe552
BH
359enum OpalPciResetState {
360 OPAL_DEASSERT_RESET = 0,
361 OPAL_ASSERT_RESET = 1
14a43e69
BH
362};
363
f11fe552
BH
364enum OpalPciMaskAction {
365 OPAL_UNMASK_ERROR_TYPE = 0,
366 OPAL_MASK_ERROR_TYPE = 1
367};
368
369enum OpalSlotLedType {
370 OPAL_SLOT_LED_ID_TYPE = 0,
371 OPAL_SLOT_LED_FAULT_TYPE = 1
372};
373
374enum OpalLedAction {
375 OPAL_TURN_OFF_LED = 0,
376 OPAL_TURN_ON_LED = 1,
377 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
378};
379
380enum OpalEpowStatus {
381 OPAL_EPOW_NONE = 0,
382 OPAL_EPOW_UPS = 1,
383 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
384 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
385};
14a43e69 386
cc0efb57
BH
387/*
388 * Address cycle types for LPC accesses. These also correspond
389 * to the content of the first cell of the "reg" property for
390 * device nodes on the LPC bus
391 */
392enum OpalLPCAddressType {
393 OPAL_LPC_MEM = 0,
394 OPAL_LPC_IO = 1,
395 OPAL_LPC_FW = 2,
396};
397
4029cd66
NG
398/* System parameter permission */
399enum OpalSysparamPerm {
400 OPAL_SYSPARAM_READ = 0x1,
401 OPAL_SYSPARAM_WRITE = 0x2,
402 OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
403};
404
24366360 405struct opal_msg {
bb4398e1
AB
406 __be32 msg_type;
407 __be32 reserved;
408 __be64 params[8];
24366360
MS
409};
410
14a43e69
BH
411struct opal_machine_check_event {
412 enum OpalMCE_Version version:8; /* 0x00 */
413 uint8_t in_use; /* 0x01 */
414 enum OpalMCE_Severity severity:8; /* 0x02 */
415 enum OpalMCE_Initiator initiator:8; /* 0x03 */
416 enum OpalMCE_ErrorType error_type:8; /* 0x04 */
417 enum OpalMCE_Disposition disposition:8; /* 0x05 */
418 uint8_t reserved_1[2]; /* 0x06 */
419 uint64_t gpr3; /* 0x08 */
420 uint64_t srr0; /* 0x10 */
421 uint64_t srr1; /* 0x18 */
422 union { /* 0x20 */
423 struct {
424 enum OpalMCE_UeErrorType ue_error_type:8;
425 uint8_t effective_address_provided;
426 uint8_t physical_address_provided;
427 uint8_t reserved_1[5];
428 uint64_t effective_address;
429 uint64_t physical_address;
430 uint8_t reserved_2[8];
431 } ue_error;
432
433 struct {
434 enum OpalMCE_SlbErrorType slb_error_type:8;
435 uint8_t effective_address_provided;
436 uint8_t reserved_1[6];
437 uint64_t effective_address;
438 uint8_t reserved_2[16];
439 } slb_error;
440
441 struct {
442 enum OpalMCE_EratErrorType erat_error_type:8;
443 uint8_t effective_address_provided;
444 uint8_t reserved_1[6];
445 uint64_t effective_address;
446 uint8_t reserved_2[16];
447 } erat_error;
448
449 struct {
450 enum OpalMCE_TlbErrorType tlb_error_type:8;
451 uint8_t effective_address_provided;
452 uint8_t reserved_1[6];
453 uint64_t effective_address;
454 uint8_t reserved_2[16];
455 } tlb_error;
456 } u;
457};
458
75eb3d9b
MS
459/* FSP memory errors handling */
460enum OpalMemErr_Version {
461 OpalMemErr_V1 = 1,
462};
463
464enum OpalMemErrType {
465 OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
466 OPAL_MEM_ERR_TYPE_DYN_DALLOC,
467 OPAL_MEM_ERR_TYPE_SCRUB,
468};
469
470/* Memory Reilience error type */
471enum OpalMemErr_ResilErrType {
472 OPAL_MEM_RESILIENCE_CE = 0,
473 OPAL_MEM_RESILIENCE_UE,
474 OPAL_MEM_RESILIENCE_UE_SCRUB,
475};
476
477/* Dynamic Memory Deallocation type */
478enum OpalMemErr_DynErrType {
479 OPAL_MEM_DYNAMIC_DEALLOC = 0,
480};
481
482/* OpalMemoryErrorData->flags */
483#define OPAL_MEM_CORRECTED_ERROR 0x0001
484#define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
485#define OPAL_MEM_ACK_REQUIRED 0x8000
486
487struct OpalMemoryErrorData {
488 enum OpalMemErr_Version version:8; /* 0x00 */
489 enum OpalMemErrType type:8; /* 0x01 */
223ca9d8 490 __be16 flags; /* 0x02 */
75eb3d9b
MS
491 uint8_t reserved_1[4]; /* 0x04 */
492
493 union {
494 /* Memory Resilience corrected/uncorrected error info */
495 struct {
496 enum OpalMemErr_ResilErrType resil_err_type:8;
497 uint8_t reserved_1[7];
223ca9d8
AB
498 __be64 physical_address_start;
499 __be64 physical_address_end;
75eb3d9b
MS
500 } resilience;
501 /* Dynamic memory deallocation error info */
502 struct {
503 enum OpalMemErr_DynErrType dyn_err_type:8;
504 uint8_t reserved_1[7];
223ca9d8
AB
505 __be64 physical_address_start;
506 __be64 physical_address_end;
75eb3d9b
MS
507 } dyn_dealloc;
508 } u;
509};
510
23773230
GS
511enum {
512 OPAL_P7IOC_DIAG_TYPE_NONE = 0,
513 OPAL_P7IOC_DIAG_TYPE_RGC = 1,
514 OPAL_P7IOC_DIAG_TYPE_BI = 2,
515 OPAL_P7IOC_DIAG_TYPE_CI = 3,
516 OPAL_P7IOC_DIAG_TYPE_MISC = 4,
517 OPAL_P7IOC_DIAG_TYPE_I2C = 5,
518 OPAL_P7IOC_DIAG_TYPE_LAST = 6
519};
520
521struct OpalIoP7IOCErrorData {
f18440fb 522 __be16 type;
23773230
GS
523
524 /* GEM */
f18440fb
GS
525 __be64 gemXfir;
526 __be64 gemRfir;
527 __be64 gemRirqfir;
528 __be64 gemMask;
529 __be64 gemRwof;
23773230
GS
530
531 /* LEM */
f18440fb
GS
532 __be64 lemFir;
533 __be64 lemErrMask;
534 __be64 lemAction0;
535 __be64 lemAction1;
536 __be64 lemWof;
23773230
GS
537
538 union {
539 struct OpalIoP7IOCRgcErrorData {
f18440fb
GS
540 __be64 rgcStatus; /* 3E1C10 */
541 __be64 rgcLdcp; /* 3E1C18 */
23773230
GS
542 }rgc;
543 struct OpalIoP7IOCBiErrorData {
f18440fb
GS
544 __be64 biLdcp0; /* 3C0100, 3C0118 */
545 __be64 biLdcp1; /* 3C0108, 3C0120 */
546 __be64 biLdcp2; /* 3C0110, 3C0128 */
547 __be64 biFenceStatus; /* 3C0130, 3C0130 */
23773230 548
f18440fb 549 u8 biDownbound; /* BI Downbound or Upbound */
23773230
GS
550 }bi;
551 struct OpalIoP7IOCCiErrorData {
f18440fb
GS
552 __be64 ciPortStatus; /* 3Dn008 */
553 __be64 ciPortLdcp; /* 3Dn010 */
23773230 554
f18440fb 555 u8 ciPort; /* Index of CI port: 0/1 */
23773230
GS
556 }ci;
557 };
558};
559
f11fe552
BH
560/**
561 * This structure defines the overlay which will be used to store PHB error
562 * data upon request.
563 */
23773230
GS
564enum {
565 OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
566};
567
568enum {
569 OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
8c6852e0 570 OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
23773230
GS
571};
572
f11fe552
BH
573enum {
574 OPAL_P7IOC_NUM_PEST_REGS = 128,
8c6852e0 575 OPAL_PHB3_NUM_PEST_REGS = 256
f11fe552
BH
576};
577
23773230 578struct OpalIoPhbErrorCommon {
ddf0322a
GC
579 __be32 version;
580 __be32 ioType;
581 __be32 len;
23773230
GS
582};
583
f11fe552 584struct OpalIoP7IOCPhbErrorData {
23773230
GS
585 struct OpalIoPhbErrorCommon common;
586
f18440fb 587 __be32 brdgCtl;
f11fe552
BH
588
589 // P7IOC utl regs
f18440fb
GS
590 __be32 portStatusReg;
591 __be32 rootCmplxStatus;
592 __be32 busAgentStatus;
f11fe552
BH
593
594 // P7IOC cfg regs
f18440fb
GS
595 __be32 deviceStatus;
596 __be32 slotStatus;
597 __be32 linkStatus;
598 __be32 devCmdStatus;
599 __be32 devSecStatus;
f11fe552
BH
600
601 // cfg AER regs
f18440fb
GS
602 __be32 rootErrorStatus;
603 __be32 uncorrErrorStatus;
604 __be32 corrErrorStatus;
605 __be32 tlpHdr1;
606 __be32 tlpHdr2;
607 __be32 tlpHdr3;
608 __be32 tlpHdr4;
609 __be32 sourceId;
f11fe552 610
f18440fb 611 __be32 rsv3;
f11fe552
BH
612
613 // Record data about the call to allocate a buffer.
f18440fb
GS
614 __be64 errorClass;
615 __be64 correlator;
f11fe552
BH
616
617 //P7IOC MMIO Error Regs
f18440fb
GS
618 __be64 p7iocPlssr; // n120
619 __be64 p7iocCsr; // n110
620 __be64 lemFir; // nC00
621 __be64 lemErrorMask; // nC18
622 __be64 lemWOF; // nC40
623 __be64 phbErrorStatus; // nC80
624 __be64 phbFirstErrorStatus; // nC88
625 __be64 phbErrorLog0; // nCC0
626 __be64 phbErrorLog1; // nCC8
627 __be64 mmioErrorStatus; // nD00
628 __be64 mmioFirstErrorStatus; // nD08
629 __be64 mmioErrorLog0; // nD40
630 __be64 mmioErrorLog1; // nD48
631 __be64 dma0ErrorStatus; // nD80
632 __be64 dma0FirstErrorStatus; // nD88
633 __be64 dma0ErrorLog0; // nDC0
634 __be64 dma0ErrorLog1; // nDC8
635 __be64 dma1ErrorStatus; // nE00
636 __be64 dma1FirstErrorStatus; // nE08
637 __be64 dma1ErrorLog0; // nE40
638 __be64 dma1ErrorLog1; // nE48
639 __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
640 __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
f11fe552
BH
641};
642
8c6852e0
GS
643struct OpalIoPhb3ErrorData {
644 struct OpalIoPhbErrorCommon common;
645
ddf0322a 646 __be32 brdgCtl;
8c6852e0
GS
647
648 /* PHB3 UTL regs */
ddf0322a
GC
649 __be32 portStatusReg;
650 __be32 rootCmplxStatus;
651 __be32 busAgentStatus;
8c6852e0
GS
652
653 /* PHB3 cfg regs */
ddf0322a
GC
654 __be32 deviceStatus;
655 __be32 slotStatus;
656 __be32 linkStatus;
657 __be32 devCmdStatus;
658 __be32 devSecStatus;
8c6852e0
GS
659
660 /* cfg AER regs */
ddf0322a
GC
661 __be32 rootErrorStatus;
662 __be32 uncorrErrorStatus;
663 __be32 corrErrorStatus;
664 __be32 tlpHdr1;
665 __be32 tlpHdr2;
666 __be32 tlpHdr3;
667 __be32 tlpHdr4;
668 __be32 sourceId;
8c6852e0 669
ddf0322a 670 __be32 rsv3;
8c6852e0
GS
671
672 /* Record data about the call to allocate a buffer */
ddf0322a
GC
673 __be64 errorClass;
674 __be64 correlator;
8c6852e0 675
ddf0322a
GC
676 __be64 nFir; /* 000 */
677 __be64 nFirMask; /* 003 */
678 __be64 nFirWOF; /* 008 */
8c6852e0
GS
679
680 /* PHB3 MMIO Error Regs */
ddf0322a
GC
681 __be64 phbPlssr; /* 120 */
682 __be64 phbCsr; /* 110 */
683 __be64 lemFir; /* C00 */
684 __be64 lemErrorMask; /* C18 */
685 __be64 lemWOF; /* C40 */
686 __be64 phbErrorStatus; /* C80 */
687 __be64 phbFirstErrorStatus; /* C88 */
688 __be64 phbErrorLog0; /* CC0 */
689 __be64 phbErrorLog1; /* CC8 */
690 __be64 mmioErrorStatus; /* D00 */
691 __be64 mmioFirstErrorStatus; /* D08 */
692 __be64 mmioErrorLog0; /* D40 */
693 __be64 mmioErrorLog1; /* D48 */
694 __be64 dma0ErrorStatus; /* D80 */
695 __be64 dma0FirstErrorStatus; /* D88 */
696 __be64 dma0ErrorLog0; /* DC0 */
697 __be64 dma0ErrorLog1; /* DC8 */
698 __be64 dma1ErrorStatus; /* E00 */
699 __be64 dma1FirstErrorStatus; /* E08 */
700 __be64 dma1ErrorLog0; /* E40 */
701 __be64 dma1ErrorLog1; /* E48 */
702 __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
703 __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
8c6852e0
GS
704};
705
4926616c
BH
706enum {
707 OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
708 OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
709};
710
14a43e69 711typedef struct oppanel_line {
f11fe552
BH
712 const char * line;
713 uint64_t line_len;
14a43e69
BH
714} oppanel_line_t;
715
6f68b5e2
VH
716/* /sys/firmware/opal */
717extern struct kobject *opal_kobj;
718
bfc36894
JS
719/* /ibm,opal */
720extern struct device_node *opal_node;
721
14a43e69 722/* API functions */
e28b05e7 723int64_t opal_invalid_call(void);
4f89363b 724int64_t opal_console_write(int64_t term_number, __be64 *length,
14a43e69 725 const uint8_t *buffer);
4f89363b 726int64_t opal_console_read(int64_t term_number, __be64 *length,
14a43e69
BH
727 uint8_t *buffer);
728int64_t opal_console_write_buffer_space(int64_t term_number,
4f89363b 729 __be64 *length);
6feff6d4
AB
730int64_t opal_rtc_read(__be32 *year_month_day,
731 __be64 *hour_minute_second_millisecond);
14a43e69
BH
732int64_t opal_rtc_write(uint32_t year_month_day,
733 uint64_t hour_minute_second_millisecond);
734int64_t opal_cec_power_down(uint64_t request);
735int64_t opal_cec_reboot(void);
736int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
737int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
5e4da530 738int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
4f89363b 739int64_t opal_poll_events(__be64 *outstanding_event_mask);
14a43e69
BH
740int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
741 uint64_t tce_mem_size);
742int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
743 uint64_t tce_mem_size);
744int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
745 uint64_t offset, uint8_t *data);
746int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
5e4da530 747 uint64_t offset, __be16 *data);
14a43e69 748int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
5e4da530 749 uint64_t offset, __be32 *data);
14a43e69
BH
750int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
751 uint64_t offset, uint8_t data);
752int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
753 uint64_t offset, uint16_t data);
754int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
755 uint64_t offset, uint32_t data);
756int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
5e4da530 757int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
14a43e69
BH
758int64_t opal_register_exception_handler(uint64_t opal_exception,
759 uint64_t handler_address,
760 uint64_t glue_cache_line);
761int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
762 uint8_t *freeze_state,
5e4da530
AB
763 __be16 *pci_error_type,
764 __be64 *phb_status);
14a43e69
BH
765int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
766 uint64_t eeh_action_token);
767int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
768
769
770
771int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
772 uint16_t window_num, uint16_t enable);
773int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
774 uint16_t window_num,
775 uint64_t starting_real_address,
776 uint64_t starting_pci_address,
262af557 777 uint64_t size);
14a43e69
BH
778int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
779 uint16_t window_type, uint16_t window_num,
780 uint16_t segment_num);
781int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
782 uint64_t ivt_addr, uint64_t ivt_len,
783 uint64_t reject_array_addr,
784 uint64_t peltv_addr);
785int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
786 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
787 uint8_t pe_action);
788int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
789 uint8_t state);
790int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
791int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
792 uint32_t state);
793int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
794 uint8_t *p_bit, uint8_t *q_bit);
795int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
796 uint8_t p_bit, uint8_t q_bit);
137436c9 797int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
14a43e69
BH
798int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
799 uint32_t xive_num);
800int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
5e4da530 801 __be32 *interrupt_source_number);
14a43e69 802int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
5e4da530
AB
803 uint8_t msi_range, __be32 *msi_address,
804 __be32 *message_data);
14a43e69
BH
805int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
806 uint32_t xive_num, uint8_t msi_range,
5e4da530 807 __be64 *msi_address, __be32 *message_data);
14a43e69
BH
808int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
809int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
810int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
811int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
812 uint16_t tce_levels, uint64_t tce_table_addr,
813 uint64_t tce_table_size, uint64_t tce_page_size);
814int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
815 uint16_t dma_window_number, uint64_t pci_start_addr,
816 uint64_t pci_mem_size);
817int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
818
23773230
GS
819int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
820 uint64_t diag_buffer_len);
821int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
822 uint64_t diag_buffer_len);
823int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
824 uint64_t diag_buffer_len);
f11fe552 825int64_t opal_pci_fence_phb(uint64_t phb_id);
9be3becc 826int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
f11fe552
BH
827int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
828int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
5e4da530 829int64_t opal_get_epow_status(__be64 *status);
f11fe552 830int64_t opal_set_system_attention_led(uint8_t led_action);
ddf0322a
GC
831int64_t opal_pci_next_error(uint64_t phb_id, __be64 *first_frozen_pe,
832 __be16 *pci_error_type, __be16 *severity);
23773230 833int64_t opal_pci_poll(uint64_t phb_id);
13906db6 834int64_t opal_return_cpu(void);
4926616c 835int64_t opal_reinit_cpus(uint64_t flags);
f11fe552 836
2f3f38e4
BH
837int64_t opal_xscom_read(uint32_t gcid, uint64_t pcb_addr, __be64 *val);
838int64_t opal_xscom_write(uint32_t gcid, uint64_t pcb_addr, uint64_t val);
cc0efb57
BH
839
840int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
841 uint32_t addr, uint32_t data, uint32_t sz);
842int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
803c2d2f 843 uint32_t addr, __be32 *data, uint32_t sz);
774fea1a 844
2bad7423 845int64_t opal_read_elog(uint64_t buffer, uint64_t size, uint64_t log_id);
14ad0c58 846int64_t opal_get_elog_size(__be64 *log_id, __be64 *size, __be64 *elog_type);
774fea1a
SS
847int64_t opal_write_elog(uint64_t buffer, uint64_t size, uint64_t offset);
848int64_t opal_send_ack_elog(uint64_t log_id);
849void opal_resend_pending_logs(void);
850
50bd6153
VH
851int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
852int64_t opal_manage_flash(uint8_t op);
853int64_t opal_update_flash(uint64_t blk_list);
c7e64b9c 854int64_t opal_dump_init(uint8_t dump_type);
2d6b63bb
AB
855int64_t opal_dump_info(__be32 *dump_id, __be32 *dump_size);
856int64_t opal_dump_info2(__be32 *dump_id, __be32 *dump_size, __be32 *dump_type);
c7e64b9c
SS
857int64_t opal_dump_read(uint32_t dump_id, uint64_t buffer);
858int64_t opal_dump_ack(uint32_t dump_id);
859int64_t opal_dump_resend_notification(void);
cc0efb57 860
2bad7423
AB
861int64_t opal_get_msg(uint64_t buffer, uint64_t size);
862int64_t opal_check_completion(uint64_t buffer, uint64_t size, uint64_t token);
f7d98d18 863int64_t opal_sync_host_reboot(void);
4029cd66 864int64_t opal_get_param(uint64_t token, uint32_t param_id, uint64_t buffer,
2bad7423 865 uint64_t length);
4029cd66 866int64_t opal_set_param(uint64_t token, uint32_t param_id, uint64_t buffer,
2bad7423 867 uint64_t length);
9000c17d 868int64_t opal_sensor_read(uint32_t sensor_hndl, int token, __be32 *sensor_data);
24366360 869
14a43e69 870/* Internal functions */
e2c8b93e
AB
871extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
872 int depth, void *data);
55672ecf
MS
873extern int early_init_dt_scan_recoverable_ranges(unsigned long node,
874 const char *uname, int depth, void *data);
14a43e69
BH
875
876extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
877extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
878
879extern void hvc_opal_init_early(void);
880
1bc98de2 881extern int opal_notifier_register(struct notifier_block *nb);
798af00c
BH
882extern int opal_notifier_unregister(struct notifier_block *nb);
883
24366360
MS
884extern int opal_message_notifier_register(enum OpalMessageType msg_type,
885 struct notifier_block *nb);
1bc98de2
GS
886extern void opal_notifier_enable(void);
887extern void opal_notifier_disable(void);
888extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
889
8d724823
NG
890extern int __opal_async_get_token(void);
891extern int opal_async_get_token_interruptible(void);
892extern int __opal_async_release_token(int token);
893extern int opal_async_release_token(int token);
894extern int opal_async_wait_response(uint64_t token, struct opal_msg *msg);
7224adbb 895extern int opal_get_sensor_data(u32 sensor_hndl, u32 *sensor_data);
8d724823 896
628daa8d
BH
897struct rtc_time;
898extern int opal_set_rtc_time(struct rtc_time *tm);
899extern void opal_get_rtc_time(struct rtc_time *tm);
900extern unsigned long opal_get_boot_time(void);
901extern void opal_nvram_init(void);
50bd6153 902extern void opal_flash_init(void);
2196c6f1 903extern void opal_flash_term_callback(void);
774fea1a 904extern int opal_elog_init(void);
c7e64b9c 905extern void opal_platform_dump_init(void);
4029cd66 906extern void opal_sys_param_init(void);
bfc36894 907extern void opal_msglog_init(void);
628daa8d 908
ed79ba9e 909extern int opal_machine_check(struct pt_regs *regs);
55672ecf 910extern bool opal_mce_check_early_recovery(struct pt_regs *regs);
ed79ba9e 911
73ed148a 912extern void opal_shutdown(void);
97eb001f 913extern int opal_resync_timebase(void);
73ed148a 914
3fafe9c2
BH
915extern void opal_lpc_init(void);
916
3441f04b
AB
917struct opal_sg_list *opal_vmalloc_to_sg_list(void *vmalloc_addr,
918 unsigned long vmalloc_size);
919void opal_free_sg_list(struct opal_sg_list *sg);
920
14a43e69 921#endif /* __ASSEMBLY__ */
27f44888
BH
922
923#endif /* __OPAL_H */