drm/vc4: mark vc4_bo_cache_purge() static
[linux-2.6-block.git] / arch / powerpc / include / asm / io.h
CommitLineData
047ea784
PM
1#ifndef _ASM_POWERPC_IO_H
2#define _ASM_POWERPC_IO_H
88ced031 3#ifdef __KERNEL__
1da177e4 4
be135f40
AB
5#define ARCH_HAS_IOREMAP_WC
6
b41e5fff 7/*
1da177e4
LT
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version
11 * 2 of the License, or (at your option) any later version.
12 */
13
1269277a
DW
14/* Check of existence of legacy devices */
15extern int check_legacy_ioport(unsigned long base_port);
8d8a0241
OH
16#define I8042_DATA_REG 0x60
17#define FDC_BASE 0x3f0
1269277a 18
e1612de9
HM
19#if defined(CONFIG_PPC64) && defined(CONFIG_PCI)
20extern struct pci_dev *isa_bridge_pcidev;
21/*
22 * has legacy ISA devices ?
23 */
ac237b65 24#define arch_has_dev_port() (isa_bridge_pcidev != NULL || isa_io_special)
e1612de9
HM
25#endif
26
b41e5fff
EM
27#include <linux/device.h>
28#include <linux/io.h>
29
1da177e4
LT
30#include <linux/compiler.h>
31#include <asm/page.h>
32#include <asm/byteorder.h>
feaf7cf1 33#include <asm/synch.h>
1da177e4 34#include <asm/delay.h>
68a64357 35#include <asm/mmu.h>
1da177e4
LT
36
37#include <asm-generic/iomap.h>
38
68a64357
BH
39#ifdef CONFIG_PPC64
40#include <asm/paca.h>
41#endif
42
1da177e4
LT
43#define SIO_CONFIG_RA 0x398
44#define SIO_CONFIG_RD 0x399
45
46#define SLOW_DOWN_IO
47
68a64357
BH
48/* 32 bits uses slightly different variables for the various IO
49 * bases. Most of this file only uses _IO_BASE though which we
50 * define properly based on the platform
51 */
52#ifndef CONFIG_PCI
53#define _IO_BASE 0
54#define _ISA_MEM_BASE 0
55#define PCI_DRAM_OFFSET 0
56#elif defined(CONFIG_PPC32)
57#define _IO_BASE isa_io_base
58#define _ISA_MEM_BASE isa_mem_base
59#define PCI_DRAM_OFFSET pci_dram_offset
60#else
61#define _IO_BASE pci_io_base
25e81f92 62#define _ISA_MEM_BASE isa_mem_base
68a64357
BH
63#define PCI_DRAM_OFFSET 0
64#endif
65
66extern unsigned long isa_io_base;
68a64357
BH
67extern unsigned long pci_io_base;
68extern unsigned long pci_dram_offset;
69
25e81f92
BH
70extern resource_size_t isa_mem_base;
71
3fafe9c2
BH
72/* Boolean set by platform if PIO accesses are suppored while _IO_BASE
73 * is not set or addresses cannot be translated to MMIO. This is typically
74 * set when the platform supports "special" PIO accesses via a non memory
75 * mapped mechanism, and allows things like the early udbg UART code to
76 * function.
77 */
78extern bool isa_io_special;
79
ecd73cc5
BH
80#ifdef CONFIG_PPC32
81#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
82#error CONFIG_PPC_INDIRECT_{PIO,MMIO} are not yet supported on 32 bits
83#endif
68a64357
BH
84#endif
85
4cb3cee0
BH
86/*
87 *
88 * Low level MMIO accessors
89 *
90 * This provides the non-bus specific accessors to MMIO. Those are PowerPC
91 * specific and thus shouldn't be used in generic code. The accessors
92 * provided here are:
93 *
94 * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
95 * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
96 * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
97 *
98 * Those operate directly on a kernel virtual address. Note that the prototype
99 * for the out_* accessors has the arguments in opposite order from the usual
100 * linux PCI accessors. Unlike those, they take the address first and the value
101 * next.
102 *
103 * Note: I might drop the _ns suffix on the stream operations soon as it is
104 * simply normal for stream operations to not swap in the first place.
105 *
106 */
107
68a64357 108#ifdef CONFIG_PPC64
048c8bc9 109#define IO_SET_SYNC_FLAG() do { local_paca->io_sync = 1; } while(0)
68a64357
BH
110#else
111#define IO_SET_SYNC_FLAG()
112#endif
4cb3cee0 113
0f3d6bcd
TP
114/* gcc 4.0 and older doesn't have 'Z' constraint */
115#if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ == 0)
15cba23e 116#define DEF_MMIO_IN_X(name, size, insn) \
0f3d6bcd 117static inline u##size name(const volatile u##size __iomem *addr) \
4cb3cee0 118{ \
0f3d6bcd
TP
119 u##size ret; \
120 __asm__ __volatile__("sync;"#insn" %0,0,%1;twi 0,%0,0;isync" \
cfab3bdf 121 : "=r" (ret) : "r" (addr), "m" (*addr) : "memory"); \
4cb3cee0
BH
122 return ret; \
123}
124
15cba23e 125#define DEF_MMIO_OUT_X(name, size, insn) \
0f3d6bcd 126static inline void name(volatile u##size __iomem *addr, u##size val) \
4cb3cee0 127{ \
0f3d6bcd 128 __asm__ __volatile__("sync;"#insn" %1,0,%2" \
cfab3bdf
BH
129 : "=m" (*addr) : "r" (val), "r" (addr) : "memory"); \
130 IO_SET_SYNC_FLAG(); \
4cb3cee0 131}
0f3d6bcd 132#else /* newer gcc */
15cba23e 133#define DEF_MMIO_IN_X(name, size, insn) \
0f3d6bcd
TP
134static inline u##size name(const volatile u##size __iomem *addr) \
135{ \
136 u##size ret; \
137 __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
138 : "=r" (ret) : "Z" (*addr) : "memory"); \
139 return ret; \
140}
141
15cba23e 142#define DEF_MMIO_OUT_X(name, size, insn) \
0f3d6bcd
TP
143static inline void name(volatile u##size __iomem *addr, u##size val) \
144{ \
145 __asm__ __volatile__("sync;"#insn" %1,%y0" \
146 : "=Z" (*addr) : "r" (val) : "memory"); \
147 IO_SET_SYNC_FLAG(); \
148}
149#endif
4cb3cee0 150
15cba23e 151#define DEF_MMIO_IN_D(name, size, insn) \
0f3d6bcd
TP
152static inline u##size name(const volatile u##size __iomem *addr) \
153{ \
154 u##size ret; \
155 __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
156 : "=r" (ret) : "m" (*addr) : "memory"); \
157 return ret; \
158}
4cb3cee0 159
15cba23e 160#define DEF_MMIO_OUT_D(name, size, insn) \
0f3d6bcd
TP
161static inline void name(volatile u##size __iomem *addr, u##size val) \
162{ \
163 __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
164 : "=m" (*addr) : "r" (val) : "memory"); \
165 IO_SET_SYNC_FLAG(); \
166}
4cb3cee0 167
15cba23e
IM
168DEF_MMIO_IN_D(in_8, 8, lbz);
169DEF_MMIO_OUT_D(out_8, 8, stb);
4cb3cee0 170
15cba23e
IM
171#ifdef __BIG_ENDIAN__
172DEF_MMIO_IN_D(in_be16, 16, lhz);
173DEF_MMIO_IN_D(in_be32, 32, lwz);
174DEF_MMIO_IN_X(in_le16, 16, lhbrx);
175DEF_MMIO_IN_X(in_le32, 32, lwbrx);
4cb3cee0 176
15cba23e
IM
177DEF_MMIO_OUT_D(out_be16, 16, sth);
178DEF_MMIO_OUT_D(out_be32, 32, stw);
179DEF_MMIO_OUT_X(out_le16, 16, sthbrx);
180DEF_MMIO_OUT_X(out_le32, 32, stwbrx);
181#else
182DEF_MMIO_IN_X(in_be16, 16, lhbrx);
183DEF_MMIO_IN_X(in_be32, 32, lwbrx);
184DEF_MMIO_IN_D(in_le16, 16, lhz);
185DEF_MMIO_IN_D(in_le32, 32, lwz);
186
187DEF_MMIO_OUT_X(out_be16, 16, sthbrx);
188DEF_MMIO_OUT_X(out_be32, 32, stwbrx);
189DEF_MMIO_OUT_D(out_le16, 16, sth);
190DEF_MMIO_OUT_D(out_le32, 32, stw);
191
192#endif /* __BIG_ENDIAN */
4cb3cee0 193
0150a3dd
ME
194/*
195 * Cache inhibitied accessors for use in real mode, you don't want to use these
196 * unless you know what you're doing.
197 *
198 * NB. These use the cpu byte ordering.
199 */
200DEF_MMIO_OUT_X(out_rm8, 8, stbcix);
201DEF_MMIO_OUT_X(out_rm16, 16, sthcix);
202DEF_MMIO_OUT_X(out_rm32, 32, stwcix);
203DEF_MMIO_IN_X(in_rm8, 8, lbzcix);
204DEF_MMIO_IN_X(in_rm16, 16, lhzcix);
205DEF_MMIO_IN_X(in_rm32, 32, lwzcix);
206
68a64357 207#ifdef __powerpc64__
15cba23e 208
0150a3dd
ME
209DEF_MMIO_OUT_X(out_rm64, 64, stdcix);
210DEF_MMIO_IN_X(in_rm64, 64, ldcix);
211
15cba23e
IM
212#ifdef __BIG_ENDIAN__
213DEF_MMIO_OUT_D(out_be64, 64, std);
214DEF_MMIO_IN_D(in_be64, 64, ld);
68a64357 215
4cb3cee0
BH
216/* There is no asm instructions for 64 bits reverse loads and stores */
217static inline u64 in_le64(const volatile u64 __iomem *addr)
218{
bda76dd1 219 return swab64(in_be64(addr));
4cb3cee0
BH
220}
221
222static inline void out_le64(volatile u64 __iomem *addr, u64 val)
223{
bda76dd1 224 out_be64(addr, swab64(val));
4cb3cee0 225}
15cba23e
IM
226#else
227DEF_MMIO_OUT_D(out_le64, 64, std);
228DEF_MMIO_IN_D(in_le64, 64, ld);
229
230/* There is no asm instructions for 64 bits reverse loads and stores */
231static inline u64 in_be64(const volatile u64 __iomem *addr)
232{
233 return swab64(in_le64(addr));
234}
235
236static inline void out_be64(volatile u64 __iomem *addr, u64 val)
237{
238 out_le64(addr, swab64(val));
239}
240
241#endif
68a64357 242#endif /* __powerpc64__ */
4cb3cee0
BH
243
244/*
245 * Low level IO stream instructions are defined out of line for now
246 */
247extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
248extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
249extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
250extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
251extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
252extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
253
254/* The _ns naming is historical and will be removed. For now, just #define
255 * the non _ns equivalent names
256 */
257#define _insw _insw_ns
258#define _insl _insl_ns
259#define _outsw _outsw_ns
260#define _outsl _outsl_ns
261
68a64357
BH
262
263/*
264 * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
265 */
266
267extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
268extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
269 unsigned long n);
270extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
271 unsigned long n);
272
4cb3cee0
BH
273/*
274 *
275 * PCI and standard ISA accessors
276 *
277 * Those are globally defined linux accessors for devices on PCI or ISA
278 * busses. They follow the Linux defined semantics. The current implementation
279 * for PowerPC is as close as possible to the x86 version of these, and thus
280 * provides fairly heavy weight barriers for the non-raw versions
281 *
ecd73cc5
BH
282 * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_MMIO
283 * or CONFIG_PPC_INDIRECT_PIO are set allowing the platform to provide its
284 * own implementation of some or all of the accessors.
4cb3cee0
BH
285 */
286
68a64357
BH
287/*
288 * Include the EEH definitions when EEH is enabled only so they don't get
289 * in the way when building for 32 bits
290 */
291#ifdef CONFIG_EEH
4cb3cee0 292#include <asm/eeh.h>
68a64357 293#endif
4cb3cee0
BH
294
295/* Shortcut to the MMIO argument pointer */
296#define PCI_IO_ADDR volatile void __iomem *
297
298/* Indirect IO address tokens:
299 *
ecd73cc5
BH
300 * When CONFIG_PPC_INDIRECT_MMIO is set, the platform can provide hooks
301 * on all MMIOs. (Note that this is all 64 bits only for now)
4cb3cee0 302 *
446957ba 303 * To help platforms who may need to differentiate MMIO addresses in
4cb3cee0
BH
304 * their hooks, a bitfield is reserved for use by the platform near the
305 * top of MMIO addresses (not PIO, those have to cope the hard way).
306 *
307 * This bit field is 12 bits and is at the top of the IO virtual
308 * addresses PCI_IO_INDIRECT_TOKEN_MASK.
309 *
310 * The kernel virtual space is thus:
311 *
312 * 0xD000000000000000 : vmalloc
313 * 0xD000080000000000 : PCI PHB IO space
314 * 0xD000080080000000 : ioremap
315 * 0xD0000fffffffffff : end of ioremap region
316 *
317 * Since the top 4 bits are reserved as the region ID, we use thus
318 * the next 12 bits and keep 4 bits available for the future if the
319 * virtual address space is ever to be extended.
320 *
321 * The direct IO mapping operations will then mask off those bits
322 * before doing the actual access, though that only happen when
ecd73cc5 323 * CONFIG_PPC_INDIRECT_MMIO is set, thus be careful when you use that
4cb3cee0 324 * mechanism
ecd73cc5
BH
325 *
326 * For PIO, there is a separate CONFIG_PPC_INDIRECT_PIO which makes
327 * all PIO functions call through a hook.
4cb3cee0
BH
328 */
329
ecd73cc5 330#ifdef CONFIG_PPC_INDIRECT_MMIO
4cb3cee0
BH
331#define PCI_IO_IND_TOKEN_MASK 0x0fff000000000000ul
332#define PCI_IO_IND_TOKEN_SHIFT 48
333#define PCI_FIX_ADDR(addr) \
334 ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
335#define PCI_GET_ADDR_TOKEN(addr) \
336 (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
337 PCI_IO_IND_TOKEN_SHIFT)
338#define PCI_SET_ADDR_TOKEN(addr, token) \
339do { \
340 unsigned long __a = (unsigned long)(addr); \
341 __a &= ~PCI_IO_IND_TOKEN_MASK; \
342 __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
343 (addr) = (void __iomem *)__a; \
344} while(0)
345#else
346#define PCI_FIX_ADDR(addr) (addr)
347#endif
348
757db1ed
BH
349
350/*
351 * Non ordered and non-swapping "raw" accessors
352 */
353
354static inline unsigned char __raw_readb(const volatile void __iomem *addr)
355{
356 return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
357}
358static inline unsigned short __raw_readw(const volatile void __iomem *addr)
359{
360 return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
361}
362static inline unsigned int __raw_readl(const volatile void __iomem *addr)
363{
364 return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
365}
366static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
367{
368 *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
369}
370static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
371{
372 *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
373}
374static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
375{
376 *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
377}
378
379#ifdef __powerpc64__
380static inline unsigned long __raw_readq(const volatile void __iomem *addr)
381{
382 return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
383}
384static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
385{
386 *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
387}
a84bf321
AP
388
389/*
390 * Real mode version of the above. stdcix is only supposed to be used
391 * in hypervisor real mode as per the architecture spec.
392 */
393static inline void __raw_rm_writeq(u64 val, volatile void __iomem *paddr)
394{
395 __asm__ __volatile__("stdcix %0,0,%1"
396 : : "r" (val), "r" (paddr) : "memory");
397}
398
757db1ed
BH
399#endif /* __powerpc64__ */
400
68a64357 401/*
757db1ed
BH
402 *
403 * PCI PIO and MMIO accessors.
404 *
405 *
68a64357
BH
406 * On 32 bits, PIO operations have a recovery mechanism in case they trigger
407 * machine checks (which they occasionally do when probing non existing
408 * IO ports on some platforms, like PowerMac and 8xx).
409 * I always found it to be of dubious reliability and I am tempted to get
410 * rid of it one of these days. So if you think it's important to keep it,
411 * please voice up asap. We never had it for 64 bits and I do not intend
412 * to port it over
413 */
414
415#ifdef CONFIG_PPC32
416
417#define __do_in_asm(name, op) \
4cfbdfff 418static inline unsigned int name(unsigned int port) \
68a64357
BH
419{ \
420 unsigned int x; \
421 __asm__ __volatile__( \
422 "sync\n" \
423 "0:" op " %0,0,%1\n" \
424 "1: twi 0,%0,0\n" \
425 "2: isync\n" \
426 "3: nop\n" \
427 "4:\n" \
428 ".section .fixup,\"ax\"\n" \
429 "5: li %0,-1\n" \
430 " b 4b\n" \
431 ".previous\n" \
432 ".section __ex_table,\"a\"\n" \
433 " .align 2\n" \
434 " .long 0b,5b\n" \
435 " .long 1b,5b\n" \
436 " .long 2b,5b\n" \
437 " .long 3b,5b\n" \
438 ".previous" \
439 : "=&r" (x) \
cfab3bdf
BH
440 : "r" (port + _IO_BASE) \
441 : "memory"); \
68a64357
BH
442 return x; \
443}
444
445#define __do_out_asm(name, op) \
4cfbdfff 446static inline void name(unsigned int val, unsigned int port) \
68a64357
BH
447{ \
448 __asm__ __volatile__( \
449 "sync\n" \
450 "0:" op " %0,0,%1\n" \
451 "1: sync\n" \
452 "2:\n" \
453 ".section __ex_table,\"a\"\n" \
454 " .align 2\n" \
455 " .long 0b,2b\n" \
456 " .long 1b,2b\n" \
457 ".previous" \
cfab3bdf
BH
458 : : "r" (val), "r" (port + _IO_BASE) \
459 : "memory"); \
68a64357
BH
460}
461
462__do_in_asm(_rec_inb, "lbzx")
463__do_in_asm(_rec_inw, "lhbrx")
464__do_in_asm(_rec_inl, "lwbrx")
465__do_out_asm(_rec_outb, "stbx")
466__do_out_asm(_rec_outw, "sthbrx")
467__do_out_asm(_rec_outl, "stwbrx")
468
469#endif /* CONFIG_PPC32 */
470
4cb3cee0 471/* The "__do_*" operations below provide the actual "base" implementation
42b2aa86 472 * for each of the defined accessors. Some of them use the out_* functions
4cb3cee0
BH
473 * directly, some of them still use EEH, though we might change that in the
474 * future. Those macros below provide the necessary argument swapping and
475 * handling of the IO base for PIO.
476 *
477 * They are themselves used by the macros that define the actual accessors
478 * and can be used by the hooks if any.
479 *
480 * Note that PIO operations are always defined in terms of their corresonding
481 * MMIO operations. That allows platforms like iSeries who want to modify the
482 * behaviour of both to only hook on the MMIO version and get both. It's also
483 * possible to hook directly at the toplevel PIO operation if they have to
484 * be handled differently
485 */
486#define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
487#define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
488#define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
489#define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
490#define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
491#define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
492#define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
68a64357
BH
493
494#ifdef CONFIG_EEH
4cb3cee0
BH
495#define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
496#define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
497#define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
498#define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
499#define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
500#define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
501#define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
68a64357
BH
502#else /* CONFIG_EEH */
503#define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
504#define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
505#define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
506#define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
507#define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
508#define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
509#define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
510#endif /* !defined(CONFIG_EEH) */
511
512#ifdef CONFIG_PPC32
513#define __do_outb(val, port) _rec_outb(val, port)
514#define __do_outw(val, port) _rec_outw(val, port)
515#define __do_outl(val, port) _rec_outl(val, port)
516#define __do_inb(port) _rec_inb(port)
517#define __do_inw(port) _rec_inw(port)
518#define __do_inl(port) _rec_inl(port)
519#else /* CONFIG_PPC32 */
520#define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
521#define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
522#define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
523#define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
524#define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
525#define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
526#endif /* !CONFIG_PPC32 */
527
528#ifdef CONFIG_EEH
4cb3cee0
BH
529#define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
530#define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
531#define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
68a64357
BH
532#else /* CONFIG_EEH */
533#define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
534#define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
535#define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
536#endif /* !CONFIG_EEH */
4cb3cee0
BH
537#define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
538#define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
539#define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
540
68a64357
BH
541#define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
542#define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
543#define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
544#define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
545#define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
546#define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
547
548#define __do_memset_io(addr, c, n) \
549 _memset_io(PCI_FIX_ADDR(addr), c, n)
550#define __do_memcpy_toio(dst, src, n) \
551 _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
552
553#ifdef CONFIG_EEH
554#define __do_memcpy_fromio(dst, src, n) \
555 eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
556#else /* CONFIG_EEH */
557#define __do_memcpy_fromio(dst, src, n) \
558 _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
559#endif /* !CONFIG_EEH */
4cb3cee0 560
21176fed
ME
561#ifdef CONFIG_PPC_INDIRECT_PIO
562#define DEF_PCI_HOOK_pio(x) x
563#else
564#define DEF_PCI_HOOK_pio(x) NULL
565#endif
566
567#ifdef CONFIG_PPC_INDIRECT_MMIO
568#define DEF_PCI_HOOK_mem(x) x
4cb3cee0 569#else
21176fed 570#define DEF_PCI_HOOK_mem(x) NULL
4cb3cee0
BH
571#endif
572
573/* Structure containing all the hooks */
574extern struct ppc_pci_io {
575
7cfb62a2
IK
576#define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
577#define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
4cb3cee0
BH
578
579#include <asm/io-defs.h>
580
581#undef DEF_PCI_AC_RET
582#undef DEF_PCI_AC_NORET
583
584} ppc_pci_io;
585
586/* The inline wrappers */
7cfb62a2 587#define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
4cb3cee0
BH
588static inline ret name at \
589{ \
21176fed 590 if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
4cb3cee0
BH
591 return ppc_pci_io.name al; \
592 return __do_##name al; \
593}
594
7cfb62a2 595#define DEF_PCI_AC_NORET(name, at, al, space, aa) \
4cb3cee0
BH
596static inline void name at \
597{ \
21176fed 598 if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
4cb3cee0
BH
599 ppc_pci_io.name al; \
600 else \
601 __do_##name al; \
602}
603
604#include <asm/io-defs.h>
605
606#undef DEF_PCI_AC_RET
607#undef DEF_PCI_AC_NORET
608
609/* Some drivers check for the presence of readq & writeq with
610 * a #ifdef, so we make them happy here.
611 */
68a64357 612#ifdef __powerpc64__
4cb3cee0
BH
613#define readq readq
614#define writeq writeq
68a64357
BH
615#endif
616
4cb3cee0
BH
617/*
618 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
619 * access
620 */
621#define xlate_dev_mem_ptr(p) __va(p)
622
623/*
624 * Convert a virtual cached pointer to an uncached pointer
625 */
626#define xlate_dev_kmem_ptr(p) p
caf81329 627
4cb3cee0
BH
628/*
629 * We don't do relaxed operations yet, at least not with this semantic
630 */
5da59057
WD
631#define readb_relaxed(addr) readb(addr)
632#define readw_relaxed(addr) readw(addr)
633#define readl_relaxed(addr) readl(addr)
634#define readq_relaxed(addr) readq(addr)
635#define writeb_relaxed(v, addr) writeb(v, addr)
636#define writew_relaxed(v, addr) writew(v, addr)
637#define writel_relaxed(v, addr) writel(v, addr)
638#define writeq_relaxed(v, addr) writeq(v, addr)
1da177e4 639
68a64357
BH
640#ifdef CONFIG_PPC32
641#define mmiowb()
642#else
4cb3cee0
BH
643/*
644 * Enforce synchronisation of stores vs. spin_unlock
c03983ac 645 * (this does it explicitly, though our implementation of spin_unlock
4cb3cee0
BH
646 * does it implicitely too)
647 */
f007cacf
PM
648static inline void mmiowb(void)
649{
292f86f0
HD
650 unsigned long tmp;
651
652 __asm__ __volatile__("sync; li %0,0; stb %0,%1(13)"
653 : "=&r" (tmp) : "i" (offsetof(struct paca_struct, io_sync))
654 : "memory");
f007cacf 655}
68a64357 656#endif /* !CONFIG_PPC32 */
1da177e4 657
4cb3cee0
BH
658static inline void iosync(void)
659{
660 __asm__ __volatile__ ("sync" : : : "memory");
661}
662
663/* Enforce in-order execution of data I/O.
664 * No distinction between read/write on PPC; use eieio for all three.
665 * Those are fairly week though. They don't provide a barrier between
666 * MMIO and cacheable storage nor do they provide a barrier vs. locks,
667 * they only provide barriers between 2 __raw MMIO operations and
668 * possibly break write combining.
669 */
670#define iobarrier_rw() eieio()
671#define iobarrier_r() eieio()
672#define iobarrier_w() eieio()
673
674
1da177e4
LT
675/*
676 * output pause versions need a delay at least for the
677 * w83c105 ide controller in a p610.
678 */
679#define inb_p(port) inb(port)
680#define outb_p(val, port) (udelay(1), outb((val), (port)))
681#define inw_p(port) inw(port)
682#define outw_p(val, port) (udelay(1), outw((val), (port)))
683#define inl_p(port) inl(port)
684#define outl_p(val, port) (udelay(1), outl((val), (port)))
685
1da177e4
LT
686
687#define IO_SPACE_LIMIT ~(0UL)
688
689
1da177e4
LT
690/**
691 * ioremap - map bus memory into CPU space
692 * @address: bus address of the memory
693 * @size: size of the resource to map
694 *
695 * ioremap performs a platform specific sequence of operations to
696 * make bus memory CPU accessible via the readb/readw/readl/writeb/
697 * writew/writel functions and the other mmio helpers. The returned
698 * address is not guaranteed to be usable directly as a virtual
699 * address.
4cb3cee0
BH
700 *
701 * We provide a few variations of it:
702 *
703 * * ioremap is the standard one and provides non-cacheable guarded mappings
704 * and can be hooked by the platform via ppc_md
705 *
40f1ce7f
AB
706 * * ioremap_prot allows to specify the page flags as an argument and can
707 * also be hooked by the platform via ppc_md.
4cb3cee0
BH
708 *
709 * * ioremap_nocache is identical to ioremap
710 *
be135f40
AB
711 * * ioremap_wc enables write combining
712 *
4cb3cee0
BH
713 * * iounmap undoes such a mapping and can be hooked
714 *
3d5134ee
BH
715 * * __ioremap_at (and the pending __iounmap_at) are low level functions to
716 * create hand-made mappings for use only by the PCI code and cannot
717 * currently be hooked. Must be page aligned.
4cb3cee0
BH
718 *
719 * * __ioremap is the low level implementation used by ioremap and
40f1ce7f 720 * ioremap_prot and cannot be hooked (but can be used by a hook on one
4cb3cee0
BH
721 * of the previous ones)
722 *
1cdab55d
BH
723 * * __ioremap_caller is the same as above but takes an explicit caller
724 * reference rather than using __builtin_return_address(0)
725 *
4cb3cee0
BH
726 * * __iounmap, is the low level implementation used by iounmap and cannot
727 * be hooked (but can be used by a hook on iounmap)
728 *
1da177e4 729 */
68a64357 730extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
40f1ce7f
AB
731extern void __iomem *ioremap_prot(phys_addr_t address, unsigned long size,
732 unsigned long flags);
be135f40 733extern void __iomem *ioremap_wc(phys_addr_t address, unsigned long size);
1da177e4 734#define ioremap_nocache(addr, size) ioremap((addr), (size))
4c73e892 735#define ioremap_uc(addr, size) ioremap((addr), (size))
a1f242ff 736
68a64357 737extern void iounmap(volatile void __iomem *addr);
4cb3cee0 738
68a64357 739extern void __iomem *__ioremap(phys_addr_t, unsigned long size,
4cb3cee0 740 unsigned long flags);
1cdab55d
BH
741extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
742 unsigned long flags, void *caller);
743
68a64357 744extern void __iounmap(volatile void __iomem *addr);
4cb3cee0 745
3d5134ee
BH
746extern void __iomem * __ioremap_at(phys_addr_t pa, void *ea,
747 unsigned long size, unsigned long flags);
748extern void __iounmap_at(void *ea, unsigned long size);
1da177e4 749
4cb3cee0 750/*
ecd73cc5 751 * When CONFIG_PPC_INDIRECT_PIO is set, we use the generic iomap implementation
4cb3cee0
BH
752 * which needs some additional definitions here. They basically allow PIO
753 * space overall to be 1GB. This will work as long as we never try to use
754 * iomap to map MMIO below 1GB which should be fine on ppc64
755 */
756#define HAVE_ARCH_PIO_SIZE 1
757#define PIO_OFFSET 0x00000000UL
3d5134ee
BH
758#define PIO_MASK (FULL_IO_SIZE - 1)
759#define PIO_RESERVED (FULL_IO_SIZE)
4cb3cee0
BH
760
761#define mmio_read16be(addr) readw_be(addr)
762#define mmio_read32be(addr) readl_be(addr)
763#define mmio_write16be(val, addr) writew_be(val, addr)
764#define mmio_write32be(val, addr) writel_be(val, addr)
765#define mmio_insb(addr, dst, count) readsb(addr, dst, count)
766#define mmio_insw(addr, dst, count) readsw(addr, dst, count)
767#define mmio_insl(addr, dst, count) readsl(addr, dst, count)
768#define mmio_outsb(addr, src, count) writesb(addr, src, count)
769#define mmio_outsw(addr, src, count) writesw(addr, src, count)
770#define mmio_outsl(addr, src, count) writesl(addr, src, count)
771
1da177e4
LT
772/**
773 * virt_to_phys - map virtual addresses to physical
774 * @address: address to remap
775 *
776 * The returned physical address is the physical (CPU) mapping for
777 * the memory address given. It is only valid to use this function on
778 * addresses directly mapped or allocated via kmalloc.
779 *
780 * This function does not give bus mappings for DMA transfers. In
781 * almost all conceivable cases a device driver should not be using
782 * this function
783 */
784static inline unsigned long virt_to_phys(volatile void * address)
785{
786 return __pa((unsigned long)address);
787}
788
789/**
790 * phys_to_virt - map physical address to virtual
791 * @address: address to remap
792 *
793 * The returned virtual address is a current CPU mapping for
794 * the memory address given. It is only valid to use this function on
795 * addresses that have a kernel mapping
796 *
797 * This function does not handle bus mappings for DMA transfers. In
798 * almost all conceivable cases a device driver should not be using
799 * this function
800 */
801static inline void * phys_to_virt(unsigned long address)
802{
803 return (void *)__va(address);
804}
805
806/*
807 * Change "struct page" to physical address.
808 */
4ee7084e 809#define page_to_phys(page) ((phys_addr_t)page_to_pfn(page) << PAGE_SHIFT)
1da177e4 810
68a64357
BH
811/*
812 * 32 bits still uses virt_to_bus() for it's implementation of DMA
813 * mappings se we have to keep it defined here. We also have some old
814 * drivers (shame shame shame) that use bus_to_virt() and haven't been
815 * fixed yet so I need to define it here.
816 */
817#ifdef CONFIG_PPC32
818
819static inline unsigned long virt_to_bus(volatile void * address)
820{
821 if (address == NULL)
822 return 0;
823 return __pa(address) + PCI_DRAM_OFFSET;
824}
825
826static inline void * bus_to_virt(unsigned long address)
827{
828 if (address == 0)
829 return NULL;
830 return __va(address - PCI_DRAM_OFFSET);
831}
832
833#define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
834
835#endif /* CONFIG_PPC32 */
836
5427828e
VB
837/* access ports */
838#define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
839#define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
840
841#define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
842#define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
68a64357 843
12cdac34
SW
844#define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
845#define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
846
dc967d7f
TT
847/* Clear and set bits in one shot. These macros can be used to clear and
848 * set multiple bits in a register using a single read-modify-write. These
849 * macros can also be used to set a multiple-bit bit pattern using a mask,
850 * by specifying the mask in the 'clear' parameter and the new bit pattern
851 * in the 'set' parameter.
852 */
853
854#define clrsetbits(type, addr, clear, set) \
855 out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
856
857#ifdef __powerpc64__
858#define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
859#define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
860#endif
861
862#define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
863#define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
864
865#define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
e2d75505 866#define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
dc967d7f
TT
867
868#define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
869
1da177e4
LT
870#endif /* __KERNEL__ */
871
047ea784 872#endif /* _ASM_POWERPC_IO_H */