powerpc/64s/exception: remove the "extra" macro parameter
[linux-2.6-block.git] / arch / powerpc / include / asm / exception-64s.h
CommitLineData
f9ff0f30
SR
1#ifndef _ASM_POWERPC_EXCEPTION_H
2#define _ASM_POWERPC_EXCEPTION_H
3/*
4 * Extracted from head_64.S
5 *
6 * PowerPC version
7 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
8 *
9 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
10 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
11 * Adapted for Power Macintosh by Paul Mackerras.
12 * Low-level exception handlers and MMU support
13 * rewritten by Paul Mackerras.
14 * Copyright (C) 1996 Paul Mackerras.
15 *
16 * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
17 * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
18 *
19 * This file contains the low-level support and setup for the
20 * PowerPC-64 platform, including trap and interrupt dispatch.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License
24 * as published by the Free Software Foundation; either version
25 * 2 of the License, or (at your option) any later version.
26 */
27/*
28 * The following macros define the code that appears as
29 * the prologue to each of the exception handlers. They
30 * are split into two parts to allow a single kernel binary
31 * to be used for pSeries and iSeries.
32 *
33 * We make as much of the exception code common between native
34 * exception handlers (including pSeries LPAR) and iSeries LPAR
35 * implementations as possible.
36 */
da2bc464 37#include <asm/head-64.h>
2c86cd18 38#include <asm/feature-fixups.h>
f9ff0f30 39
8c388514 40/* PACA save area offsets (exgen, exmc, etc) */
f9ff0f30
SR
41#define EX_R9 0
42#define EX_R10 8
43#define EX_R11 16
44#define EX_R12 24
45#define EX_R13 32
36670fcf
NP
46#define EX_DAR 40
47#define EX_DSISR 48
48#define EX_CCR 52
635942ae
NP
49#define EX_CFAR 56
50#define EX_PPR 64
8568f1e0 51#if defined(CONFIG_RELOCATABLE)
635942ae 52#define EX_CTR 72
635942ae 53#define EX_SIZE 10 /* size in u64 units */
8568f1e0
NP
54#else
55#define EX_SIZE 9 /* size in u64 units */
56#endif
dbeea1d6 57
ba41e1e1
BS
58/*
59 * maximum recursive depth of MCE exceptions
60 */
61#define MAX_MCE_DEPTH 4
62
635942ae
NP
63/*
64 * EX_R3 is only used by the bad_stack handler. bad_stack reloads and
65 * saves DAR from SPRN_DAR, and EX_DAR is not used. So EX_R3 can overlap
66 * with EX_DAR.
67 */
68#define EX_R3 EX_DAR
69
4508a74a
NP
70#ifdef __ASSEMBLY__
71
a048a07d
NP
72#define STF_ENTRY_BARRIER_SLOT \
73 STF_ENTRY_BARRIER_FIXUP_SECTION; \
74 nop; \
75 nop; \
76 nop
77
78#define STF_EXIT_BARRIER_SLOT \
79 STF_EXIT_BARRIER_FIXUP_SECTION; \
80 nop; \
81 nop; \
82 nop; \
83 nop; \
84 nop; \
85 nop
86
87/*
88 * r10 must be free to use, r13 must be paca
89 */
90#define INTERRUPT_TO_KERNEL \
91 STF_ENTRY_BARRIER_SLOT
92
aa8a5e00
ME
93/*
94 * Macros for annotating the expected destination of (h)rfid
95 *
96 * The nop instructions allow us to insert one or more instructions to flush the
97 * L1-D cache when returning to userspace or a guest.
98 */
99#define RFI_FLUSH_SLOT \
100 RFI_FLUSH_FIXUP_SECTION; \
101 nop; \
102 nop; \
103 nop
50e51c13
NP
104
105#define RFI_TO_KERNEL \
106 rfid
107
108#define RFI_TO_USER \
a048a07d 109 STF_EXIT_BARRIER_SLOT; \
aa8a5e00
ME
110 RFI_FLUSH_SLOT; \
111 rfid; \
112 b rfi_flush_fallback
50e51c13
NP
113
114#define RFI_TO_USER_OR_KERNEL \
a048a07d 115 STF_EXIT_BARRIER_SLOT; \
aa8a5e00
ME
116 RFI_FLUSH_SLOT; \
117 rfid; \
118 b rfi_flush_fallback
50e51c13
NP
119
120#define RFI_TO_GUEST \
a048a07d 121 STF_EXIT_BARRIER_SLOT; \
aa8a5e00
ME
122 RFI_FLUSH_SLOT; \
123 rfid; \
124 b rfi_flush_fallback
50e51c13
NP
125
126#define HRFI_TO_KERNEL \
127 hrfid
128
129#define HRFI_TO_USER \
a048a07d 130 STF_EXIT_BARRIER_SLOT; \
aa8a5e00
ME
131 RFI_FLUSH_SLOT; \
132 hrfid; \
133 b hrfi_flush_fallback
50e51c13
NP
134
135#define HRFI_TO_USER_OR_KERNEL \
a048a07d 136 STF_EXIT_BARRIER_SLOT; \
aa8a5e00
ME
137 RFI_FLUSH_SLOT; \
138 hrfid; \
139 b hrfi_flush_fallback
50e51c13
NP
140
141#define HRFI_TO_GUEST \
a048a07d 142 STF_EXIT_BARRIER_SLOT; \
aa8a5e00
ME
143 RFI_FLUSH_SLOT; \
144 hrfid; \
145 b hrfi_flush_fallback
50e51c13
NP
146
147#define HRFI_TO_UNKNOWN \
a048a07d 148 STF_EXIT_BARRIER_SLOT; \
aa8a5e00
ME
149 RFI_FLUSH_SLOT; \
150 hrfid; \
151 b hrfi_flush_fallback
50e51c13 152
f9ff0f30
SR
153/*
154 * We're short on space and time in the exception prolog, so we can't
27510235
ME
155 * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
156 * Instead we get the base of the kernel from paca->kernelbase and or in the low
157 * part of label. This requires that the label be within 64KB of kernelbase, and
158 * that kernelbase be 64K aligned.
f9ff0f30 159 */
f9ff0f30 160#define LOAD_HANDLER(reg, label) \
d8d42b05 161 ld reg,PACAKBASE(r13); /* get high part of &label */ \
4b1f5ccc 162 ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label)
f9ff0f30 163
fb479e44
NP
164#define __LOAD_HANDLER(reg, label) \
165 ld reg,PACAKBASE(r13); \
4b1f5ccc 166 ori reg,reg,(ABS_ADDR(label))@l
fb479e44 167
a97a65d5
NP
168/*
169 * Branches from unrelocated code (e.g., interrupts) to labels outside
170 * head-y require >64K offsets.
171 */
172#define __LOAD_FAR_HANDLER(reg, label) \
173 ld reg,PACAKBASE(r13); \
174 ori reg,reg,(ABS_ADDR(label))@l; \
4b1f5ccc 175 addis reg,reg,(ABS_ADDR(label))@h
a97a65d5 176
2d046308
NP
177.macro EXCEPTION_PROLOG_2_REAL label, hsrr, set_ri
178 ld r10,PACAKMSR(r13) /* get MSR value for kernel */
179 .if ! \set_ri
180 xori r10,r10,MSR_RI /* Clear MSR_RI */
181 .endif
182 .if \hsrr
183 mfspr r11,SPRN_HSRR0 /* save HSRR0 */
184 .else
185 mfspr r11,SPRN_SRR0 /* save SRR0 */
186 .endif
187 LOAD_HANDLER(r12, \label\())
188 .if \hsrr
189 mtspr SPRN_HSRR0,r12
190 mfspr r12,SPRN_HSRR1 /* and HSRR1 */
191 mtspr SPRN_HSRR1,r10
192 HRFI_TO_KERNEL
193 .else
194 mtspr SPRN_SRR0,r12
195 mfspr r12,SPRN_SRR1 /* and SRR1 */
196 mtspr SPRN_SRR1,r10
197 RFI_TO_KERNEL
198 .endif
199 b . /* prevent speculative execution */
200.endm
201
202.macro EXCEPTION_PROLOG_2_VIRT label, hsrr
4508a74a 203#ifdef CONFIG_RELOCATABLE
4508a74a
NP
204 .if \hsrr
205 mfspr r11,SPRN_HSRR0 /* save HSRR0 */
206 .else
207 mfspr r11,SPRN_SRR0 /* save SRR0 */
208 .endif
209 LOAD_HANDLER(r12, \label\())
210 mtctr r12
211 .if \hsrr
212 mfspr r12,SPRN_HSRR1 /* and HSRR1 */
213 .else
214 mfspr r12,SPRN_SRR1 /* and HSRR1 */
215 .endif
216 li r10,MSR_RI
217 mtmsrd r10,1 /* Set RI (EE=0) */
218 bctr
4508a74a 219#else
4508a74a
NP
220 .if \hsrr
221 mfspr r11,SPRN_HSRR0 /* save HSRR0 */
222 mfspr r12,SPRN_HSRR1 /* and HSRR1 */
223 .else
224 mfspr r11,SPRN_SRR0 /* save SRR0 */
225 mfspr r12,SPRN_SRR1 /* and SRR1 */
226 .endif
227 li r10,MSR_RI
228 mtmsrd r10,1 /* Set RI (EE=0) */
229 b \label
4508a74a 230#endif
2d046308 231.endm
4508a74a
NP
232
233/*
234 * As EXCEPTION_PROLOG(), except we've already got relocation on so no need to
2d046308
NP
235 * rfid. Save CTR in case we're CONFIG_RELOCATABLE, in which case
236 * EXCEPTION_PROLOG_2_VIRT will be using CTR.
4508a74a 237 */
a7c1ca19 238#define EXCEPTION_RELON_PROLOG(area, label, hsrr, kvm, vec) \
4508a74a
NP
239 SET_SCRATCH0(r13); /* save r13 */ \
240 EXCEPTION_PROLOG_0(area); \
a7c1ca19 241 EXCEPTION_PROLOG_1 hsrr, area, kvm, vec ; \
2d046308 242 EXCEPTION_PROLOG_2_VIRT label, hsrr
4508a74a 243
a5d4f3ad 244/* Exception register prefixes */
4508a74a
NP
245#define EXC_HV 1
246#define EXC_STD 0
a5d4f3ad 247
4700dfaf
MN
248#if defined(CONFIG_RELOCATABLE)
249/*
bc2e6c6a
MN
250 * If we support interrupts with relocation on AND we're a relocatable kernel,
251 * we need to use CTR to get to the 2nd level handler. So, save/restore it
252 * when required.
4700dfaf 253 */
bc2e6c6a
MN
254#define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
255#define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
256#define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
4700dfaf 257#else
bc2e6c6a
MN
258/* ...else CTR is unused and in register. */
259#define SAVE_CTR(reg, area)
260#define GET_CTR(reg, area) mfctr reg
261#define RESTORE_CTR(reg, area)
4700dfaf
MN
262#endif
263
13e7a8e8
HM
264/*
265 * PPR save/restore macros used in exceptions_64s.S
266 * Used for P7 or later processors
267 */
4c2de74c 268#define SAVE_PPR(area, ra) \
13e7a8e8 269BEGIN_FTR_SECTION_NESTED(940) \
4c2de74c
NP
270 ld ra,area+EX_PPR(r13); /* Read PPR from paca */ \
271 std ra,_PPR(r1); \
13e7a8e8
HM
272END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
273
274#define RESTORE_PPR_PACA(area, ra) \
275BEGIN_FTR_SECTION_NESTED(941) \
276 ld ra,area+EX_PPR(r13); \
277 mtspr SPRN_PPR,ra; \
278END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
279
13e7a8e8 280/*
1707dd16 281 * Get an SPR into a register if the CPU has the given feature
13e7a8e8 282 */
1707dd16 283#define OPT_GET_SPR(ra, spr, ftr) \
13e7a8e8 284BEGIN_FTR_SECTION_NESTED(943) \
1707dd16
PM
285 mfspr ra,spr; \
286END_FTR_SECTION_NESTED(ftr,ftr,943)
13e7a8e8 287
d410ae21
MS
288/*
289 * Set an SPR from a register if the CPU has the given feature
290 */
291#define OPT_SET_SPR(ra, spr, ftr) \
292BEGIN_FTR_SECTION_NESTED(943) \
293 mtspr spr,ra; \
294END_FTR_SECTION_NESTED(ftr,ftr,943)
295
1707dd16
PM
296/*
297 * Save a register to the PACA if the CPU has the given feature
298 */
299#define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
300BEGIN_FTR_SECTION_NESTED(943) \
301 std ra,offset(r13); \
302END_FTR_SECTION_NESTED(ftr,ftr,943)
303
544686ca
NP
304#define EXCEPTION_PROLOG_0(area) \
305 GET_PACA(r13); \
44e9309f 306 std r9,area+EX_R9(r13); /* save r9 */ \
1707dd16
PM
307 OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
308 HMT_MEDIUM; \
44e9309f 309 std r10,area+EX_R10(r13); /* save r10 - r12 */ \
1707dd16
PM
310 OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
311
f14e953b 312#define __EXCEPTION_PROLOG_1_PRE(area) \
1707dd16
PM
313 OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
314 OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
a048a07d 315 INTERRUPT_TO_KERNEL; \
bc2e6c6a 316 SAVE_CTR(r10, area); \
4b1f5ccc 317 mfcr r9
f14e953b
MS
318
319#define __EXCEPTION_PROLOG_1_POST(area) \
b01c8b54
PM
320 std r11,area+EX_R11(r13); \
321 std r12,area+EX_R12(r13); \
322 GET_SCRATCH0(r10); \
323 std r10,area+EX_R13(r13)
f14e953b
MS
324
325/*
326 * This version of the EXCEPTION_PROLOG_1 will carry
327 * addition parameter called "bitmask" to support
a7c1ca19 328 * checking of the interrupt maskable level.
f14e953b
MS
329 * Intended to be used in MASKABLE_EXCPETION_* macros.
330 */
a7c1ca19
NP
331.macro MASKABLE_EXCEPTION_PROLOG_1 hsrr, area, kvm, vec, bitmask
332 __EXCEPTION_PROLOG_1_PRE(\area\())
333 .if \kvm
334 KVMTEST \hsrr \vec
335 .endif
336
337 lbz r10,PACAIRQSOFTMASK(r13)
338 andi. r10,r10,\bitmask
339 /* This associates vector numbers with bits in paca->irq_happened */
340 .if \vec == 0x500 || \vec == 0xea0
341 li r10,PACA_IRQ_EE
342 .elseif \vec == 0x900
343 li r10,PACA_IRQ_DEC
344 .elseif \vec == 0xa00 || \vec == 0xe80
345 li r10,PACA_IRQ_DBELL
346 .elseif \vec == 0xe60
347 li r10,PACA_IRQ_HMI
348 .elseif \vec == 0xf00
349 li r10,PACA_IRQ_PMI
350 .else
351 .abort "Bad maskable vector"
352 .endif
353
354 .if \hsrr
355 bne masked_Hinterrupt
356 .else
357 bne masked_interrupt
358 .endif
359
360 __EXCEPTION_PROLOG_1_POST(\area\())
361.endm
f14e953b
MS
362
363/*
364 * This version of the EXCEPTION_PROLOG_1 is intended
365 * to be used in STD_EXCEPTION* macros
366 */
a7c1ca19
NP
367.macro EXCEPTION_PROLOG_1 hsrr, area, kvm, vec
368 __EXCEPTION_PROLOG_1_PRE(\area\())
369 .if \kvm
370 KVMTEST \hsrr \vec
371 .endif
372 __EXCEPTION_PROLOG_1_POST(\area\())
373.endm
7180e3e6 374
a7c1ca19 375#define EXCEPTION_PROLOG(area, label, hsrr, kvm, vec) \
4a7a0a84 376 SET_SCRATCH0(r13); /* save r13 */ \
1707dd16 377 EXCEPTION_PROLOG_0(area); \
a7c1ca19
NP
378 EXCEPTION_PROLOG_1 hsrr, area, kvm, vec ; \
379 EXCEPTION_PROLOG_2_REAL label, hsrr, 1
b01c8b54 380
dd96b2c2
AK
381#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
382/*
383 * If hv is possible, interrupts come into to the hv version
384 * of the kvmppc_interrupt code, which then jumps to the PR handler,
385 * kvmppc_interrupt_pr, if the guest is a PR guest.
386 */
387#define kvmppc_interrupt kvmppc_interrupt_hv
388#else
389#define kvmppc_interrupt kvmppc_interrupt_pr
390#endif
391
b51351e2
NP
392/*
393 * Branch to label using its 0xC000 address. This results in instruction
394 * address suitable for MSR[IR]=0 or 1, which allows relocation to be turned
395 * on using mtmsr rather than rfid.
396 *
397 * This could set the 0xc bits for !RELOCATABLE as an immediate, rather than
398 * load KBASE for a slight optimisation.
399 */
400#define BRANCH_TO_C000(reg, label) \
401 __LOAD_HANDLER(reg, label); \
402 mtctr reg; \
403 bctr
404
fb479e44
NP
405#ifdef CONFIG_RELOCATABLE
406#define BRANCH_TO_COMMON(reg, label) \
407 __LOAD_HANDLER(reg, label); \
408 mtctr reg; \
409 bctr
410
be5c5e84
ME
411#define BRANCH_LINK_TO_FAR(label) \
412 __LOAD_FAR_HANDLER(r12, label); \
413 mtctr r12; \
2337d207
NP
414 bctrl
415
a97a65d5
NP
416/*
417 * KVM requires __LOAD_FAR_HANDLER.
418 *
419 * __BRANCH_TO_KVM_EXIT branches are also a special case because they
420 * explicitly use r9 then reload it from PACA before branching. Hence
421 * the double-underscore.
422 */
423#define __BRANCH_TO_KVM_EXIT(area, label) \
424 mfctr r9; \
425 std r9,HSTATE_SCRATCH1(r13); \
426 __LOAD_FAR_HANDLER(r9, label); \
427 mtctr r9; \
428 ld r9,area+EX_R9(r13); \
429 bctr
430
fb479e44
NP
431#else
432#define BRANCH_TO_COMMON(reg, label) \
433 b label
434
be5c5e84 435#define BRANCH_LINK_TO_FAR(label) \
2337d207
NP
436 bl label
437
a97a65d5
NP
438#define __BRANCH_TO_KVM_EXIT(area, label) \
439 ld r9,area+EX_R9(r13); \
440 b label
441
fb479e44
NP
442#endif
443
c4f3b52c 444/* Do not enable RI */
a7c1ca19 445#define EXCEPTION_PROLOG_NORI(area, label, hsrr, kvm, vec) \
c4f3b52c 446 EXCEPTION_PROLOG_0(area); \
a7c1ca19
NP
447 EXCEPTION_PROLOG_1 hsrr, area, kvm, vec ; \
448 EXCEPTION_PROLOG_2_REAL label, hsrr, 0
b01c8b54
PM
449
450#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
4508a74a
NP
451.macro KVMTEST hsrr, n
452 lbz r10,HSTATE_IN_GUEST(r13)
453 cmpwi r10,0
454 .if \hsrr
455 bne do_kvm_H\n
456 .else
457 bne do_kvm_\n
458 .endif
459.endm
460
461.macro KVM_HANDLER area, hsrr, n
462 BEGIN_FTR_SECTION_NESTED(947)
463 ld r10,\area+EX_CFAR(r13)
464 std r10,HSTATE_CFAR(r13)
465 END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947)
466 BEGIN_FTR_SECTION_NESTED(948)
467 ld r10,\area+EX_PPR(r13)
468 std r10,HSTATE_PPR(r13)
469 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948)
470 ld r10,\area+EX_R10(r13)
471 std r12,HSTATE_SCRATCH0(r13)
472 sldi r12,r9,32
473 ori r12,r12,(\n)
474 /* This reloads r9 before branching to kvmppc_interrupt */
475 __BRANCH_TO_KVM_EXIT(\area, kvmppc_interrupt)
476.endm
477
478.macro KVM_HANDLER_SKIP area, hsrr, n
479 cmpwi r10,KVM_GUEST_MODE_SKIP
480 beq 89f
481 BEGIN_FTR_SECTION_NESTED(948)
482 ld r10,\area+EX_PPR(r13)
483 std r10,HSTATE_PPR(r13)
484 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948)
485 ld r10,\area+EX_R10(r13)
486 std r12,HSTATE_SCRATCH0(r13)
487 sldi r12,r9,32
488 ori r12,r12,(\n)
489 /* This reloads r9 before branching to kvmppc_interrupt */
490 __BRANCH_TO_KVM_EXIT(\area, kvmppc_interrupt)
49189: mtocrf 0x80,r9
492 ld r9,\area+EX_R9(r13)
493 ld r10,\area+EX_R10(r13)
494 .if \hsrr
495 b kvmppc_skip_Hinterrupt
496 .else
497 b kvmppc_skip_interrupt
498 .endif
499.endm
b01c8b54
PM
500
501#else
4508a74a
NP
502.macro KVMTEST hsrr, n
503.endm
504.macro KVM_HANDLER area, hsrr, n
505.endm
506.macro KVM_HANDLER_SKIP area, hsrr, n
507.endm
b01c8b54
PM
508#endif
509
a4087a4d
NP
510#define EXCEPTION_PROLOG_COMMON_1() \
511 std r9,_CCR(r1); /* save CR in stackframe */ \
512 std r11,_NIP(r1); /* save SRR0 in stackframe */ \
513 std r12,_MSR(r1); /* save SRR1 in stackframe */ \
514 std r10,0(r1); /* make stack chain pointer */ \
515 std r0,GPR0(r1); /* save r0 in stackframe */ \
516 std r10,GPR1(r1); /* save r1 in stackframe */ \
517
518
f9ff0f30
SR
519/*
520 * The common exception prolog is used for all except a few exceptions
521 * such as a segment miss on a kernel address. We have to be prepared
522 * to take another exception from the point where we first touch the
523 * kernel stack onwards.
524 *
525 * On entry r13 points to the paca, r9-r13 are saved in the paca,
526 * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
527 * SRR1, and relocation is on.
528 */
529#define EXCEPTION_PROLOG_COMMON(n, area) \
530 andi. r10,r12,MSR_PR; /* See if coming from user */ \
531 mr r10,r1; /* Save r1 */ \
532 subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
533 beq- 1f; \
534 ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
90ff5d68 5351: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
1977b502
PM
536 blt+ cr1,3f; /* abort if it is */ \
537 li r1,(n); /* will be reloaded later */ \
f9ff0f30 538 sth r1,PACA_TRAP_SAVE(r13); \
1977b502
PM
539 std r3,area+EX_R3(r13); \
540 addi r3,r13,area; /* r3 -> where regs are saved*/ \
bc2e6c6a 541 RESTORE_CTR(r1, area); \
f9ff0f30 542 b bad_stack; \
a4087a4d 5433: EXCEPTION_PROLOG_COMMON_1(); \
890274c2 544 kuap_save_amr_and_lock r9, r10, cr1, cr0; \
5d75b264 545 beq 4f; /* if from kernel mode */ \
c223c903 546 ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
4c2de74c 547 SAVE_PPR(area, r9); \
b14a7253
MS
5484: EXCEPTION_PROLOG_COMMON_2(area) \
549 EXCEPTION_PROLOG_COMMON_3(n) \
550 ACCOUNT_STOLEN_TIME
551
552/* Save original regs values from save area to stack frame. */
553#define EXCEPTION_PROLOG_COMMON_2(area) \
f9ff0f30
SR
554 ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
555 ld r10,area+EX_R10(r13); \
556 std r9,GPR9(r1); \
557 std r10,GPR10(r1); \
558 ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
559 ld r10,area+EX_R12(r13); \
560 ld r11,area+EX_R13(r13); \
561 std r9,GPR11(r1); \
562 std r10,GPR12(r1); \
563 std r11,GPR13(r1); \
48404f2e
PM
564 BEGIN_FTR_SECTION_NESTED(66); \
565 ld r10,area+EX_CFAR(r13); \
566 std r10,ORIG_GPR3(r1); \
567 END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
b14a7253
MS
568 GET_CTR(r10, area); \
569 std r10,_CTR(r1);
570
571#define EXCEPTION_PROLOG_COMMON_3(n) \
572 std r2,GPR2(r1); /* save r2 in stackframe */ \
573 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
574 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
bc2e6c6a 575 mflr r9; /* Get LR, later save to stack */ \
f9ff0f30 576 ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
f9ff0f30 577 std r9,_LINK(r1); \
4e26bc4a 578 lbz r10,PACAIRQSOFTMASK(r13); \
f9ff0f30
SR
579 mfspr r11,SPRN_XER; /* save XER in stackframe */ \
580 std r10,SOFTE(r1); \
581 std r11,_XER(r1); \
582 li r9,(n)+1; \
583 std r9,_TRAP(r1); /* set trap number */ \
584 li r10,0; \
585 ld r11,exception_marker@toc(r2); \
586 std r10,RESULT(r1); /* clear regs->result */ \
b14a7253 587 std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
f9ff0f30
SR
588
589/*
590 * Exception vectors.
591 */
e899fce5 592#define STD_EXCEPTION(vec, label) \
a7c1ca19 593 EXCEPTION_PROLOG(PACA_EXGEN, label, EXC_STD, 1, vec);
f9ff0f30 594
1707dd16 595/* Version of above for when we have to branch out-of-line */
da2bc464 596#define __OOL_EXCEPTION(vec, label, hdlr) \
4b1f5ccc
NP
597 SET_SCRATCH0(r13); \
598 EXCEPTION_PROLOG_0(PACA_EXGEN); \
599 b hdlr
da2bc464 600
75e8bef3 601#define STD_EXCEPTION_OOL(vec, label) \
a7c1ca19 602 EXCEPTION_PROLOG_1 EXC_STD, PACA_EXGEN, 1, vec ; \
2d046308 603 EXCEPTION_PROLOG_2_REAL label, EXC_STD, 1
da2bc464
ME
604
605#define STD_EXCEPTION_HV(loc, vec, label) \
a7c1ca19 606 EXCEPTION_PROLOG(PACA_EXGEN, label, EXC_HV, 1, vec)
f9ff0f30 607
da2bc464 608#define STD_EXCEPTION_HV_OOL(vec, label) \
a7c1ca19 609 EXCEPTION_PROLOG_1 EXC_HV, PACA_EXGEN, 1, vec ; \
2d046308 610 EXCEPTION_PROLOG_2_REAL label, EXC_HV, 1
1707dd16 611
e42389c5 612#define STD_RELON_EXCEPTION(loc, vec, label) \
4700dfaf 613 /* No guest interrupts come through here */ \
a7c1ca19 614 EXCEPTION_RELON_PROLOG(PACA_EXGEN, label, EXC_STD, 0, vec)
4700dfaf 615
b706f423 616#define STD_RELON_EXCEPTION_OOL(vec, label) \
a7c1ca19 617 EXCEPTION_PROLOG_1 EXC_STD, PACA_EXGEN, 0, vec ; \
2d046308 618 EXCEPTION_PROLOG_2_VIRT label, EXC_STD
1707dd16 619
a7c1ca19
NP
620#define STD_RELON_EXCEPTION_HV(loc, vec, label) \
621 EXCEPTION_RELON_PROLOG(PACA_EXGEN, label, EXC_HV, 1, vec)
4700dfaf 622
1707dd16 623#define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
a7c1ca19 624 EXCEPTION_PROLOG_1 EXC_HV, PACA_EXGEN, 1, vec; \
2d046308 625 EXCEPTION_PROLOG_2_VIRT label, EXC_HV
4508a74a 626
a7c1ca19 627#define __MASKABLE_EXCEPTION(vec, label, hsrr, kvm, bitmask) \
b01c8b54 628 SET_SCRATCH0(r13); /* save r13 */ \
1707dd16 629 EXCEPTION_PROLOG_0(PACA_EXGEN); \
a7c1ca19
NP
630 MASKABLE_EXCEPTION_PROLOG_1 hsrr, PACA_EXGEN, kvm, vec, bitmask ; \
631 EXCEPTION_PROLOG_2_REAL label, hsrr, 1
1707dd16 632
b536da7c 633#define MASKABLE_EXCEPTION(vec, label, bitmask) \
a7c1ca19 634 __MASKABLE_EXCEPTION(vec, label, EXC_STD, 1, bitmask)
b3e6b5df 635
0a55c241 636#define MASKABLE_EXCEPTION_OOL(vec, label, bitmask) \
a7c1ca19 637 MASKABLE_EXCEPTION_PROLOG_1 EXC_STD, PACA_EXGEN, 1, vec, bitmask ; \
2d046308 638 EXCEPTION_PROLOG_2_REAL label, EXC_STD, 1
da2bc464 639
b536da7c 640#define MASKABLE_EXCEPTION_HV(vec, label, bitmask) \
a7c1ca19 641 __MASKABLE_EXCEPTION(vec, label, EXC_HV, 1, bitmask)
f9ff0f30 642
f14e953b 643#define MASKABLE_EXCEPTION_HV_OOL(vec, label, bitmask) \
a7c1ca19 644 MASKABLE_EXCEPTION_PROLOG_1 EXC_HV, PACA_EXGEN, 1, vec, bitmask ; \
2d046308 645 EXCEPTION_PROLOG_2_REAL label, EXC_HV, 1
1707dd16 646
a7c1ca19 647#define __MASKABLE_RELON_EXCEPTION(vec, label, hsrr, kvm, bitmask) \
4700dfaf 648 SET_SCRATCH0(r13); /* save r13 */ \
1707dd16 649 EXCEPTION_PROLOG_0(PACA_EXGEN); \
a7c1ca19
NP
650 MASKABLE_EXCEPTION_PROLOG_1 hsrr, PACA_EXGEN, kvm, vec, bitmask ; \
651 EXCEPTION_PROLOG_2_VIRT label, hsrr
da2bc464 652
b536da7c 653#define MASKABLE_RELON_EXCEPTION(vec, label, bitmask) \
a7c1ca19 654 __MASKABLE_RELON_EXCEPTION(vec, label, EXC_STD, 0, bitmask)
4700dfaf 655
0a55c241 656#define MASKABLE_RELON_EXCEPTION_OOL(vec, label, bitmask) \
a7c1ca19 657 MASKABLE_EXCEPTION_PROLOG_1 EXC_STD, PACA_EXGEN, 0, vec, bitmask ; \
2d046308 658 EXCEPTION_PROLOG_2_REAL label, EXC_STD, 1
f442d004 659
b536da7c 660#define MASKABLE_RELON_EXCEPTION_HV(vec, label, bitmask) \
a7c1ca19 661 __MASKABLE_RELON_EXCEPTION(vec, label, EXC_HV, 1, bitmask)
4700dfaf 662
f14e953b 663#define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label, bitmask) \
a7c1ca19 664 MASKABLE_EXCEPTION_PROLOG_1 EXC_HV, PACA_EXGEN, 1, vec, bitmask ; \
2d046308 665 EXCEPTION_PROLOG_2_VIRT label, EXC_HV
1707dd16 666
1b701179
BH
667/*
668 * Our exception common code can be passed various "additions"
669 * to specify the behaviour of interrupts, whether to kick the
670 * runlatch, etc...
671 */
672
9daf112b
ME
673/*
674 * This addition reconciles our actual IRQ state with the various software
675 * flags that track it. This may call C code.
676 */
677#define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
f9ff0f30 678
fe1952fc 679#define ADD_NVGPRS \
b1576fec 680 bl save_nvgprs
fe1952fc
BH
681
682#define RUNLATCH_ON \
683BEGIN_FTR_SECTION \
c911d2e1 684 ld r3, PACA_THREAD_INFO(r13); \
fe1952fc
BH
685 ld r4,TI_LOCAL_FLAGS(r3); \
686 andi. r0,r4,_TLF_RUNLATCH; \
687 beql ppc64_runlatch_on_trampoline; \
688END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
689
a3d96f70
NP
690#define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \
691 EXCEPTION_PROLOG_COMMON(trap, area); \
a1d711c5 692 /* Volatile regs are potentially clobbered here */ \
fe1952fc
BH
693 additions; \
694 addi r3,r1,STACK_FRAME_OVERHEAD; \
695 bl hdlr; \
696 b ret
697
b1ee8a3d
NP
698/*
699 * Exception where stack is already set in r1, r1 is saved in r10, and it
700 * continues rather than returns.
701 */
702#define EXCEPTION_COMMON_NORET_STACK(area, trap, label, hdlr, additions) \
703 EXCEPTION_PROLOG_COMMON_1(); \
890274c2 704 kuap_save_amr_and_lock r9, r10, cr1; \
b1ee8a3d
NP
705 EXCEPTION_PROLOG_COMMON_2(area); \
706 EXCEPTION_PROLOG_COMMON_3(trap); \
707 /* Volatile regs are potentially clobbered here */ \
708 additions; \
709 addi r3,r1,STACK_FRAME_OVERHEAD; \
710 bl hdlr
711
fe1952fc 712#define STD_EXCEPTION_COMMON(trap, label, hdlr) \
a3d96f70
NP
713 EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
714 ret_from_except, ADD_NVGPRS;ADD_RECONCILE)
f9ff0f30
SR
715
716/*
717 * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
7450f6f0
BH
718 * in the idle task and therefore need the special idle handling
719 * (finish nap and runlatch)
f9ff0f30 720 */
a3d96f70
NP
721#define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
722 EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
723 ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
f9ff0f30
SR
724
725/*
726 * When the idle code in power4_idle puts the CPU into NAP mode,
727 * it has to do so in a loop, and relies on the external interrupt
728 * and decrementer interrupt entry code to get it out of the loop.
729 * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
730 * to signal that it is in the loop and needs help to get out.
731 */
732#ifdef CONFIG_PPC_970_NAP
733#define FINISH_NAP \
734BEGIN_FTR_SECTION \
c911d2e1 735 ld r11, PACA_THREAD_INFO(r13); \
f9ff0f30
SR
736 ld r9,TI_LOCAL_FLAGS(r11); \
737 andi. r10,r9,_TLF_NAPPING; \
738 bnel power4_fixup_nap; \
739END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
740#else
741#define FINISH_NAP
742#endif
743
4508a74a
NP
744#endif /* __ASSEMBLY__ */
745
f9ff0f30 746#endif /* _ASM_POWERPC_EXCEPTION_H */