Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net
[linux-2.6-block.git] / arch / powerpc / include / asm / eeh.h
CommitLineData
172ca926 1/*
1da177e4 2 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
cb3bc9d0 3 * Copyright 2001-2012 IBM Corporation.
1da177e4
LT
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
172ca926 9 *
1da177e4
LT
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
172ca926 14 *
1da177e4
LT
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
8b8da358
BH
20#ifndef _POWERPC_EEH_H
21#define _POWERPC_EEH_H
88ced031 22#ifdef __KERNEL__
1da177e4 23
1da177e4
LT
24#include <linux/init.h>
25#include <linux/list.h>
26#include <linux/string.h>
5a71978e 27#include <linux/time.h>
05ec424e 28#include <linux/atomic.h>
1da177e4 29
ed3e81ff
GS
30#include <uapi/asm/eeh.h>
31
1da177e4 32struct pci_dev;
827c1a6c 33struct pci_bus;
e8e9b34c 34struct pci_dn;
1da177e4
LT
35
36#ifdef CONFIG_EEH
37
8a5ad356 38/* EEH subsystem flags */
dc561fb9
GS
39#define EEH_ENABLED 0x01 /* EEH enabled */
40#define EEH_FORCE_DISABLED 0x02 /* EEH disabled */
41#define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */
42#define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */
2aa5cf9e
GS
43#define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */
44#define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */
45#define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */
8a5ad356 46
26833a50
GS
47/*
48 * Delay for PE reset, all in ms
49 *
50 * PCI specification has reset hold time of 100 milliseconds.
51 * We have 250 milliseconds here. The PCI bus settlement time
52 * is specified as 1.5 seconds and we have 1.8 seconds.
53 */
54#define EEH_PE_RST_HOLD_TIME 250
55#define EEH_PE_RST_SETTLE_TIME 1800
56
968f968f
GS
57/*
58 * The struct is used to trace PE related EEH functionality.
59 * In theory, there will have one instance of the struct to
60 * be created against particular PE. In nature, PEs corelate
61 * to each other. the struct has to reflect that hierarchy in
62 * order to easily pick up those affected PEs when one particular
63 * PE has EEH errors.
64 *
65 * Also, one particular PE might be composed of PCI device, PCI
66 * bus and its subordinate components. The struct also need ship
67 * the information. Further more, one particular PE is only meaingful
68 * in the corresponding PHB. Therefore, the root PEs should be created
69 * against existing PHBs in on-to-one fashion.
70 */
5efc3ad7
GS
71#define EEH_PE_INVALID (1 << 0) /* Invalid */
72#define EEH_PE_PHB (1 << 1) /* PHB PE */
73#define EEH_PE_DEVICE (1 << 2) /* Device PE */
74#define EEH_PE_BUS (1 << 3) /* Bus PE */
968f968f
GS
75
76#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
77#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
8a6b3710 78#define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */
28bf36f9 79#define EEH_PE_RESET (1 << 3) /* PE reset in progress */
968f968f 80
807a827d 81#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
b6541db1 82#define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */
432227e9 83#define EEH_PE_REMOVED (1 << 10) /* Removed permanently */
05ba75f8 84#define EEH_PE_PRI_BUS (1 << 11) /* Cached primary bus */
807a827d 85
968f968f
GS
86struct eeh_pe {
87 int type; /* PE type: PHB/Bus/Device */
88 int state; /* PE EEH dependent mode */
89 int config_addr; /* Traditional PCI address */
90 int addr; /* PE configuration address */
91 struct pci_controller *phb; /* Associated PHB */
8cdb2833 92 struct pci_bus *bus; /* Top PCI bus for bus PE */
968f968f
GS
93 int check_count; /* Times of ignored error */
94 int freeze_count; /* Times of froze up */
5a71978e 95 struct timeval tstamp; /* Time on first-time freeze */
968f968f 96 int false_positives; /* Times of reported #ff's */
05ec424e 97 atomic_t pass_dev_cnt; /* Count of passed through devs */
968f968f 98 struct eeh_pe *parent; /* Parent PE */
bb593c00 99 void *data; /* PE auxillary data */
968f968f
GS
100 struct list_head child_list; /* Link PE to the child list */
101 struct list_head edevs; /* Link list of EEH devices */
102 struct list_head child; /* Child PEs */
103};
104
9feed42e
GS
105#define eeh_pe_for_each_dev(pe, edev, tmp) \
106 list_for_each_entry_safe(edev, tmp, &pe->edevs, list)
5b663529 107
05ec424e
GS
108static inline bool eeh_pe_passed(struct eeh_pe *pe)
109{
110 return pe ? !!atomic_read(&pe->pass_dev_cnt) : false;
111}
112
eb740b5f
GS
113/*
114 * The struct is used to trace EEH state for the associated
115 * PCI device node or PCI device. In future, it might
116 * represent PE as well so that the EEH device to form
117 * another tree except the currently existing tree of PCI
118 * buses and PCI devices
119 */
4b83bd45
GS
120#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
121#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
122#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
123#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
124#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
eb740b5f 125
f26c7a03
GS
126#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
127#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
d2b0f6f7 128#define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
ab55d218 129
eb740b5f
GS
130struct eeh_dev {
131 int mode; /* EEH mode */
132 int class_code; /* Class code of the device */
133 int config_addr; /* Config address */
134 int pe_config_addr; /* PE config address */
eb740b5f 135 u32 config_space[16]; /* Saved PCI config space */
2a18dfc6
GS
136 int pcix_cap; /* Saved PCIx capability */
137 int pcie_cap; /* Saved PCIe capability */
138 int aer_cap; /* Saved AER capability */
968f968f
GS
139 struct eeh_pe *pe; /* Associated PE */
140 struct list_head list; /* Form link list in the PE */
eb740b5f 141 struct pci_controller *phb; /* Associated PHB */
e8e9b34c 142 struct pci_dn *pdn; /* Associated PCI device node */
eb740b5f 143 struct pci_dev *pdev; /* Associated PCI device */
f5c57710 144 struct pci_bus *bus; /* PCI bus for partial hotplug */
eb740b5f
GS
145};
146
e8e9b34c
GS
147static inline struct pci_dn *eeh_dev_to_pdn(struct eeh_dev *edev)
148{
149 return edev ? edev->pdn : NULL;
150}
151
eb740b5f
GS
152static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
153{
2d5c1216 154 return edev ? edev->pdev : NULL;
eb740b5f
GS
155}
156
2a58222f
WY
157static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev)
158{
159 return edev ? edev->pe : NULL;
160}
161
7e4e7867
GS
162/* Return values from eeh_ops::next_error */
163enum {
164 EEH_NEXT_ERR_NONE = 0,
165 EEH_NEXT_ERR_INF,
166 EEH_NEXT_ERR_FROZEN_PE,
167 EEH_NEXT_ERR_FENCED_PHB,
168 EEH_NEXT_ERR_DEAD_PHB,
169 EEH_NEXT_ERR_DEAD_IOC
170};
171
aa1e6374
GS
172/*
173 * The struct is used to trace the registered EEH operation
174 * callback functions. Actually, those operation callback
175 * functions are heavily platform dependent. That means the
176 * platform should register its own EEH operation callback
177 * functions before any EEH further operations.
178 */
8fb8f709
GS
179#define EEH_OPT_DISABLE 0 /* EEH disable */
180#define EEH_OPT_ENABLE 1 /* EEH enable */
181#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
182#define EEH_OPT_THAW_DMA 3 /* DMA enable */
0d5ee520 183#define EEH_OPT_FREEZE_PE 4 /* Freeze PE */
eb594a47
GS
184#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
185#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
186#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
187#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
188#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
189#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
190#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
2652481f
GS
191#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
192#define EEH_RESET_HOT 1 /* Hot reset */
193#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
8d633291
GS
194#define EEH_LOG_TEMP 1 /* EEH temporary error log */
195#define EEH_LOG_PERM 2 /* EEH permanent error log */
eb594a47 196
aa1e6374
GS
197struct eeh_ops {
198 char *name;
199 int (*init)(void);
21fd21f5 200 int (*post_init)(void);
ff57b454 201 void* (*probe)(struct pci_dn *pdn, void *data);
371a395d
GS
202 int (*set_option)(struct eeh_pe *pe, int option);
203 int (*get_pe_addr)(struct eeh_pe *pe);
204 int (*get_state)(struct eeh_pe *pe, int *state);
205 int (*reset)(struct eeh_pe *pe, int option);
206 int (*wait_state)(struct eeh_pe *pe, int max_wait);
207 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
208 int (*configure_bridge)(struct eeh_pe *pe);
131c123a
GS
209 int (*err_inject)(struct eeh_pe *pe, int type, int func,
210 unsigned long addr, unsigned long mask);
0bd78587
GS
211 int (*read_config)(struct pci_dn *pdn, int where, int size, u32 *val);
212 int (*write_config)(struct pci_dn *pdn, int where, int size, u32 val);
8a6b1bc7 213 int (*next_error)(struct eeh_pe **pe);
0bd78587 214 int (*restore_config)(struct pci_dn *pdn);
aa1e6374
GS
215};
216
8a5ad356 217extern int eeh_subsystem_flags;
1b28f170 218extern int eeh_max_freezes;
aa1e6374 219extern struct eeh_ops *eeh_ops;
4907581d 220extern raw_spinlock_t confirm_error_lock;
d7bb8862 221
05b1721d 222static inline void eeh_add_flag(int flag)
2ec5a0ad 223{
05b1721d 224 eeh_subsystem_flags |= flag;
2ec5a0ad
GS
225}
226
05b1721d 227static inline void eeh_clear_flag(int flag)
2ec5a0ad 228{
05b1721d 229 eeh_subsystem_flags &= ~flag;
2ec5a0ad
GS
230}
231
05b1721d 232static inline bool eeh_has_flag(int flag)
d7bb8862 233{
05b1721d 234 return !!(eeh_subsystem_flags & flag);
d7bb8862
GS
235}
236
05b1721d 237static inline bool eeh_enabled(void)
d7bb8862 238{
05b1721d
GS
239 if (eeh_has_flag(EEH_FORCE_DISABLED) ||
240 !eeh_has_flag(EEH_ENABLED))
241 return false;
d7bb8862 242
05b1721d 243 return true;
d7bb8862 244}
646a8499 245
4907581d
GS
246static inline void eeh_serialize_lock(unsigned long *flags)
247{
248 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
249}
250
251static inline void eeh_serialize_unlock(unsigned long flags)
252{
253 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
254}
255
22f4ab12 256typedef void *(*eeh_traverse_func)(void *data, void *flag);
bb593c00 257void eeh_set_pe_aux_size(int size);
cad5cef6 258int eeh_phb_pe_create(struct pci_controller *phb);
9ff67433 259struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
01566808 260struct eeh_pe *eeh_pe_get(struct eeh_dev *edev);
9b84348c 261int eeh_add_to_parent_pe(struct eeh_dev *edev);
807a827d 262int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
5a71978e 263void eeh_pe_update_time_stamp(struct eeh_pe *pe);
f5c57710
GS
264void *eeh_pe_traverse(struct eeh_pe *root,
265 eeh_traverse_func fn, void *flag);
9e6d2cf6
GS
266void *eeh_pe_dev_traverse(struct eeh_pe *root,
267 eeh_traverse_func fn, void *flag);
268void eeh_pe_restore_bars(struct eeh_pe *pe);
357b2f3d 269const char *eeh_pe_loc_get(struct eeh_pe *pe);
9b3c76f0 270struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
55037d17 271
e8e9b34c 272void *eeh_dev_init(struct pci_dn *pdn, void *data);
cad5cef6 273void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
eeb6361f 274int eeh_init(void);
aa1e6374
GS
275int __init eeh_ops_register(struct eeh_ops *ops);
276int __exit eeh_ops_unregister(const char *name);
3e938052 277int eeh_check_failure(const volatile void __iomem *token);
f8f7d63f 278int eeh_dev_check_failure(struct eeh_dev *edev);
eeb6361f 279void eeh_addr_cache_build(void);
ff57b454
GS
280void eeh_add_device_early(struct pci_dn *);
281void eeh_add_device_tree_early(struct pci_dn *);
f2856491 282void eeh_add_device_late(struct pci_dev *);
827c1a6c 283void eeh_add_device_tree_late(struct pci_bus *);
6a040ce7 284void eeh_add_sysfs_files(struct pci_bus *);
807a827d 285void eeh_remove_device(struct pci_dev *);
4eeeff0e 286int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state);
5cfb20b9 287int eeh_pe_reset_and_recover(struct eeh_pe *pe);
212d16cd
GS
288int eeh_dev_open(struct pci_dev *pdev);
289void eeh_dev_release(struct pci_dev *pdev);
290struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group);
291int eeh_pe_set_option(struct eeh_pe *pe, int option);
292int eeh_pe_get_state(struct eeh_pe *pe);
293int eeh_pe_reset(struct eeh_pe *pe, int option);
294int eeh_pe_configure(struct eeh_pe *pe);
ec33d36e
GS
295int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
296 unsigned long addr, unsigned long mask);
e2a296ee 297
1da177e4
LT
298/**
299 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
300 *
301 * If this macro yields TRUE, the caller relays to eeh_check_failure()
302 * which does further tests out of line.
303 */
2ec5a0ad 304#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
1da177e4
LT
305
306/*
307 * Reads from a device which has been isolated by EEH will return
308 * all 1s. This macro gives an all-1s value of the given size (in
309 * bytes: 1, 2, or 4) for comparing with the result of a read.
310 */
311#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
312
313#else /* !CONFIG_EEH */
eb740b5f 314
2ec5a0ad
GS
315static inline bool eeh_enabled(void)
316{
317 return false;
318}
319
51fb5f56
GS
320static inline int eeh_init(void)
321{
322 return 0;
323}
324
e8e9b34c 325static inline void *eeh_dev_init(struct pci_dn *pdn, void *data)
eb740b5f
GS
326{
327 return NULL;
328}
329
330static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
331
3e938052 332static inline int eeh_check_failure(const volatile void __iomem *token)
1da177e4 333{
3e938052 334 return 0;
1da177e4
LT
335}
336
f8f7d63f 337#define eeh_dev_check_failure(x) (0)
1da177e4 338
3ab96a02 339static inline void eeh_addr_cache_build(void) { }
1da177e4 340
ff57b454 341static inline void eeh_add_device_early(struct pci_dn *pdn) { }
f2856491 342
ff57b454 343static inline void eeh_add_device_tree_early(struct pci_dn *pdn) { }
022930eb 344
f2856491
GS
345static inline void eeh_add_device_late(struct pci_dev *dev) { }
346
827c1a6c
JR
347static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
348
6a040ce7
TLSC
349static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
350
807a827d 351static inline void eeh_remove_device(struct pci_dev *dev) { }
646a8499 352
1da177e4
LT
353#define EEH_POSSIBLE_ERROR(val, type) (0)
354#define EEH_IO_ERROR_VALUE(size) (-1UL)
355#endif /* CONFIG_EEH */
356
8b8da358 357#ifdef CONFIG_PPC64
172ca926 358/*
1da177e4
LT
359 * MMIO read/write operations with EEH support.
360 */
361static inline u8 eeh_readb(const volatile void __iomem *addr)
362{
363 u8 val = in_8(addr);
364 if (EEH_POSSIBLE_ERROR(val, u8))
3e938052 365 eeh_check_failure(addr);
1da177e4
LT
366 return val;
367}
1da177e4
LT
368
369static inline u16 eeh_readw(const volatile void __iomem *addr)
370{
371 u16 val = in_le16(addr);
372 if (EEH_POSSIBLE_ERROR(val, u16))
3e938052 373 eeh_check_failure(addr);
1da177e4
LT
374 return val;
375}
1da177e4
LT
376
377static inline u32 eeh_readl(const volatile void __iomem *addr)
378{
379 u32 val = in_le32(addr);
380 if (EEH_POSSIBLE_ERROR(val, u32))
3e938052 381 eeh_check_failure(addr);
1da177e4
LT
382 return val;
383}
4cb3cee0
BH
384
385static inline u64 eeh_readq(const volatile void __iomem *addr)
1da177e4 386{
4cb3cee0
BH
387 u64 val = in_le64(addr);
388 if (EEH_POSSIBLE_ERROR(val, u64))
3e938052 389 eeh_check_failure(addr);
1da177e4
LT
390 return val;
391}
1da177e4 392
4cb3cee0 393static inline u16 eeh_readw_be(const volatile void __iomem *addr)
1da177e4 394{
4cb3cee0
BH
395 u16 val = in_be16(addr);
396 if (EEH_POSSIBLE_ERROR(val, u16))
3e938052 397 eeh_check_failure(addr);
1da177e4
LT
398 return val;
399}
4cb3cee0
BH
400
401static inline u32 eeh_readl_be(const volatile void __iomem *addr)
1da177e4 402{
4cb3cee0
BH
403 u32 val = in_be32(addr);
404 if (EEH_POSSIBLE_ERROR(val, u32))
3e938052 405 eeh_check_failure(addr);
4cb3cee0 406 return val;
1da177e4 407}
4cb3cee0
BH
408
409static inline u64 eeh_readq_be(const volatile void __iomem *addr)
1da177e4
LT
410{
411 u64 val = in_be64(addr);
412 if (EEH_POSSIBLE_ERROR(val, u64))
3e938052 413 eeh_check_failure(addr);
1da177e4
LT
414 return val;
415}
1da177e4 416
68a64357
BH
417static inline void eeh_memcpy_fromio(void *dest, const
418 volatile void __iomem *src,
1da177e4
LT
419 unsigned long n)
420{
68a64357 421 _memcpy_fromio(dest, src, n);
1da177e4
LT
422
423 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
424 * were copied. Check all four bytes.
425 */
68a64357 426 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
3e938052 427 eeh_check_failure(src);
1da177e4
LT
428}
429
1da177e4 430/* in-string eeh macros */
4cb3cee0
BH
431static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
432 int ns)
1da177e4 433{
4cb3cee0 434 _insb(addr, buf, ns);
1da177e4 435 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
3e938052 436 eeh_check_failure(addr);
1da177e4
LT
437}
438
4cb3cee0
BH
439static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
440 int ns)
1da177e4 441{
4cb3cee0 442 _insw(addr, buf, ns);
1da177e4 443 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
3e938052 444 eeh_check_failure(addr);
1da177e4
LT
445}
446
4cb3cee0
BH
447static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
448 int nl)
1da177e4 449{
4cb3cee0 450 _insl(addr, buf, nl);
1da177e4 451 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
3e938052 452 eeh_check_failure(addr);
1da177e4
LT
453}
454
8b8da358 455#endif /* CONFIG_PPC64 */
88ced031 456#endif /* __KERNEL__ */
8b8da358 457#endif /* _POWERPC_EEH_H */