powerpc/mm: Fix build error with FLATMEM book3s64 config
[linux-2.6-block.git] / arch / powerpc / include / asm / eeh.h
CommitLineData
172ca926 1/*
1da177e4 2 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
cb3bc9d0 3 * Copyright 2001-2012 IBM Corporation.
1da177e4
LT
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
172ca926 9 *
1da177e4
LT
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
172ca926 14 *
1da177e4
LT
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
8b8da358
BH
20#ifndef _POWERPC_EEH_H
21#define _POWERPC_EEH_H
88ced031 22#ifdef __KERNEL__
1da177e4 23
1da177e4
LT
24#include <linux/init.h>
25#include <linux/list.h>
26#include <linux/string.h>
5a71978e 27#include <linux/time.h>
05ec424e 28#include <linux/atomic.h>
1da177e4 29
ed3e81ff
GS
30#include <uapi/asm/eeh.h>
31
1da177e4 32struct pci_dev;
827c1a6c 33struct pci_bus;
e8e9b34c 34struct pci_dn;
1da177e4
LT
35
36#ifdef CONFIG_EEH
37
8a5ad356 38/* EEH subsystem flags */
ee8c446f
MR
39#define EEH_ENABLED 0x01 /* EEH enabled */
40#define EEH_FORCE_DISABLED 0x02 /* EEH disabled */
41#define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */
42#define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */
43#define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */
44#define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */
45#define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */
8a5ad356 46
26833a50
GS
47/*
48 * Delay for PE reset, all in ms
49 *
50 * PCI specification has reset hold time of 100 milliseconds.
51 * We have 250 milliseconds here. The PCI bus settlement time
52 * is specified as 1.5 seconds and we have 1.8 seconds.
53 */
54#define EEH_PE_RST_HOLD_TIME 250
55#define EEH_PE_RST_SETTLE_TIME 1800
56
968f968f
GS
57/*
58 * The struct is used to trace PE related EEH functionality.
59 * In theory, there will have one instance of the struct to
027dfac6 60 * be created against particular PE. In nature, PEs correlate
968f968f
GS
61 * to each other. the struct has to reflect that hierarchy in
62 * order to easily pick up those affected PEs when one particular
63 * PE has EEH errors.
64 *
65 * Also, one particular PE might be composed of PCI device, PCI
66 * bus and its subordinate components. The struct also need ship
67 * the information. Further more, one particular PE is only meaingful
68 * in the corresponding PHB. Therefore, the root PEs should be created
69 * against existing PHBs in on-to-one fashion.
70 */
5efc3ad7
GS
71#define EEH_PE_INVALID (1 << 0) /* Invalid */
72#define EEH_PE_PHB (1 << 1) /* PHB PE */
73#define EEH_PE_DEVICE (1 << 2) /* Device PE */
74#define EEH_PE_BUS (1 << 3) /* Bus PE */
c29fa27d 75#define EEH_PE_VF (1 << 4) /* VF PE */
968f968f
GS
76
77#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
78#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
8a6b3710 79#define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */
28bf36f9 80#define EEH_PE_RESET (1 << 3) /* PE reset in progress */
968f968f 81
807a827d 82#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
b6541db1 83#define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */
432227e9 84#define EEH_PE_REMOVED (1 << 10) /* Removed permanently */
05ba75f8 85#define EEH_PE_PRI_BUS (1 << 11) /* Cached primary bus */
807a827d 86
968f968f
GS
87struct eeh_pe {
88 int type; /* PE type: PHB/Bus/Device */
89 int state; /* PE EEH dependent mode */
90 int config_addr; /* Traditional PCI address */
91 int addr; /* PE configuration address */
92 struct pci_controller *phb; /* Associated PHB */
8cdb2833 93 struct pci_bus *bus; /* Top PCI bus for bus PE */
968f968f
GS
94 int check_count; /* Times of ignored error */
95 int freeze_count; /* Times of froze up */
edfd17ff 96 time64_t tstamp; /* Time on first-time freeze */
968f968f 97 int false_positives; /* Times of reported #ff's */
05ec424e 98 atomic_t pass_dev_cnt; /* Count of passed through devs */
968f968f 99 struct eeh_pe *parent; /* Parent PE */
bb593c00 100 void *data; /* PE auxillary data */
80e65b00
SB
101 struct list_head child_list; /* List of PEs below this PE */
102 struct list_head child; /* Memb. child_list/eeh_phb_pe */
103 struct list_head edevs; /* List of eeh_dev in this PE */
968f968f
GS
104};
105
9feed42e 106#define eeh_pe_for_each_dev(pe, edev, tmp) \
80e65b00 107 list_for_each_entry_safe(edev, tmp, &pe->edevs, entry)
5b663529 108
309ed3a7
SB
109#define eeh_for_each_pe(root, pe) \
110 for (pe = root; pe; pe = eeh_pe_next(pe, root))
111
05ec424e
GS
112static inline bool eeh_pe_passed(struct eeh_pe *pe)
113{
114 return pe ? !!atomic_read(&pe->pass_dev_cnt) : false;
115}
116
eb740b5f
GS
117/*
118 * The struct is used to trace EEH state for the associated
119 * PCI device node or PCI device. In future, it might
120 * represent PE as well so that the EEH device to form
121 * another tree except the currently existing tree of PCI
122 * buses and PCI devices
123 */
4b83bd45
GS
124#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
125#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
126#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
127#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
128#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
eb740b5f 129
f26c7a03
GS
130#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
131#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
d2b0f6f7 132#define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
ab55d218 133
eb740b5f
GS
134struct eeh_dev {
135 int mode; /* EEH mode */
136 int class_code; /* Class code of the device */
eb740b5f 137 int pe_config_addr; /* PE config address */
eb740b5f 138 u32 config_space[16]; /* Saved PCI config space */
2a18dfc6
GS
139 int pcix_cap; /* Saved PCIx capability */
140 int pcie_cap; /* Saved PCIe capability */
141 int aer_cap; /* Saved AER capability */
9312bc5b 142 int af_cap; /* Saved AF capability */
968f968f 143 struct eeh_pe *pe; /* Associated PE */
80e65b00
SB
144 struct list_head entry; /* Membership in eeh_pe.edevs */
145 struct list_head rmv_entry; /* Membership in rmv_list */
e8e9b34c 146 struct pci_dn *pdn; /* Associated PCI device node */
eb740b5f 147 struct pci_dev *pdev; /* Associated PCI device */
67086e32 148 bool in_error; /* Error flag for edev */
39218cd0 149 struct pci_dev *physfn; /* Associated SRIOV PF */
eb740b5f
GS
150};
151
e8e9b34c
GS
152static inline struct pci_dn *eeh_dev_to_pdn(struct eeh_dev *edev)
153{
154 return edev ? edev->pdn : NULL;
155}
156
eb740b5f
GS
157static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
158{
2d5c1216 159 return edev ? edev->pdev : NULL;
eb740b5f
GS
160}
161
2a58222f
WY
162static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev)
163{
164 return edev ? edev->pe : NULL;
165}
166
7e4e7867
GS
167/* Return values from eeh_ops::next_error */
168enum {
169 EEH_NEXT_ERR_NONE = 0,
170 EEH_NEXT_ERR_INF,
171 EEH_NEXT_ERR_FROZEN_PE,
172 EEH_NEXT_ERR_FENCED_PHB,
173 EEH_NEXT_ERR_DEAD_PHB,
174 EEH_NEXT_ERR_DEAD_IOC
175};
176
aa1e6374
GS
177/*
178 * The struct is used to trace the registered EEH operation
179 * callback functions. Actually, those operation callback
180 * functions are heavily platform dependent. That means the
181 * platform should register its own EEH operation callback
182 * functions before any EEH further operations.
183 */
8fb8f709
GS
184#define EEH_OPT_DISABLE 0 /* EEH disable */
185#define EEH_OPT_ENABLE 1 /* EEH enable */
186#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
187#define EEH_OPT_THAW_DMA 3 /* DMA enable */
0d5ee520 188#define EEH_OPT_FREEZE_PE 4 /* Freeze PE */
eb594a47
GS
189#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
190#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
191#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
192#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
193#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
194#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
195#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
2652481f
GS
196#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
197#define EEH_RESET_HOT 1 /* Hot reset */
198#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
8d633291
GS
199#define EEH_LOG_TEMP 1 /* EEH temporary error log */
200#define EEH_LOG_PERM 2 /* EEH permanent error log */
eb594a47 201
aa1e6374
GS
202struct eeh_ops {
203 char *name;
204 int (*init)(void);
ff57b454 205 void* (*probe)(struct pci_dn *pdn, void *data);
371a395d
GS
206 int (*set_option)(struct eeh_pe *pe, int option);
207 int (*get_pe_addr)(struct eeh_pe *pe);
fef7f905 208 int (*get_state)(struct eeh_pe *pe, int *delay);
371a395d 209 int (*reset)(struct eeh_pe *pe, int option);
371a395d
GS
210 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
211 int (*configure_bridge)(struct eeh_pe *pe);
131c123a
GS
212 int (*err_inject)(struct eeh_pe *pe, int type, int func,
213 unsigned long addr, unsigned long mask);
0bd78587
GS
214 int (*read_config)(struct pci_dn *pdn, int where, int size, u32 *val);
215 int (*write_config)(struct pci_dn *pdn, int where, int size, u32 val);
8a6b1bc7 216 int (*next_error)(struct eeh_pe **pe);
0bd78587 217 int (*restore_config)(struct pci_dn *pdn);
67923cfc 218 int (*notify_resume)(struct pci_dn *pdn);
aa1e6374
GS
219};
220
8a5ad356 221extern int eeh_subsystem_flags;
46ee7c3c 222extern u32 eeh_max_freezes;
6b493f60 223extern bool eeh_debugfs_no_recover;
aa1e6374 224extern struct eeh_ops *eeh_ops;
4907581d 225extern raw_spinlock_t confirm_error_lock;
d7bb8862 226
05b1721d 227static inline void eeh_add_flag(int flag)
2ec5a0ad 228{
05b1721d 229 eeh_subsystem_flags |= flag;
2ec5a0ad
GS
230}
231
05b1721d 232static inline void eeh_clear_flag(int flag)
2ec5a0ad 233{
05b1721d 234 eeh_subsystem_flags &= ~flag;
2ec5a0ad
GS
235}
236
05b1721d 237static inline bool eeh_has_flag(int flag)
d7bb8862 238{
05b1721d 239 return !!(eeh_subsystem_flags & flag);
d7bb8862
GS
240}
241
05b1721d 242static inline bool eeh_enabled(void)
d7bb8862 243{
54644927 244 return eeh_has_flag(EEH_ENABLED) && !eeh_has_flag(EEH_FORCE_DISABLED);
d7bb8862 245}
646a8499 246
4907581d
GS
247static inline void eeh_serialize_lock(unsigned long *flags)
248{
249 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
250}
251
252static inline void eeh_serialize_unlock(unsigned long flags)
253{
254 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
255}
256
34a286a4
SB
257static inline bool eeh_state_active(int state)
258{
259 return (state & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE))
260 == (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
261}
262
d6c4932f
SB
263typedef void *(*eeh_edev_traverse_func)(struct eeh_dev *edev, void *flag);
264typedef void *(*eeh_pe_traverse_func)(struct eeh_pe *pe, void *flag);
bb593c00 265void eeh_set_pe_aux_size(int size);
cad5cef6 266int eeh_phb_pe_create(struct pci_controller *phb);
fef7f905 267int eeh_wait_state(struct eeh_pe *pe, int max_wait);
9ff67433 268struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
309ed3a7 269struct eeh_pe *eeh_pe_next(struct eeh_pe *pe, struct eeh_pe *root);
8bae6a23
AK
270struct eeh_pe *eeh_pe_get(struct pci_controller *phb,
271 int pe_no, int config_addr);
9b84348c 272int eeh_add_to_parent_pe(struct eeh_dev *edev);
807a827d 273int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
5a71978e 274void eeh_pe_update_time_stamp(struct eeh_pe *pe);
f5c57710 275void *eeh_pe_traverse(struct eeh_pe *root,
d6c4932f 276 eeh_pe_traverse_func fn, void *flag);
9e6d2cf6 277void *eeh_pe_dev_traverse(struct eeh_pe *root,
d6c4932f 278 eeh_edev_traverse_func fn, void *flag);
9e6d2cf6 279void eeh_pe_restore_bars(struct eeh_pe *pe);
357b2f3d 280const char *eeh_pe_loc_get(struct eeh_pe *pe);
9b3c76f0 281struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
55037d17 282
8cc7581c 283struct eeh_dev *eeh_dev_init(struct pci_dn *pdn);
cad5cef6 284void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
b9fde58d 285void eeh_probe_devices(void);
aa1e6374
GS
286int __init eeh_ops_register(struct eeh_ops *ops);
287int __exit eeh_ops_unregister(const char *name);
3e938052 288int eeh_check_failure(const volatile void __iomem *token);
f8f7d63f 289int eeh_dev_check_failure(struct eeh_dev *edev);
eeb6361f 290void eeh_addr_cache_build(void);
ff57b454
GS
291void eeh_add_device_early(struct pci_dn *);
292void eeh_add_device_tree_early(struct pci_dn *);
f2856491 293void eeh_add_device_late(struct pci_dev *);
827c1a6c 294void eeh_add_device_tree_late(struct pci_bus *);
6a040ce7 295void eeh_add_sysfs_files(struct pci_bus *);
807a827d 296void eeh_remove_device(struct pci_dev *);
188fdea6 297int eeh_unfreeze_pe(struct eeh_pe *pe);
5cfb20b9 298int eeh_pe_reset_and_recover(struct eeh_pe *pe);
212d16cd
GS
299int eeh_dev_open(struct pci_dev *pdev);
300void eeh_dev_release(struct pci_dev *pdev);
301struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group);
302int eeh_pe_set_option(struct eeh_pe *pe, int option);
303int eeh_pe_get_state(struct eeh_pe *pe);
1ef52073 304int eeh_pe_reset(struct eeh_pe *pe, int option, bool include_passed);
212d16cd 305int eeh_pe_configure(struct eeh_pe *pe);
ec33d36e
GS
306int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
307 unsigned long addr, unsigned long mask);
64ba3dc7 308int eeh_restore_vf_config(struct pci_dn *pdn);
e2a296ee 309
1da177e4
LT
310/**
311 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
312 *
313 * If this macro yields TRUE, the caller relays to eeh_check_failure()
314 * which does further tests out of line.
315 */
2ec5a0ad 316#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
1da177e4
LT
317
318/*
319 * Reads from a device which has been isolated by EEH will return
320 * all 1s. This macro gives an all-1s value of the given size (in
321 * bytes: 1, 2, or 4) for comparing with the result of a read.
322 */
323#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
324
325#else /* !CONFIG_EEH */
eb740b5f 326
2ec5a0ad
GS
327static inline bool eeh_enabled(void)
328{
329 return false;
330}
331
b9fde58d 332static inline void eeh_probe_devices(void) { }
51fb5f56 333
e8e9b34c 334static inline void *eeh_dev_init(struct pci_dn *pdn, void *data)
eb740b5f
GS
335{
336 return NULL;
337}
338
339static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
340
3e938052 341static inline int eeh_check_failure(const volatile void __iomem *token)
1da177e4 342{
3e938052 343 return 0;
1da177e4
LT
344}
345
f8f7d63f 346#define eeh_dev_check_failure(x) (0)
1da177e4 347
3ab96a02 348static inline void eeh_addr_cache_build(void) { }
1da177e4 349
ff57b454 350static inline void eeh_add_device_early(struct pci_dn *pdn) { }
f2856491 351
ff57b454 352static inline void eeh_add_device_tree_early(struct pci_dn *pdn) { }
022930eb 353
f2856491
GS
354static inline void eeh_add_device_late(struct pci_dev *dev) { }
355
827c1a6c
JR
356static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
357
6a040ce7
TLSC
358static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
359
807a827d 360static inline void eeh_remove_device(struct pci_dev *dev) { }
646a8499 361
1da177e4
LT
362#define EEH_POSSIBLE_ERROR(val, type) (0)
363#define EEH_IO_ERROR_VALUE(size) (-1UL)
364#endif /* CONFIG_EEH */
365
8b8da358 366#ifdef CONFIG_PPC64
172ca926 367/*
1da177e4
LT
368 * MMIO read/write operations with EEH support.
369 */
370static inline u8 eeh_readb(const volatile void __iomem *addr)
371{
372 u8 val = in_8(addr);
373 if (EEH_POSSIBLE_ERROR(val, u8))
3e938052 374 eeh_check_failure(addr);
1da177e4
LT
375 return val;
376}
1da177e4
LT
377
378static inline u16 eeh_readw(const volatile void __iomem *addr)
379{
380 u16 val = in_le16(addr);
381 if (EEH_POSSIBLE_ERROR(val, u16))
3e938052 382 eeh_check_failure(addr);
1da177e4
LT
383 return val;
384}
1da177e4
LT
385
386static inline u32 eeh_readl(const volatile void __iomem *addr)
387{
388 u32 val = in_le32(addr);
389 if (EEH_POSSIBLE_ERROR(val, u32))
3e938052 390 eeh_check_failure(addr);
1da177e4
LT
391 return val;
392}
4cb3cee0
BH
393
394static inline u64 eeh_readq(const volatile void __iomem *addr)
1da177e4 395{
4cb3cee0
BH
396 u64 val = in_le64(addr);
397 if (EEH_POSSIBLE_ERROR(val, u64))
3e938052 398 eeh_check_failure(addr);
1da177e4
LT
399 return val;
400}
1da177e4 401
4cb3cee0 402static inline u16 eeh_readw_be(const volatile void __iomem *addr)
1da177e4 403{
4cb3cee0
BH
404 u16 val = in_be16(addr);
405 if (EEH_POSSIBLE_ERROR(val, u16))
3e938052 406 eeh_check_failure(addr);
1da177e4
LT
407 return val;
408}
4cb3cee0
BH
409
410static inline u32 eeh_readl_be(const volatile void __iomem *addr)
1da177e4 411{
4cb3cee0
BH
412 u32 val = in_be32(addr);
413 if (EEH_POSSIBLE_ERROR(val, u32))
3e938052 414 eeh_check_failure(addr);
4cb3cee0 415 return val;
1da177e4 416}
4cb3cee0
BH
417
418static inline u64 eeh_readq_be(const volatile void __iomem *addr)
1da177e4
LT
419{
420 u64 val = in_be64(addr);
421 if (EEH_POSSIBLE_ERROR(val, u64))
3e938052 422 eeh_check_failure(addr);
1da177e4
LT
423 return val;
424}
1da177e4 425
68a64357
BH
426static inline void eeh_memcpy_fromio(void *dest, const
427 volatile void __iomem *src,
1da177e4
LT
428 unsigned long n)
429{
68a64357 430 _memcpy_fromio(dest, src, n);
1da177e4
LT
431
432 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
433 * were copied. Check all four bytes.
434 */
68a64357 435 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
3e938052 436 eeh_check_failure(src);
1da177e4
LT
437}
438
1da177e4 439/* in-string eeh macros */
4cb3cee0
BH
440static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
441 int ns)
1da177e4 442{
4cb3cee0 443 _insb(addr, buf, ns);
1da177e4 444 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
3e938052 445 eeh_check_failure(addr);
1da177e4
LT
446}
447
4cb3cee0
BH
448static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
449 int ns)
1da177e4 450{
4cb3cee0 451 _insw(addr, buf, ns);
1da177e4 452 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
3e938052 453 eeh_check_failure(addr);
1da177e4
LT
454}
455
4cb3cee0
BH
456static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
457 int nl)
1da177e4 458{
4cb3cee0 459 _insl(addr, buf, nl);
1da177e4 460 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
3e938052 461 eeh_check_failure(addr);
1da177e4
LT
462}
463
5ca85ae6
OH
464
465void eeh_cache_debugfs_init(void);
466
8b8da358 467#endif /* CONFIG_PPC64 */
88ced031 468#endif /* __KERNEL__ */
8b8da358 469#endif /* _POWERPC_EEH_H */