MIPS: KVM: Handle MSA Disabled exceptions from guest
[linux-2.6-block.git] / arch / mips / kernel / traps.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
36ccf1c0 6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
1da177e4
LT
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
60b0d655 11 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
2a0b24f5 12 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
b08a9c95 13 * Copyright (C) 2014, Imagination Technologies Ltd.
1da177e4 14 */
8e8a52ed 15#include <linux/bug.h>
60b0d655 16#include <linux/compiler.h>
c3fc5cd5 17#include <linux/context_tracking.h>
ae4ce454 18#include <linux/cpu_pm.h>
7aa1c8f4 19#include <linux/kexec.h>
1da177e4 20#include <linux/init.h>
8742cd23 21#include <linux/kernel.h>
f9ded569 22#include <linux/module.h>
1da177e4 23#include <linux/mm.h>
1da177e4
LT
24#include <linux/sched.h>
25#include <linux/smp.h>
1da177e4
LT
26#include <linux/spinlock.h>
27#include <linux/kallsyms.h>
e01402b1 28#include <linux/bootmem.h>
d4fd1989 29#include <linux/interrupt.h>
39b8d525 30#include <linux/ptrace.h>
88547001
JW
31#include <linux/kgdb.h>
32#include <linux/kdebug.h>
c1bf207d 33#include <linux/kprobes.h>
69f3a7de 34#include <linux/notifier.h>
5dd11d5d 35#include <linux/kdb.h>
ca4d3e67 36#include <linux/irq.h>
7f788d2d 37#include <linux/perf_event.h>
1da177e4
LT
38
39#include <asm/bootinfo.h>
40#include <asm/branch.h>
41#include <asm/break.h>
69f3a7de 42#include <asm/cop2.h>
1da177e4 43#include <asm/cpu.h>
69f24d17 44#include <asm/cpu-type.h>
e50c0a8f 45#include <asm/dsp.h>
1da177e4 46#include <asm/fpu.h>
ba3049ed 47#include <asm/fpu_emulator.h>
bdc92d74 48#include <asm/idle.h>
b0a668fb 49#include <asm/mips-r2-to-r6-emul.h>
340ee4b9
RB
50#include <asm/mipsregs.h>
51#include <asm/mipsmtregs.h>
1da177e4 52#include <asm/module.h>
1db1af84 53#include <asm/msa.h>
1da177e4
LT
54#include <asm/pgtable.h>
55#include <asm/ptrace.h>
56#include <asm/sections.h>
1da177e4
LT
57#include <asm/tlbdebug.h>
58#include <asm/traps.h>
59#include <asm/uaccess.h>
b67b2b70 60#include <asm/watch.h>
1da177e4 61#include <asm/mmu_context.h>
1da177e4 62#include <asm/types.h>
1df0f0ff 63#include <asm/stacktrace.h>
92bbe1b9 64#include <asm/uasm.h>
1da177e4 65
c65a5480 66extern void check_wait(void);
c65a5480 67extern asmlinkage void rollback_handle_int(void);
e4ac58af 68extern asmlinkage void handle_int(void);
86a1708a
RB
69extern u32 handle_tlbl[];
70extern u32 handle_tlbs[];
71extern u32 handle_tlbm[];
1da177e4
LT
72extern asmlinkage void handle_adel(void);
73extern asmlinkage void handle_ades(void);
74extern asmlinkage void handle_ibe(void);
75extern asmlinkage void handle_dbe(void);
76extern asmlinkage void handle_sys(void);
77extern asmlinkage void handle_bp(void);
78extern asmlinkage void handle_ri(void);
5b10496b
AN
79extern asmlinkage void handle_ri_rdhwr_vivt(void);
80extern asmlinkage void handle_ri_rdhwr(void);
1da177e4
LT
81extern asmlinkage void handle_cpu(void);
82extern asmlinkage void handle_ov(void);
83extern asmlinkage void handle_tr(void);
2bcb3fbc 84extern asmlinkage void handle_msa_fpe(void);
1da177e4 85extern asmlinkage void handle_fpe(void);
75b5b5e0 86extern asmlinkage void handle_ftlb(void);
1db1af84 87extern asmlinkage void handle_msa(void);
1da177e4
LT
88extern asmlinkage void handle_mdmx(void);
89extern asmlinkage void handle_watch(void);
340ee4b9 90extern asmlinkage void handle_mt(void);
e50c0a8f 91extern asmlinkage void handle_dsp(void);
1da177e4
LT
92extern asmlinkage void handle_mcheck(void);
93extern asmlinkage void handle_reserved(void);
5890f70f 94extern void tlb_do_page_fault_0(void);
1da177e4 95
1da177e4
LT
96void (*board_be_init)(void);
97int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
e01402b1
RB
98void (*board_nmi_handler_setup)(void);
99void (*board_ejtag_handler_setup)(void);
100void (*board_bind_eic_interrupt)(int irq, int regset);
6fb97eff 101void (*board_ebase_setup)(void);
078a55fc 102void(*board_cache_error_setup)(void);
1da177e4 103
4d157d5e 104static void show_raw_backtrace(unsigned long reg29)
e889d78f 105{
39b8d525 106 unsigned long *sp = (unsigned long *)(reg29 & ~3);
e889d78f
AN
107 unsigned long addr;
108
109 printk("Call Trace:");
110#ifdef CONFIG_KALLSYMS
111 printk("\n");
112#endif
10220c88
TB
113 while (!kstack_end(sp)) {
114 unsigned long __user *p =
115 (unsigned long __user *)(unsigned long)sp++;
116 if (__get_user(addr, p)) {
117 printk(" (Bad stack address)");
118 break;
39b8d525 119 }
10220c88
TB
120 if (__kernel_text_address(addr))
121 print_ip_sym(addr);
e889d78f 122 }
10220c88 123 printk("\n");
e889d78f
AN
124}
125
f66686f7 126#ifdef CONFIG_KALLSYMS
1df0f0ff 127int raw_show_trace;
f66686f7
AN
128static int __init set_raw_show_trace(char *str)
129{
130 raw_show_trace = 1;
131 return 1;
132}
133__setup("raw_show_trace", set_raw_show_trace);
1df0f0ff 134#endif
4d157d5e 135
eae23f2c 136static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
f66686f7 137{
4d157d5e
FBH
138 unsigned long sp = regs->regs[29];
139 unsigned long ra = regs->regs[31];
f66686f7 140 unsigned long pc = regs->cp0_epc;
f66686f7 141
e909be82
VW
142 if (!task)
143 task = current;
144
f66686f7 145 if (raw_show_trace || !__kernel_text_address(pc)) {
87151ae3 146 show_raw_backtrace(sp);
f66686f7
AN
147 return;
148 }
149 printk("Call Trace:\n");
4d157d5e 150 do {
87151ae3 151 print_ip_sym(pc);
1924600c 152 pc = unwind_stack(task, &sp, pc, &ra);
4d157d5e 153 } while (pc);
f66686f7
AN
154 printk("\n");
155}
f66686f7 156
1da177e4
LT
157/*
158 * This routine abuses get_user()/put_user() to reference pointers
159 * with at least a bit of error checking ...
160 */
eae23f2c
RB
161static void show_stacktrace(struct task_struct *task,
162 const struct pt_regs *regs)
1da177e4
LT
163{
164 const int field = 2 * sizeof(unsigned long);
165 long stackdata;
166 int i;
5e0373b8 167 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
1da177e4
LT
168
169 printk("Stack :");
170 i = 0;
171 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
172 if (i && ((i % (64 / field)) == 0))
70342287 173 printk("\n ");
1da177e4
LT
174 if (i > 39) {
175 printk(" ...");
176 break;
177 }
178
179 if (__get_user(stackdata, sp++)) {
180 printk(" (Bad stack address)");
181 break;
182 }
183
184 printk(" %0*lx", field, stackdata);
185 i++;
186 }
187 printk("\n");
87151ae3 188 show_backtrace(task, regs);
f66686f7
AN
189}
190
f66686f7
AN
191void show_stack(struct task_struct *task, unsigned long *sp)
192{
193 struct pt_regs regs;
194 if (sp) {
195 regs.regs[29] = (unsigned long)sp;
196 regs.regs[31] = 0;
197 regs.cp0_epc = 0;
198 } else {
199 if (task && task != current) {
200 regs.regs[29] = task->thread.reg29;
201 regs.regs[31] = 0;
202 regs.cp0_epc = task->thread.reg31;
5dd11d5d
JW
203#ifdef CONFIG_KGDB_KDB
204 } else if (atomic_read(&kgdb_active) != -1 &&
205 kdb_current_regs) {
206 memcpy(&regs, kdb_current_regs, sizeof(regs));
207#endif /* CONFIG_KGDB_KDB */
f66686f7
AN
208 } else {
209 prepare_frametrace(&regs);
210 }
211 }
212 show_stacktrace(task, &regs);
1da177e4
LT
213}
214
e1bb8289 215static void show_code(unsigned int __user *pc)
1da177e4
LT
216{
217 long i;
39b8d525 218 unsigned short __user *pc16 = NULL;
1da177e4
LT
219
220 printk("\nCode:");
221
39b8d525
RB
222 if ((unsigned long)pc & 1)
223 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
1da177e4
LT
224 for(i = -3 ; i < 6 ; i++) {
225 unsigned int insn;
39b8d525 226 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
1da177e4
LT
227 printk(" (Bad address in epc)\n");
228 break;
229 }
39b8d525 230 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
1da177e4
LT
231 }
232}
233
eae23f2c 234static void __show_regs(const struct pt_regs *regs)
1da177e4
LT
235{
236 const int field = 2 * sizeof(unsigned long);
237 unsigned int cause = regs->cp0_cause;
238 int i;
239
a43cb95d 240 show_regs_print_info(KERN_DEFAULT);
1da177e4
LT
241
242 /*
243 * Saved main processor registers
244 */
245 for (i = 0; i < 32; ) {
246 if ((i % 4) == 0)
247 printk("$%2d :", i);
248 if (i == 0)
249 printk(" %0*lx", field, 0UL);
250 else if (i == 26 || i == 27)
251 printk(" %*s", field, "");
252 else
253 printk(" %0*lx", field, regs->regs[i]);
254
255 i++;
256 if ((i % 4) == 0)
257 printk("\n");
258 }
259
9693a853
FBH
260#ifdef CONFIG_CPU_HAS_SMARTMIPS
261 printk("Acx : %0*lx\n", field, regs->acx);
262#endif
1da177e4
LT
263 printk("Hi : %0*lx\n", field, regs->hi);
264 printk("Lo : %0*lx\n", field, regs->lo);
265
266 /*
267 * Saved cp0 registers
268 */
b012cffe
RB
269 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
270 (void *) regs->cp0_epc);
1da177e4 271 printk(" %s\n", print_tainted());
b012cffe
RB
272 printk("ra : %0*lx %pS\n", field, regs->regs[31],
273 (void *) regs->regs[31]);
1da177e4 274
70342287 275 printk("Status: %08x ", (uint32_t) regs->cp0_status);
1da177e4 276
1990e542 277 if (cpu_has_3kex) {
3b2396d9
MR
278 if (regs->cp0_status & ST0_KUO)
279 printk("KUo ");
280 if (regs->cp0_status & ST0_IEO)
281 printk("IEo ");
282 if (regs->cp0_status & ST0_KUP)
283 printk("KUp ");
284 if (regs->cp0_status & ST0_IEP)
285 printk("IEp ");
286 if (regs->cp0_status & ST0_KUC)
287 printk("KUc ");
288 if (regs->cp0_status & ST0_IEC)
289 printk("IEc ");
1990e542 290 } else if (cpu_has_4kex) {
3b2396d9
MR
291 if (regs->cp0_status & ST0_KX)
292 printk("KX ");
293 if (regs->cp0_status & ST0_SX)
294 printk("SX ");
295 if (regs->cp0_status & ST0_UX)
296 printk("UX ");
297 switch (regs->cp0_status & ST0_KSU) {
298 case KSU_USER:
299 printk("USER ");
300 break;
301 case KSU_SUPERVISOR:
302 printk("SUPERVISOR ");
303 break;
304 case KSU_KERNEL:
305 printk("KERNEL ");
306 break;
307 default:
308 printk("BAD_MODE ");
309 break;
310 }
311 if (regs->cp0_status & ST0_ERL)
312 printk("ERL ");
313 if (regs->cp0_status & ST0_EXL)
314 printk("EXL ");
315 if (regs->cp0_status & ST0_IE)
316 printk("IE ");
1da177e4 317 }
1da177e4
LT
318 printk("\n");
319
320 printk("Cause : %08x\n", cause);
321
322 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
323 if (1 <= cause && cause <= 5)
324 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
325
9966db25
RB
326 printk("PrId : %08x (%s)\n", read_c0_prid(),
327 cpu_name_string());
1da177e4
LT
328}
329
eae23f2c
RB
330/*
331 * FIXME: really the generic show_regs should take a const pointer argument.
332 */
333void show_regs(struct pt_regs *regs)
334{
335 __show_regs((struct pt_regs *)regs);
336}
337
c1bf207d 338void show_registers(struct pt_regs *regs)
1da177e4 339{
39b8d525 340 const int field = 2 * sizeof(unsigned long);
83e4da1e 341 mm_segment_t old_fs = get_fs();
39b8d525 342
eae23f2c 343 __show_regs(regs);
1da177e4 344 print_modules();
39b8d525
RB
345 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
346 current->comm, current->pid, current_thread_info(), current,
347 field, current_thread_info()->tp_value);
348 if (cpu_has_userlocal) {
349 unsigned long tls;
350
351 tls = read_c0_userlocal();
352 if (tls != current_thread_info()->tp_value)
353 printk("*HwTLS: %0*lx\n", field, tls);
354 }
355
83e4da1e
LY
356 if (!user_mode(regs))
357 /* Necessary for getting the correct stack content */
358 set_fs(KERNEL_DS);
f66686f7 359 show_stacktrace(current, regs);
e1bb8289 360 show_code((unsigned int __user *) regs->cp0_epc);
1da177e4 361 printk("\n");
83e4da1e 362 set_fs(old_fs);
1da177e4
LT
363}
364
70dc6f04
DD
365static int regs_to_trapnr(struct pt_regs *regs)
366{
367 return (regs->cp0_cause >> 2) & 0x1f;
368}
369
4d85f6af 370static DEFINE_RAW_SPINLOCK(die_lock);
1da177e4 371
70dc6f04 372void __noreturn die(const char *str, struct pt_regs *regs)
1da177e4
LT
373{
374 static int die_counter;
ce384d83 375 int sig = SIGSEGV;
1da177e4 376
8742cd23
NL
377 oops_enter();
378
dc73e4c1
RB
379 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
380 SIGSEGV) == NOTIFY_STOP)
10423c91 381 sig = 0;
5dd11d5d 382
1da177e4 383 console_verbose();
4d85f6af 384 raw_spin_lock_irq(&die_lock);
41c594ab 385 bust_spinlocks(1);
ce384d83 386
178086c8 387 printk("%s[#%d]:\n", str, ++die_counter);
1da177e4 388 show_registers(regs);
373d4d09 389 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
4d85f6af 390 raw_spin_unlock_irq(&die_lock);
d4fd1989 391
8742cd23
NL
392 oops_exit();
393
d4fd1989
MB
394 if (in_interrupt())
395 panic("Fatal exception in interrupt");
396
397 if (panic_on_oops) {
ab75dc02 398 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
d4fd1989
MB
399 ssleep(5);
400 panic("Fatal exception");
401 }
402
7aa1c8f4
RB
403 if (regs && kexec_should_crash(current))
404 crash_kexec(regs);
405
ce384d83 406 do_exit(sig);
1da177e4
LT
407}
408
0510617b
TB
409extern struct exception_table_entry __start___dbe_table[];
410extern struct exception_table_entry __stop___dbe_table[];
1da177e4 411
b6dcec9b
RB
412__asm__(
413" .section __dbe_table, \"a\"\n"
414" .previous \n");
1da177e4
LT
415
416/* Given an address, look for it in the exception tables. */
417static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
418{
419 const struct exception_table_entry *e;
420
421 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
422 if (!e)
423 e = search_module_dbetables(addr);
424 return e;
425}
426
427asmlinkage void do_be(struct pt_regs *regs)
428{
429 const int field = 2 * sizeof(unsigned long);
430 const struct exception_table_entry *fixup = NULL;
431 int data = regs->cp0_cause & 4;
432 int action = MIPS_BE_FATAL;
c3fc5cd5 433 enum ctx_state prev_state;
1da177e4 434
c3fc5cd5 435 prev_state = exception_enter();
70342287 436 /* XXX For now. Fixme, this searches the wrong table ... */
1da177e4
LT
437 if (data && !user_mode(regs))
438 fixup = search_dbe_tables(exception_epc(regs));
439
440 if (fixup)
441 action = MIPS_BE_FIXUP;
442
443 if (board_be_handler)
28fc582c 444 action = board_be_handler(regs, fixup != NULL);
1da177e4
LT
445
446 switch (action) {
447 case MIPS_BE_DISCARD:
c3fc5cd5 448 goto out;
1da177e4
LT
449 case MIPS_BE_FIXUP:
450 if (fixup) {
451 regs->cp0_epc = fixup->nextinsn;
c3fc5cd5 452 goto out;
1da177e4
LT
453 }
454 break;
455 default:
456 break;
457 }
458
459 /*
460 * Assume it would be too dangerous to continue ...
461 */
462 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
463 data ? "Data" : "Instruction",
464 field, regs->cp0_epc, field, regs->regs[31]);
dc73e4c1
RB
465 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
466 SIGBUS) == NOTIFY_STOP)
c3fc5cd5 467 goto out;
88547001 468
1da177e4
LT
469 die_if_kernel("Oops", regs);
470 force_sig(SIGBUS, current);
c3fc5cd5
RB
471
472out:
473 exception_exit(prev_state);
1da177e4
LT
474}
475
1da177e4 476/*
60b0d655 477 * ll/sc, rdhwr, sync emulation
1da177e4
LT
478 */
479
480#define OPCODE 0xfc000000
481#define BASE 0x03e00000
482#define RT 0x001f0000
483#define OFFSET 0x0000ffff
484#define LL 0xc0000000
485#define SC 0xe0000000
60b0d655 486#define SPEC0 0x00000000
3c37026d
RB
487#define SPEC3 0x7c000000
488#define RD 0x0000f800
489#define FUNC 0x0000003f
60b0d655 490#define SYNC 0x0000000f
3c37026d 491#define RDHWR 0x0000003b
1da177e4 492
2a0b24f5
SH
493/* microMIPS definitions */
494#define MM_POOL32A_FUNC 0xfc00ffff
495#define MM_RDHWR 0x00006b3c
496#define MM_RS 0x001f0000
497#define MM_RT 0x03e00000
498
1da177e4
LT
499/*
500 * The ll_bit is cleared by r*_switch.S
501 */
502
f1e39a4a
RB
503unsigned int ll_bit;
504struct task_struct *ll_task;
1da177e4 505
60b0d655 506static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
1da177e4 507{
fe00f943 508 unsigned long value, __user *vaddr;
1da177e4 509 long offset;
1da177e4
LT
510
511 /*
512 * analyse the ll instruction that just caused a ri exception
513 * and put the referenced address to addr.
514 */
515
516 /* sign extend offset */
517 offset = opcode & OFFSET;
518 offset <<= 16;
519 offset >>= 16;
520
fe00f943 521 vaddr = (unsigned long __user *)
b9688310 522 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4 523
60b0d655
MR
524 if ((unsigned long)vaddr & 3)
525 return SIGBUS;
526 if (get_user(value, vaddr))
527 return SIGSEGV;
1da177e4
LT
528
529 preempt_disable();
530
531 if (ll_task == NULL || ll_task == current) {
532 ll_bit = 1;
533 } else {
534 ll_bit = 0;
535 }
536 ll_task = current;
537
538 preempt_enable();
539
540 regs->regs[(opcode & RT) >> 16] = value;
541
60b0d655 542 return 0;
1da177e4
LT
543}
544
60b0d655 545static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
1da177e4 546{
fe00f943
RB
547 unsigned long __user *vaddr;
548 unsigned long reg;
1da177e4 549 long offset;
1da177e4
LT
550
551 /*
552 * analyse the sc instruction that just caused a ri exception
553 * and put the referenced address to addr.
554 */
555
556 /* sign extend offset */
557 offset = opcode & OFFSET;
558 offset <<= 16;
559 offset >>= 16;
560
fe00f943 561 vaddr = (unsigned long __user *)
b9688310 562 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4
LT
563 reg = (opcode & RT) >> 16;
564
60b0d655
MR
565 if ((unsigned long)vaddr & 3)
566 return SIGBUS;
1da177e4
LT
567
568 preempt_disable();
569
570 if (ll_bit == 0 || ll_task != current) {
571 regs->regs[reg] = 0;
572 preempt_enable();
60b0d655 573 return 0;
1da177e4
LT
574 }
575
576 preempt_enable();
577
60b0d655
MR
578 if (put_user(regs->regs[reg], vaddr))
579 return SIGSEGV;
1da177e4
LT
580
581 regs->regs[reg] = 1;
582
60b0d655 583 return 0;
1da177e4
LT
584}
585
586/*
587 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
588 * opcodes are supposed to result in coprocessor unusable exceptions if
589 * executed on ll/sc-less processors. That's the theory. In practice a
590 * few processors such as NEC's VR4100 throw reserved instruction exceptions
591 * instead, so we're doing the emulation thing in both exception handlers.
592 */
60b0d655 593static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
1da177e4 594{
7f788d2d
DCZ
595 if ((opcode & OPCODE) == LL) {
596 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 597 1, regs, 0);
60b0d655 598 return simulate_ll(regs, opcode);
7f788d2d
DCZ
599 }
600 if ((opcode & OPCODE) == SC) {
601 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 602 1, regs, 0);
60b0d655 603 return simulate_sc(regs, opcode);
7f788d2d 604 }
1da177e4 605
60b0d655 606 return -1; /* Must be something else ... */
1da177e4
LT
607}
608
3c37026d
RB
609/*
610 * Simulate trapping 'rdhwr' instructions to provide user accessible
1f5826bd 611 * registers not implemented in hardware.
3c37026d 612 */
2a0b24f5 613static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
3c37026d 614{
dc8f6029 615 struct thread_info *ti = task_thread_info(current);
3c37026d 616
2a0b24f5
SH
617 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
618 1, regs, 0);
619 switch (rd) {
620 case 0: /* CPU number */
621 regs->regs[rt] = smp_processor_id();
622 return 0;
623 case 1: /* SYNCI length */
624 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
625 current_cpu_data.icache.linesz);
626 return 0;
627 case 2: /* Read count register */
628 regs->regs[rt] = read_c0_count();
629 return 0;
630 case 3: /* Count register resolution */
69f24d17 631 switch (current_cpu_type()) {
2a0b24f5
SH
632 case CPU_20KC:
633 case CPU_25KF:
634 regs->regs[rt] = 1;
635 break;
636 default:
637 regs->regs[rt] = 2;
638 }
639 return 0;
640 case 29:
641 regs->regs[rt] = ti->tp_value;
642 return 0;
643 default:
644 return -1;
645 }
646}
647
648static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
649{
3c37026d
RB
650 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
651 int rd = (opcode & RD) >> 11;
652 int rt = (opcode & RT) >> 16;
2a0b24f5
SH
653
654 simulate_rdhwr(regs, rd, rt);
655 return 0;
656 }
657
658 /* Not ours. */
659 return -1;
660}
661
662static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
663{
664 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
665 int rd = (opcode & MM_RS) >> 16;
666 int rt = (opcode & MM_RT) >> 21;
667 simulate_rdhwr(regs, rd, rt);
668 return 0;
3c37026d
RB
669 }
670
56ebd51b 671 /* Not ours. */
60b0d655
MR
672 return -1;
673}
e5679882 674
60b0d655
MR
675static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
676{
7f788d2d
DCZ
677 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
678 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 679 1, regs, 0);
60b0d655 680 return 0;
7f788d2d 681 }
60b0d655
MR
682
683 return -1; /* Must be something else ... */
3c37026d
RB
684}
685
1da177e4
LT
686asmlinkage void do_ov(struct pt_regs *regs)
687{
c3fc5cd5 688 enum ctx_state prev_state;
1da177e4
LT
689 siginfo_t info;
690
c3fc5cd5 691 prev_state = exception_enter();
36ccf1c0
RB
692 die_if_kernel("Integer overflow", regs);
693
1da177e4
LT
694 info.si_code = FPE_INTOVF;
695 info.si_signo = SIGFPE;
696 info.si_errno = 0;
fe00f943 697 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4 698 force_sig_info(SIGFPE, &info, current);
c3fc5cd5 699 exception_exit(prev_state);
1da177e4
LT
700}
701
102cedc3 702int process_fpemu_return(int sig, void __user *fault_addr)
515b029d 703{
ad70c13a
PB
704 /*
705 * We can't allow the emulated instruction to leave any of the cause
706 * bits set in FCSR. If they were then the kernel would take an FP
707 * exception when restoring FP context.
708 */
709 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
710
515b029d
DD
711 if (sig == SIGSEGV || sig == SIGBUS) {
712 struct siginfo si = {0};
713 si.si_addr = fault_addr;
714 si.si_signo = sig;
715 if (sig == SIGSEGV) {
f7a89f1b 716 down_read(&current->mm->mmap_sem);
515b029d
DD
717 if (find_vma(current->mm, (unsigned long)fault_addr))
718 si.si_code = SEGV_ACCERR;
719 else
720 si.si_code = SEGV_MAPERR;
f7a89f1b 721 up_read(&current->mm->mmap_sem);
515b029d
DD
722 } else {
723 si.si_code = BUS_ADRERR;
724 }
725 force_sig_info(sig, &si, current);
726 return 1;
727 } else if (sig) {
728 force_sig(sig, current);
729 return 1;
730 } else {
731 return 0;
732 }
733}
734
4227a2d4
PB
735static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
736 unsigned long old_epc, unsigned long old_ra)
737{
738 union mips_instruction inst = { .word = opcode };
739 void __user *fault_addr = NULL;
740 int sig;
741
742 /* If it's obviously not an FP instruction, skip it */
743 switch (inst.i_format.opcode) {
744 case cop1_op:
745 case cop1x_op:
746 case lwc1_op:
747 case ldc1_op:
748 case swc1_op:
749 case sdc1_op:
750 break;
751
752 default:
753 return -1;
754 }
755
756 /*
757 * do_ri skipped over the instruction via compute_return_epc, undo
758 * that for the FPU emulator.
759 */
760 regs->cp0_epc = old_epc;
761 regs->regs[31] = old_ra;
762
763 /* Save the FP context to struct thread_struct */
764 lose_fpu(1);
765
766 /* Run the emulator */
767 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
768 &fault_addr);
769
770 /* If something went wrong, signal */
771 process_fpemu_return(sig, fault_addr);
772
773 /* Restore the hardware register state */
774 own_fpu(1);
775
776 return 0;
777}
778
1da177e4
LT
779/*
780 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
781 */
782asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
783{
c3fc5cd5 784 enum ctx_state prev_state;
515b029d 785 siginfo_t info = {0};
948a34cf 786
c3fc5cd5 787 prev_state = exception_enter();
dc73e4c1
RB
788 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
789 SIGFPE) == NOTIFY_STOP)
c3fc5cd5 790 goto out;
57725f9e
CD
791 die_if_kernel("FP exception in kernel code", regs);
792
1da177e4
LT
793 if (fcr31 & FPU_CSR_UNI_X) {
794 int sig;
515b029d 795 void __user *fault_addr = NULL;
1da177e4 796
1da177e4 797 /*
a3dddd56 798 * Unimplemented operation exception. If we've got the full
1da177e4
LT
799 * software emulator on-board, let's use it...
800 *
801 * Force FPU to dump state into task/thread context. We're
802 * moving a lot of data here for what is probably a single
803 * instruction, but the alternative is to pre-decode the FP
804 * register operands before invoking the emulator, which seems
805 * a bit extreme for what should be an infrequent event.
806 */
cd21dfcf 807 /* Ensure 'resume' not overwrite saved fp context again. */
53dc8028 808 lose_fpu(1);
1da177e4
LT
809
810 /* Run the emulator */
515b029d
DD
811 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
812 &fault_addr);
1da177e4 813
ad70c13a
PB
814 /* If something went wrong, signal */
815 process_fpemu_return(sig, fault_addr);
1da177e4
LT
816
817 /* Restore the hardware register state */
70342287 818 own_fpu(1); /* Using the FPU again. */
1da177e4 819
c3fc5cd5 820 goto out;
948a34cf
TS
821 } else if (fcr31 & FPU_CSR_INV_X)
822 info.si_code = FPE_FLTINV;
823 else if (fcr31 & FPU_CSR_DIV_X)
824 info.si_code = FPE_FLTDIV;
825 else if (fcr31 & FPU_CSR_OVF_X)
826 info.si_code = FPE_FLTOVF;
827 else if (fcr31 & FPU_CSR_UDF_X)
828 info.si_code = FPE_FLTUND;
829 else if (fcr31 & FPU_CSR_INE_X)
830 info.si_code = FPE_FLTRES;
831 else
832 info.si_code = __SI_FAULT;
833 info.si_signo = SIGFPE;
834 info.si_errno = 0;
835 info.si_addr = (void __user *) regs->cp0_epc;
836 force_sig_info(SIGFPE, &info, current);
c3fc5cd5
RB
837
838out:
839 exception_exit(prev_state);
1da177e4
LT
840}
841
b0a668fb 842void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
df270051 843 const char *str)
1da177e4 844{
1da177e4 845 siginfo_t info;
df270051 846 char b[40];
1da177e4 847
5dd11d5d 848#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
70dc6f04 849 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
5dd11d5d
JW
850 return;
851#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
852
dc73e4c1
RB
853 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
854 SIGTRAP) == NOTIFY_STOP)
88547001
JW
855 return;
856
1da177e4 857 /*
df270051
RB
858 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
859 * insns, even for trap and break codes that indicate arithmetic
860 * failures. Weird ...
1da177e4
LT
861 * But should we continue the brokenness??? --macro
862 */
df270051
RB
863 switch (code) {
864 case BRK_OVERFLOW:
865 case BRK_DIVZERO:
866 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
867 die_if_kernel(b, regs);
868 if (code == BRK_DIVZERO)
1da177e4
LT
869 info.si_code = FPE_INTDIV;
870 else
871 info.si_code = FPE_INTOVF;
872 info.si_signo = SIGFPE;
873 info.si_errno = 0;
fe00f943 874 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
875 force_sig_info(SIGFPE, &info, current);
876 break;
63dc68a8 877 case BRK_BUG:
df270051
RB
878 die_if_kernel("Kernel bug detected", regs);
879 force_sig(SIGTRAP, current);
63dc68a8 880 break;
ba3049ed
RB
881 case BRK_MEMU:
882 /*
883 * Address errors may be deliberately induced by the FPU
884 * emulator to retake control of the CPU after executing the
885 * instruction in the delay slot of an emulated branch.
886 *
887 * Terminate if exception was recognized as a delay slot return
888 * otherwise handle as normal.
889 */
890 if (do_dsemulret(regs))
891 return;
892
893 die_if_kernel("Math emu break/trap", regs);
894 force_sig(SIGTRAP, current);
895 break;
1da177e4 896 default:
df270051
RB
897 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
898 die_if_kernel(b, regs);
1da177e4
LT
899 force_sig(SIGTRAP, current);
900 }
df270051
RB
901}
902
903asmlinkage void do_bp(struct pt_regs *regs)
904{
905 unsigned int opcode, bcode;
c3fc5cd5 906 enum ctx_state prev_state;
2a0b24f5
SH
907 unsigned long epc;
908 u16 instr[2];
078dde5e
LY
909 mm_segment_t seg;
910
911 seg = get_fs();
912 if (!user_mode(regs))
913 set_fs(KERNEL_DS);
2a0b24f5 914
c3fc5cd5 915 prev_state = exception_enter();
2a0b24f5
SH
916 if (get_isa16_mode(regs->cp0_epc)) {
917 /* Calculate EPC. */
918 epc = exception_epc(regs);
919 if (cpu_has_mmips) {
920 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
921 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
922 goto out_sigsegv;
b08a9c95 923 opcode = (instr[0] << 16) | instr[1];
2a0b24f5 924 } else {
b08a9c95
MC
925 /* MIPS16e mode */
926 if (__get_user(instr[0],
927 (u16 __user *)msk_isa16_mode(epc)))
2a0b24f5 928 goto out_sigsegv;
b08a9c95
MC
929 bcode = (instr[0] >> 6) & 0x3f;
930 do_trap_or_bp(regs, bcode, "Break");
931 goto out;
2a0b24f5
SH
932 }
933 } else {
b08a9c95
MC
934 if (__get_user(opcode,
935 (unsigned int __user *) exception_epc(regs)))
2a0b24f5
SH
936 goto out_sigsegv;
937 }
df270051
RB
938
939 /*
940 * There is the ancient bug in the MIPS assemblers that the break
941 * code starts left to bit 16 instead to bit 6 in the opcode.
942 * Gas is bug-compatible, but not always, grrr...
943 * We handle both cases with a simple heuristics. --macro
944 */
945 bcode = ((opcode >> 6) & ((1 << 20) - 1));
946 if (bcode >= (1 << 10))
947 bcode >>= 10;
948
c1bf207d
DD
949 /*
950 * notify the kprobe handlers, if instruction is likely to
951 * pertain to them.
952 */
953 switch (bcode) {
954 case BRK_KPROBE_BP:
dc73e4c1
RB
955 if (notify_die(DIE_BREAK, "debug", regs, bcode,
956 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 957 goto out;
c1bf207d
DD
958 else
959 break;
960 case BRK_KPROBE_SSTEPBP:
dc73e4c1
RB
961 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
962 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 963 goto out;
c1bf207d
DD
964 else
965 break;
966 default:
967 break;
968 }
969
df270051 970 do_trap_or_bp(regs, bcode, "Break");
c3fc5cd5
RB
971
972out:
078dde5e 973 set_fs(seg);
c3fc5cd5 974 exception_exit(prev_state);
90fccb13 975 return;
e5679882
RB
976
977out_sigsegv:
978 force_sig(SIGSEGV, current);
c3fc5cd5 979 goto out;
1da177e4
LT
980}
981
982asmlinkage void do_tr(struct pt_regs *regs)
983{
a9a6e7a0 984 u32 opcode, tcode = 0;
c3fc5cd5 985 enum ctx_state prev_state;
2a0b24f5 986 u16 instr[2];
078dde5e 987 mm_segment_t seg;
a9a6e7a0 988 unsigned long epc = msk_isa16_mode(exception_epc(regs));
1da177e4 989
078dde5e
LY
990 seg = get_fs();
991 if (!user_mode(regs))
992 set_fs(get_ds());
993
c3fc5cd5 994 prev_state = exception_enter();
a9a6e7a0
MR
995 if (get_isa16_mode(regs->cp0_epc)) {
996 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
997 __get_user(instr[1], (u16 __user *)(epc + 2)))
2a0b24f5 998 goto out_sigsegv;
a9a6e7a0
MR
999 opcode = (instr[0] << 16) | instr[1];
1000 /* Immediate versions don't provide a code. */
1001 if (!(opcode & OPCODE))
1002 tcode = (opcode >> 12) & ((1 << 4) - 1);
1003 } else {
1004 if (__get_user(opcode, (u32 __user *)epc))
1005 goto out_sigsegv;
1006 /* Immediate versions don't provide a code. */
1007 if (!(opcode & OPCODE))
1008 tcode = (opcode >> 6) & ((1 << 10) - 1);
2a0b24f5 1009 }
1da177e4 1010
df270051 1011 do_trap_or_bp(regs, tcode, "Trap");
c3fc5cd5
RB
1012
1013out:
078dde5e 1014 set_fs(seg);
c3fc5cd5 1015 exception_exit(prev_state);
90fccb13 1016 return;
e5679882
RB
1017
1018out_sigsegv:
1019 force_sig(SIGSEGV, current);
c3fc5cd5 1020 goto out;
1da177e4
LT
1021}
1022
1023asmlinkage void do_ri(struct pt_regs *regs)
1024{
60b0d655
MR
1025 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1026 unsigned long old_epc = regs->cp0_epc;
2a0b24f5 1027 unsigned long old31 = regs->regs[31];
c3fc5cd5 1028 enum ctx_state prev_state;
60b0d655
MR
1029 unsigned int opcode = 0;
1030 int status = -1;
1da177e4 1031
b0a668fb
LY
1032 /*
1033 * Avoid any kernel code. Just emulate the R2 instruction
1034 * as quickly as possible.
1035 */
1036 if (mipsr2_emulation && cpu_has_mips_r6 &&
1037 likely(user_mode(regs))) {
1038 if (likely(get_user(opcode, epc) >= 0)) {
1039 status = mipsr2_decoder(regs, opcode);
1040 switch (status) {
1041 case 0:
1042 case SIGEMT:
7c151d3d 1043 task_thread_info(current)->r2_emul_return = 1;
b0a668fb
LY
1044 return;
1045 case SIGILL:
1046 goto no_r2_instr;
1047 default:
1048 process_fpemu_return(status,
1049 &current->thread.cp0_baduaddr);
7c151d3d 1050 task_thread_info(current)->r2_emul_return = 1;
b0a668fb
LY
1051 return;
1052 }
1053 }
1054 }
1055
1056no_r2_instr:
1057
c3fc5cd5 1058 prev_state = exception_enter();
b0a668fb 1059
dc73e4c1
RB
1060 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
1061 SIGILL) == NOTIFY_STOP)
c3fc5cd5 1062 goto out;
88547001 1063
60b0d655 1064 die_if_kernel("Reserved instruction in kernel code", regs);
1da177e4 1065
60b0d655 1066 if (unlikely(compute_return_epc(regs) < 0))
c3fc5cd5 1067 goto out;
3c37026d 1068
2a0b24f5
SH
1069 if (get_isa16_mode(regs->cp0_epc)) {
1070 unsigned short mmop[2] = { 0 };
60b0d655 1071
2a0b24f5
SH
1072 if (unlikely(get_user(mmop[0], epc) < 0))
1073 status = SIGSEGV;
1074 if (unlikely(get_user(mmop[1], epc) < 0))
1075 status = SIGSEGV;
1076 opcode = (mmop[0] << 16) | mmop[1];
60b0d655 1077
2a0b24f5
SH
1078 if (status < 0)
1079 status = simulate_rdhwr_mm(regs, opcode);
1080 } else {
1081 if (unlikely(get_user(opcode, epc) < 0))
1082 status = SIGSEGV;
60b0d655 1083
2a0b24f5
SH
1084 if (!cpu_has_llsc && status < 0)
1085 status = simulate_llsc(regs, opcode);
1086
1087 if (status < 0)
1088 status = simulate_rdhwr_normal(regs, opcode);
1089
1090 if (status < 0)
1091 status = simulate_sync(regs, opcode);
4227a2d4
PB
1092
1093 if (status < 0)
1094 status = simulate_fp(regs, opcode, old_epc, old31);
2a0b24f5 1095 }
60b0d655
MR
1096
1097 if (status < 0)
1098 status = SIGILL;
1099
1100 if (unlikely(status > 0)) {
1101 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1102 regs->regs[31] = old31;
60b0d655
MR
1103 force_sig(status, current);
1104 }
c3fc5cd5
RB
1105
1106out:
1107 exception_exit(prev_state);
1da177e4
LT
1108}
1109
d223a861
RB
1110/*
1111 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1112 * emulated more than some threshold number of instructions, force migration to
1113 * a "CPU" that has FP support.
1114 */
1115static void mt_ase_fp_affinity(void)
1116{
1117#ifdef CONFIG_MIPS_MT_FPAFF
1118 if (mt_fpemul_threshold > 0 &&
1119 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1120 /*
1121 * If there's no FPU present, or if the application has already
1122 * restricted the allowed set to exclude any CPUs with FPUs,
1123 * we'll skip the procedure.
1124 */
1125 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
1126 cpumask_t tmask;
1127
9cc12363
KK
1128 current->thread.user_cpus_allowed
1129 = current->cpus_allowed;
1130 cpus_and(tmask, current->cpus_allowed,
1131 mt_fpu_cpumask);
ed1bbdef 1132 set_cpus_allowed_ptr(current, &tmask);
293c5bd1 1133 set_thread_flag(TIF_FPUBOUND);
d223a861
RB
1134 }
1135 }
1136#endif /* CONFIG_MIPS_MT_FPAFF */
1137}
1138
69f3a7de
RB
1139/*
1140 * No lock; only written during early bootup by CPU 0.
1141 */
1142static RAW_NOTIFIER_HEAD(cu2_chain);
1143
1144int __ref register_cu2_notifier(struct notifier_block *nb)
1145{
1146 return raw_notifier_chain_register(&cu2_chain, nb);
1147}
1148
1149int cu2_notifier_call_chain(unsigned long val, void *v)
1150{
1151 return raw_notifier_call_chain(&cu2_chain, val, v);
1152}
1153
1154static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
70342287 1155 void *data)
69f3a7de
RB
1156{
1157 struct pt_regs *regs = data;
1158
83bee792 1159 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
69f3a7de 1160 "instruction", regs);
83bee792 1161 force_sig(SIGILL, current);
69f3a7de
RB
1162
1163 return NOTIFY_OK;
1164}
1165
9791554b
PB
1166static int wait_on_fp_mode_switch(atomic_t *p)
1167{
1168 /*
1169 * The FP mode for this task is currently being switched. That may
1170 * involve modifications to the format of this tasks FP context which
1171 * make it unsafe to proceed with execution for the moment. Instead,
1172 * schedule some other task.
1173 */
1174 schedule();
1175 return 0;
1176}
1177
1db1af84
PB
1178static int enable_restore_fp_context(int msa)
1179{
c9017757 1180 int err, was_fpu_owner, prior_msa;
1db1af84 1181
9791554b
PB
1182 /*
1183 * If an FP mode switch is currently underway, wait for it to
1184 * complete before proceeding.
1185 */
1186 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1187 wait_on_fp_mode_switch, TASK_KILLABLE);
1188
1db1af84
PB
1189 if (!used_math()) {
1190 /* First time FP context user. */
762a1f43 1191 preempt_disable();
1db1af84 1192 err = init_fpu();
c9017757 1193 if (msa && !err) {
1db1af84 1194 enable_msa();
c9017757 1195 _init_msa_upper();
732c0c3c
PB
1196 set_thread_flag(TIF_USEDMSA);
1197 set_thread_flag(TIF_MSA_CTX_LIVE);
c9017757 1198 }
762a1f43 1199 preempt_enable();
1db1af84
PB
1200 if (!err)
1201 set_used_math();
1202 return err;
1203 }
1204
1205 /*
1206 * This task has formerly used the FP context.
1207 *
1208 * If this thread has no live MSA vector context then we can simply
1209 * restore the scalar FP context. If it has live MSA vector context
1210 * (that is, it has or may have used MSA since last performing a
1211 * function call) then we'll need to restore the vector context. This
1212 * applies even if we're currently only executing a scalar FP
1213 * instruction. This is because if we were to later execute an MSA
1214 * instruction then we'd either have to:
1215 *
1216 * - Restore the vector context & clobber any registers modified by
1217 * scalar FP instructions between now & then.
1218 *
1219 * or
1220 *
1221 * - Not restore the vector context & lose the most significant bits
1222 * of all vector registers.
1223 *
1224 * Neither of those options is acceptable. We cannot restore the least
1225 * significant bits of the registers now & only restore the most
1226 * significant bits later because the most significant bits of any
1227 * vector registers whose aliased FP register is modified now will have
1228 * been zeroed. We'd have no way to know that when restoring the vector
1229 * context & thus may load an outdated value for the most significant
1230 * bits of a vector register.
1231 */
1232 if (!msa && !thread_msa_context_live())
1233 return own_fpu(1);
1234
1235 /*
1236 * This task is using or has previously used MSA. Thus we require
1237 * that Status.FR == 1.
1238 */
762a1f43 1239 preempt_disable();
1db1af84 1240 was_fpu_owner = is_fpu_owner();
762a1f43 1241 err = own_fpu_inatomic(0);
1db1af84 1242 if (err)
762a1f43 1243 goto out;
1db1af84
PB
1244
1245 enable_msa();
1246 write_msa_csr(current->thread.fpu.msacsr);
1247 set_thread_flag(TIF_USEDMSA);
1248
1249 /*
1250 * If this is the first time that the task is using MSA and it has
1251 * previously used scalar FP in this time slice then we already nave
c9017757
PB
1252 * FP context which we shouldn't clobber. We do however need to clear
1253 * the upper 64b of each vector register so that this task has no
1254 * opportunity to see data left behind by another.
1db1af84 1255 */
c9017757
PB
1256 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1257 if (!prior_msa && was_fpu_owner) {
1258 _init_msa_upper();
762a1f43
PB
1259
1260 goto out;
c9017757 1261 }
1db1af84 1262
c9017757
PB
1263 if (!prior_msa) {
1264 /*
1265 * Restore the least significant 64b of each vector register
1266 * from the existing scalar FP context.
1267 */
1268 _restore_fp(current);
b8340673 1269
c9017757
PB
1270 /*
1271 * The task has not formerly used MSA, so clear the upper 64b
1272 * of each vector register such that it cannot see data left
1273 * behind by another task.
1274 */
1275 _init_msa_upper();
1276 } else {
1277 /* We need to restore the vector context. */
1278 restore_msa(current);
b8340673 1279
c9017757
PB
1280 /* Restore the scalar FP control & status register */
1281 if (!was_fpu_owner)
d76e9b9f
JH
1282 write_32bit_cp1_register(CP1_STATUS,
1283 current->thread.fpu.fcr31);
c9017757 1284 }
762a1f43
PB
1285
1286out:
1287 preempt_enable();
1288
1db1af84
PB
1289 return 0;
1290}
1291
1da177e4
LT
1292asmlinkage void do_cpu(struct pt_regs *regs)
1293{
c3fc5cd5 1294 enum ctx_state prev_state;
60b0d655 1295 unsigned int __user *epc;
2a0b24f5 1296 unsigned long old_epc, old31;
60b0d655 1297 unsigned int opcode;
1da177e4 1298 unsigned int cpid;
597ce172 1299 int status, err;
f9bb4cf3 1300 unsigned long __maybe_unused flags;
1da177e4 1301
c3fc5cd5 1302 prev_state = exception_enter();
1da177e4
LT
1303 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1304
83bee792
J
1305 if (cpid != 2)
1306 die_if_kernel("do_cpu invoked from kernel context!", regs);
1307
1da177e4
LT
1308 switch (cpid) {
1309 case 0:
60b0d655
MR
1310 epc = (unsigned int __user *)exception_epc(regs);
1311 old_epc = regs->cp0_epc;
2a0b24f5 1312 old31 = regs->regs[31];
60b0d655
MR
1313 opcode = 0;
1314 status = -1;
1da177e4 1315
60b0d655 1316 if (unlikely(compute_return_epc(regs) < 0))
c3fc5cd5 1317 goto out;
3c37026d 1318
2a0b24f5
SH
1319 if (get_isa16_mode(regs->cp0_epc)) {
1320 unsigned short mmop[2] = { 0 };
60b0d655 1321
2a0b24f5
SH
1322 if (unlikely(get_user(mmop[0], epc) < 0))
1323 status = SIGSEGV;
1324 if (unlikely(get_user(mmop[1], epc) < 0))
1325 status = SIGSEGV;
1326 opcode = (mmop[0] << 16) | mmop[1];
60b0d655 1327
2a0b24f5
SH
1328 if (status < 0)
1329 status = simulate_rdhwr_mm(regs, opcode);
1330 } else {
1331 if (unlikely(get_user(opcode, epc) < 0))
1332 status = SIGSEGV;
1333
1334 if (!cpu_has_llsc && status < 0)
1335 status = simulate_llsc(regs, opcode);
1336
1337 if (status < 0)
1338 status = simulate_rdhwr_normal(regs, opcode);
1339 }
60b0d655
MR
1340
1341 if (status < 0)
1342 status = SIGILL;
1343
1344 if (unlikely(status > 0)) {
1345 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1346 regs->regs[31] = old31;
60b0d655
MR
1347 force_sig(status, current);
1348 }
1349
c3fc5cd5 1350 goto out;
1da177e4 1351
051ff44a
MR
1352 case 3:
1353 /*
1354 * Old (MIPS I and MIPS II) processors will set this code
1355 * for COP1X opcode instructions that replaced the original
70342287 1356 * COP3 space. We don't limit COP1 space instructions in
051ff44a
MR
1357 * the emulator according to the CPU ISA, so we want to
1358 * treat COP1X instructions consistently regardless of which
70342287 1359 * code the CPU chose. Therefore we redirect this trap to
051ff44a
MR
1360 * the FP emulator too.
1361 *
1362 * Then some newer FPU-less processors use this code
1363 * erroneously too, so they are covered by this choice
1364 * as well.
1365 */
1366 if (raw_cpu_has_fpu)
1367 break;
1368 /* Fall through. */
1369
1da177e4 1370 case 1:
1db1af84 1371 err = enable_restore_fp_context(0);
1da177e4 1372
597ce172 1373 if (!raw_cpu_has_fpu || err) {
e04582b7 1374 int sig;
515b029d 1375 void __user *fault_addr = NULL;
e04582b7 1376 sig = fpu_emulator_cop1Handler(regs,
515b029d
DD
1377 &current->thread.fpu,
1378 0, &fault_addr);
597ce172 1379 if (!process_fpemu_return(sig, fault_addr) && !err)
d223a861 1380 mt_ase_fp_affinity();
1da177e4
LT
1381 }
1382
c3fc5cd5 1383 goto out;
1da177e4
LT
1384
1385 case 2:
69f3a7de 1386 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
c3fc5cd5 1387 goto out;
1da177e4
LT
1388 }
1389
1390 force_sig(SIGILL, current);
c3fc5cd5
RB
1391
1392out:
1393 exception_exit(prev_state);
1da177e4
LT
1394}
1395
2bcb3fbc
PB
1396asmlinkage void do_msa_fpe(struct pt_regs *regs)
1397{
1398 enum ctx_state prev_state;
1399
1400 prev_state = exception_enter();
1401 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1402 force_sig(SIGFPE, current);
1403 exception_exit(prev_state);
1404}
1405
1db1af84
PB
1406asmlinkage void do_msa(struct pt_regs *regs)
1407{
1408 enum ctx_state prev_state;
1409 int err;
1410
1411 prev_state = exception_enter();
1412
1413 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1414 force_sig(SIGILL, current);
1415 goto out;
1416 }
1417
1418 die_if_kernel("do_msa invoked from kernel context!", regs);
1419
1420 err = enable_restore_fp_context(1);
1421 if (err)
1422 force_sig(SIGILL, current);
1423out:
1424 exception_exit(prev_state);
1425}
1426
1da177e4
LT
1427asmlinkage void do_mdmx(struct pt_regs *regs)
1428{
c3fc5cd5
RB
1429 enum ctx_state prev_state;
1430
1431 prev_state = exception_enter();
1da177e4 1432 force_sig(SIGILL, current);
c3fc5cd5 1433 exception_exit(prev_state);
1da177e4
LT
1434}
1435
8bc6d05b
DD
1436/*
1437 * Called with interrupts disabled.
1438 */
1da177e4
LT
1439asmlinkage void do_watch(struct pt_regs *regs)
1440{
c3fc5cd5 1441 enum ctx_state prev_state;
b67b2b70
DD
1442 u32 cause;
1443
c3fc5cd5 1444 prev_state = exception_enter();
1da177e4 1445 /*
b67b2b70
DD
1446 * Clear WP (bit 22) bit of cause register so we don't loop
1447 * forever.
1da177e4 1448 */
b67b2b70
DD
1449 cause = read_c0_cause();
1450 cause &= ~(1 << 22);
1451 write_c0_cause(cause);
1452
1453 /*
1454 * If the current thread has the watch registers loaded, save
1455 * their values and send SIGTRAP. Otherwise another thread
1456 * left the registers set, clear them and continue.
1457 */
1458 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1459 mips_read_watch_registers();
8bc6d05b 1460 local_irq_enable();
b67b2b70 1461 force_sig(SIGTRAP, current);
8bc6d05b 1462 } else {
b67b2b70 1463 mips_clear_watch_registers();
8bc6d05b
DD
1464 local_irq_enable();
1465 }
c3fc5cd5 1466 exception_exit(prev_state);
1da177e4
LT
1467}
1468
1469asmlinkage void do_mcheck(struct pt_regs *regs)
1470{
cac4bcbc
RB
1471 const int field = 2 * sizeof(unsigned long);
1472 int multi_match = regs->cp0_status & ST0_TS;
c3fc5cd5 1473 enum ctx_state prev_state;
cac4bcbc 1474
c3fc5cd5 1475 prev_state = exception_enter();
1da177e4 1476 show_regs(regs);
cac4bcbc
RB
1477
1478 if (multi_match) {
314727fe
MC
1479 pr_err("Index : %0x\n", read_c0_index());
1480 pr_err("Pagemask: %0x\n", read_c0_pagemask());
1481 pr_err("EntryHi : %0*lx\n", field, read_c0_entryhi());
1482 pr_err("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1483 pr_err("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
26b40ef1
MC
1484 pr_err("Wired : %0x\n", read_c0_wired());
1485 pr_err("Pagegrain: %0x\n", read_c0_pagegrain());
31ec86b8
MC
1486 if (cpu_has_htw) {
1487 pr_err("PWField : %0*lx\n", field, read_c0_pwfield());
1488 pr_err("PWSize : %0*lx\n", field, read_c0_pwsize());
1489 pr_err("PWCtl : %0x\n", read_c0_pwctl());
1490 }
314727fe 1491 pr_err("\n");
cac4bcbc
RB
1492 dump_tlb_all();
1493 }
1494
e1bb8289 1495 show_code((unsigned int __user *) regs->cp0_epc);
cac4bcbc 1496
1da177e4
LT
1497 /*
1498 * Some chips may have other causes of machine check (e.g. SB1
1499 * graduation timer)
1500 */
1501 panic("Caught Machine Check exception - %scaused by multiple "
1502 "matching entries in the TLB.",
cac4bcbc 1503 (multi_match) ? "" : "not ");
1da177e4
LT
1504}
1505
340ee4b9
RB
1506asmlinkage void do_mt(struct pt_regs *regs)
1507{
41c594ab
RB
1508 int subcode;
1509
41c594ab
RB
1510 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1511 >> VPECONTROL_EXCPT_SHIFT;
1512 switch (subcode) {
1513 case 0:
e35a5e35 1514 printk(KERN_DEBUG "Thread Underflow\n");
41c594ab
RB
1515 break;
1516 case 1:
e35a5e35 1517 printk(KERN_DEBUG "Thread Overflow\n");
41c594ab
RB
1518 break;
1519 case 2:
e35a5e35 1520 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
41c594ab
RB
1521 break;
1522 case 3:
e35a5e35 1523 printk(KERN_DEBUG "Gating Storage Exception\n");
41c594ab
RB
1524 break;
1525 case 4:
e35a5e35 1526 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
41c594ab
RB
1527 break;
1528 case 5:
f232c7e8 1529 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
41c594ab
RB
1530 break;
1531 default:
e35a5e35 1532 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
41c594ab
RB
1533 subcode);
1534 break;
1535 }
340ee4b9
RB
1536 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1537
1538 force_sig(SIGILL, current);
1539}
1540
1541
e50c0a8f
RB
1542asmlinkage void do_dsp(struct pt_regs *regs)
1543{
1544 if (cpu_has_dsp)
ab75dc02 1545 panic("Unexpected DSP exception");
e50c0a8f
RB
1546
1547 force_sig(SIGILL, current);
1548}
1549
1da177e4
LT
1550asmlinkage void do_reserved(struct pt_regs *regs)
1551{
1552 /*
70342287 1553 * Game over - no way to handle this if it ever occurs. Most probably
1da177e4
LT
1554 * caused by a new unknown cpu type or after another deadly
1555 * hard/software error.
1556 */
1557 show_regs(regs);
1558 panic("Caught reserved exception %ld - should not happen.",
1559 (regs->cp0_cause & 0x7f) >> 2);
1560}
1561
39b8d525
RB
1562static int __initdata l1parity = 1;
1563static int __init nol1parity(char *s)
1564{
1565 l1parity = 0;
1566 return 1;
1567}
1568__setup("nol1par", nol1parity);
1569static int __initdata l2parity = 1;
1570static int __init nol2parity(char *s)
1571{
1572 l2parity = 0;
1573 return 1;
1574}
1575__setup("nol2par", nol2parity);
1576
1da177e4
LT
1577/*
1578 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1579 * it different ways.
1580 */
1581static inline void parity_protection_init(void)
1582{
10cc3529 1583 switch (current_cpu_type()) {
1da177e4 1584 case CPU_24K:
98a41de9 1585 case CPU_34K:
39b8d525
RB
1586 case CPU_74K:
1587 case CPU_1004K:
442e14a2 1588 case CPU_1074K:
26ab96df 1589 case CPU_INTERAPTIV:
708ac4b8 1590 case CPU_PROAPTIV:
aced4cbd 1591 case CPU_P5600:
4695089f 1592 case CPU_QEMU_GENERIC:
39b8d525
RB
1593 {
1594#define ERRCTL_PE 0x80000000
1595#define ERRCTL_L2P 0x00800000
1596 unsigned long errctl;
1597 unsigned int l1parity_present, l2parity_present;
1598
1599 errctl = read_c0_ecc();
1600 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1601
1602 /* probe L1 parity support */
1603 write_c0_ecc(errctl | ERRCTL_PE);
1604 back_to_back_c0_hazard();
1605 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1606
1607 /* probe L2 parity support */
1608 write_c0_ecc(errctl|ERRCTL_L2P);
1609 back_to_back_c0_hazard();
1610 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1611
1612 if (l1parity_present && l2parity_present) {
1613 if (l1parity)
1614 errctl |= ERRCTL_PE;
1615 if (l1parity ^ l2parity)
1616 errctl |= ERRCTL_L2P;
1617 } else if (l1parity_present) {
1618 if (l1parity)
1619 errctl |= ERRCTL_PE;
1620 } else if (l2parity_present) {
1621 if (l2parity)
1622 errctl |= ERRCTL_L2P;
1623 } else {
1624 /* No parity available */
1625 }
1626
1627 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1628
1629 write_c0_ecc(errctl);
1630 back_to_back_c0_hazard();
1631 errctl = read_c0_ecc();
1632 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1633
1634 if (l1parity_present)
1635 printk(KERN_INFO "Cache parity protection %sabled\n",
1636 (errctl & ERRCTL_PE) ? "en" : "dis");
1637
1638 if (l2parity_present) {
1639 if (l1parity_present && l1parity)
1640 errctl ^= ERRCTL_L2P;
1641 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1642 (errctl & ERRCTL_L2P) ? "en" : "dis");
1643 }
1644 }
1645 break;
1646
1da177e4 1647 case CPU_5KC:
78d4803f 1648 case CPU_5KE:
2fa36399 1649 case CPU_LOONGSON1:
14f18b7f
RB
1650 write_c0_ecc(0x80000000);
1651 back_to_back_c0_hazard();
1652 /* Set the PE bit (bit 31) in the c0_errctl register. */
1653 printk(KERN_INFO "Cache parity protection %sabled\n",
1654 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1da177e4
LT
1655 break;
1656 case CPU_20KC:
1657 case CPU_25KF:
1658 /* Clear the DE bit (bit 16) in the c0_status register. */
1659 printk(KERN_INFO "Enable cache parity protection for "
1660 "MIPS 20KC/25KF CPUs.\n");
1661 clear_c0_status(ST0_DE);
1662 break;
1663 default:
1664 break;
1665 }
1666}
1667
1668asmlinkage void cache_parity_error(void)
1669{
1670 const int field = 2 * sizeof(unsigned long);
1671 unsigned int reg_val;
1672
1673 /* For the moment, report the problem and hang. */
1674 printk("Cache error exception:\n");
1675 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1676 reg_val = read_c0_cacheerr();
1677 printk("c0_cacheerr == %08x\n", reg_val);
1678
1679 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1680 reg_val & (1<<30) ? "secondary" : "primary",
1681 reg_val & (1<<31) ? "data" : "insn");
9c7d5768 1682 if ((cpu_has_mips_r2_r6) &&
721a9205 1683 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
6de20451
LY
1684 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1685 reg_val & (1<<29) ? "ED " : "",
1686 reg_val & (1<<28) ? "ET " : "",
1687 reg_val & (1<<27) ? "ES " : "",
1688 reg_val & (1<<26) ? "EE " : "",
1689 reg_val & (1<<25) ? "EB " : "",
1690 reg_val & (1<<24) ? "EI " : "",
1691 reg_val & (1<<23) ? "E1 " : "",
1692 reg_val & (1<<22) ? "E0 " : "");
1693 } else {
1694 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1695 reg_val & (1<<29) ? "ED " : "",
1696 reg_val & (1<<28) ? "ET " : "",
1697 reg_val & (1<<26) ? "EE " : "",
1698 reg_val & (1<<25) ? "EB " : "",
1699 reg_val & (1<<24) ? "EI " : "",
1700 reg_val & (1<<23) ? "E1 " : "",
1701 reg_val & (1<<22) ? "E0 " : "");
1702 }
1da177e4
LT
1703 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1704
ec917c2c 1705#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1da177e4
LT
1706 if (reg_val & (1<<22))
1707 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1708
1709 if (reg_val & (1<<23))
1710 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1711#endif
1712
1713 panic("Can't handle the cache error!");
1714}
1715
75b5b5e0
LY
1716asmlinkage void do_ftlb(void)
1717{
1718 const int field = 2 * sizeof(unsigned long);
1719 unsigned int reg_val;
1720
1721 /* For the moment, report the problem and hang. */
9c7d5768 1722 if ((cpu_has_mips_r2_r6) &&
721a9205 1723 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
75b5b5e0
LY
1724 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1725 read_c0_ecc());
1726 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1727 reg_val = read_c0_cacheerr();
1728 pr_err("c0_cacheerr == %08x\n", reg_val);
1729
1730 if ((reg_val & 0xc0000000) == 0xc0000000) {
1731 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1732 } else {
1733 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1734 reg_val & (1<<30) ? "secondary" : "primary",
1735 reg_val & (1<<31) ? "data" : "insn");
1736 }
1737 } else {
1738 pr_err("FTLB error exception\n");
1739 }
1740 /* Just print the cacheerr bits for now */
1741 cache_parity_error();
1742}
1743
1da177e4
LT
1744/*
1745 * SDBBP EJTAG debug exception handler.
1746 * We skip the instruction and return to the next instruction.
1747 */
1748void ejtag_exception_handler(struct pt_regs *regs)
1749{
1750 const int field = 2 * sizeof(unsigned long);
2a0b24f5 1751 unsigned long depc, old_epc, old_ra;
1da177e4
LT
1752 unsigned int debug;
1753
70ae6126 1754 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1da177e4
LT
1755 depc = read_c0_depc();
1756 debug = read_c0_debug();
70ae6126 1757 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
1da177e4
LT
1758 if (debug & 0x80000000) {
1759 /*
1760 * In branch delay slot.
1761 * We cheat a little bit here and use EPC to calculate the
1762 * debug return address (DEPC). EPC is restored after the
1763 * calculation.
1764 */
1765 old_epc = regs->cp0_epc;
2a0b24f5 1766 old_ra = regs->regs[31];
1da177e4 1767 regs->cp0_epc = depc;
2a0b24f5 1768 compute_return_epc(regs);
1da177e4
LT
1769 depc = regs->cp0_epc;
1770 regs->cp0_epc = old_epc;
2a0b24f5 1771 regs->regs[31] = old_ra;
1da177e4
LT
1772 } else
1773 depc += 4;
1774 write_c0_depc(depc);
1775
1776#if 0
70ae6126 1777 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
1da177e4
LT
1778 write_c0_debug(debug | 0x100);
1779#endif
1780}
1781
1782/*
1783 * NMI exception handler.
34bd92e2 1784 * No lock; only written during early bootup by CPU 0.
1da177e4 1785 */
34bd92e2
KC
1786static RAW_NOTIFIER_HEAD(nmi_chain);
1787
1788int register_nmi_notifier(struct notifier_block *nb)
1789{
1790 return raw_notifier_chain_register(&nmi_chain, nb);
1791}
1792
ff2d8b19 1793void __noreturn nmi_exception_handler(struct pt_regs *regs)
1da177e4 1794{
83e4da1e
LY
1795 char str[100];
1796
34bd92e2 1797 raw_notifier_call_chain(&nmi_chain, 0, regs);
41c594ab 1798 bust_spinlocks(1);
83e4da1e
LY
1799 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1800 smp_processor_id(), regs->cp0_epc);
1801 regs->cp0_epc = read_c0_errorepc();
1802 die(str, regs);
1da177e4
LT
1803}
1804
e01402b1
RB
1805#define VECTORSPACING 0x100 /* for EI/VI mode */
1806
1807unsigned long ebase;
1da177e4 1808unsigned long exception_handlers[32];
e01402b1 1809unsigned long vi_handlers[64];
1da177e4 1810
2d1b6e95 1811void __init *set_except_vector(int n, void *addr)
1da177e4
LT
1812{
1813 unsigned long handler = (unsigned long) addr;
b22d1b6a 1814 unsigned long old_handler;
1da177e4 1815
2a0b24f5
SH
1816#ifdef CONFIG_CPU_MICROMIPS
1817 /*
1818 * Only the TLB handlers are cache aligned with an even
1819 * address. All other handlers are on an odd address and
1820 * require no modification. Otherwise, MIPS32 mode will
1821 * be entered when handling any TLB exceptions. That
1822 * would be bad...since we must stay in microMIPS mode.
1823 */
1824 if (!(handler & 0x1))
1825 handler |= 1;
1826#endif
b22d1b6a 1827 old_handler = xchg(&exception_handlers[n], handler);
1da177e4 1828
1da177e4 1829 if (n == 0 && cpu_has_divec) {
2a0b24f5
SH
1830#ifdef CONFIG_CPU_MICROMIPS
1831 unsigned long jump_mask = ~((1 << 27) - 1);
1832#else
92bbe1b9 1833 unsigned long jump_mask = ~((1 << 28) - 1);
2a0b24f5 1834#endif
92bbe1b9
FF
1835 u32 *buf = (u32 *)(ebase + 0x200);
1836 unsigned int k0 = 26;
1837 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1838 uasm_i_j(&buf, handler & ~jump_mask);
1839 uasm_i_nop(&buf);
1840 } else {
1841 UASM_i_LA(&buf, k0, handler);
1842 uasm_i_jr(&buf, k0);
1843 uasm_i_nop(&buf);
1844 }
1845 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
e01402b1
RB
1846 }
1847 return (void *)old_handler;
1848}
1849
86a1708a 1850static void do_default_vi(void)
6ba07e59
AN
1851{
1852 show_regs(get_irq_regs());
1853 panic("Caught unexpected vectored interrupt.");
1854}
1855
ef300e42 1856static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
e01402b1
RB
1857{
1858 unsigned long handler;
1859 unsigned long old_handler = vi_handlers[n];
f6771dbb 1860 int srssets = current_cpu_data.srsets;
2a0b24f5 1861 u16 *h;
e01402b1
RB
1862 unsigned char *b;
1863
b72b7092 1864 BUG_ON(!cpu_has_veic && !cpu_has_vint);
e01402b1
RB
1865
1866 if (addr == NULL) {
1867 handler = (unsigned long) do_default_vi;
1868 srs = 0;
41c594ab 1869 } else
e01402b1 1870 handler = (unsigned long) addr;
2a0b24f5 1871 vi_handlers[n] = handler;
e01402b1
RB
1872
1873 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1874
f6771dbb 1875 if (srs >= srssets)
e01402b1
RB
1876 panic("Shadow register set %d not supported", srs);
1877
1878 if (cpu_has_veic) {
1879 if (board_bind_eic_interrupt)
49a89efb 1880 board_bind_eic_interrupt(n, srs);
41c594ab 1881 } else if (cpu_has_vint) {
e01402b1 1882 /* SRSMap is only defined if shadow sets are implemented */
f6771dbb 1883 if (srssets > 1)
49a89efb 1884 change_c0_srsmap(0xf << n*4, srs << n*4);
e01402b1
RB
1885 }
1886
1887 if (srs == 0) {
1888 /*
1889 * If no shadow set is selected then use the default handler
2a0b24f5 1890 * that does normal register saving and standard interrupt exit
e01402b1 1891 */
e01402b1
RB
1892 extern char except_vec_vi, except_vec_vi_lui;
1893 extern char except_vec_vi_ori, except_vec_vi_end;
c65a5480 1894 extern char rollback_except_vec_vi;
f94d9a8e 1895 char *vec_start = using_rollback_handler() ?
c65a5480 1896 &rollback_except_vec_vi : &except_vec_vi;
2a0b24f5
SH
1897#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1898 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1899 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1900#else
c65a5480
AN
1901 const int lui_offset = &except_vec_vi_lui - vec_start;
1902 const int ori_offset = &except_vec_vi_ori - vec_start;
2a0b24f5
SH
1903#endif
1904 const int handler_len = &except_vec_vi_end - vec_start;
e01402b1
RB
1905
1906 if (handler_len > VECTORSPACING) {
1907 /*
1908 * Sigh... panicing won't help as the console
1909 * is probably not configured :(
1910 */
49a89efb 1911 panic("VECTORSPACING too small");
e01402b1
RB
1912 }
1913
2a0b24f5
SH
1914 set_handler(((unsigned long)b - ebase), vec_start,
1915#ifdef CONFIG_CPU_MICROMIPS
1916 (handler_len - 1));
1917#else
1918 handler_len);
1919#endif
2a0b24f5
SH
1920 h = (u16 *)(b + lui_offset);
1921 *h = (handler >> 16) & 0xffff;
1922 h = (u16 *)(b + ori_offset);
1923 *h = (handler & 0xffff);
e0cee3ee
TB
1924 local_flush_icache_range((unsigned long)b,
1925 (unsigned long)(b+handler_len));
e01402b1
RB
1926 }
1927 else {
1928 /*
2a0b24f5
SH
1929 * In other cases jump directly to the interrupt handler. It
1930 * is the handler's responsibility to save registers if required
1931 * (eg hi/lo) and return from the exception using "eret".
e01402b1 1932 */
2a0b24f5
SH
1933 u32 insn;
1934
1935 h = (u16 *)b;
1936 /* j handler */
1937#ifdef CONFIG_CPU_MICROMIPS
1938 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1939#else
1940 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1941#endif
1942 h[0] = (insn >> 16) & 0xffff;
1943 h[1] = insn & 0xffff;
1944 h[2] = 0;
1945 h[3] = 0;
e0cee3ee
TB
1946 local_flush_icache_range((unsigned long)b,
1947 (unsigned long)(b+8));
1da177e4 1948 }
e01402b1 1949
1da177e4
LT
1950 return (void *)old_handler;
1951}
1952
ef300e42 1953void *set_vi_handler(int n, vi_handler_t addr)
e01402b1 1954{
ff3eab2a 1955 return set_vi_srs_handler(n, addr, 0);
e01402b1 1956}
f41ae0b2 1957
1da177e4
LT
1958extern void tlb_init(void);
1959
42f77542
RB
1960/*
1961 * Timer interrupt
1962 */
1963int cp0_compare_irq;
68b6352c 1964EXPORT_SYMBOL_GPL(cp0_compare_irq);
010c108d 1965int cp0_compare_irq_shift;
42f77542
RB
1966
1967/*
1968 * Performance counter IRQ or -1 if shared with timer
1969 */
1970int cp0_perfcount_irq;
1971EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1972
078a55fc 1973static int noulri;
bdc94eb4
CD
1974
1975static int __init ulri_disable(char *s)
1976{
1977 pr_info("Disabling ulri\n");
1978 noulri = 1;
1979
1980 return 1;
1981}
1982__setup("noulri", ulri_disable);
1983
ae4ce454
JH
1984/* configure STATUS register */
1985static void configure_status(void)
1da177e4 1986{
1da177e4
LT
1987 /*
1988 * Disable coprocessors and select 32-bit or 64-bit addressing
1989 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1990 * flag that some firmware may have left set and the TS bit (for
1991 * IP27). Set XX for ISA IV code to work.
1992 */
ae4ce454 1993 unsigned int status_set = ST0_CU0;
875d43e7 1994#ifdef CONFIG_64BIT
1da177e4
LT
1995 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1996#endif
adb37892 1997 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
1da177e4 1998 status_set |= ST0_XX;
bbaf238b
CD
1999 if (cpu_has_dsp)
2000 status_set |= ST0_MX;
2001
b38c7399 2002 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
1da177e4 2003 status_set);
ae4ce454
JH
2004}
2005
2006/* configure HWRENA register */
2007static void configure_hwrena(void)
2008{
2009 unsigned int hwrena = cpu_hwrena_impl_bits;
1da177e4 2010
9c7d5768 2011 if (cpu_has_mips_r2_r6)
18d693b3 2012 hwrena |= 0x0000000f;
a3692020 2013
18d693b3
KC
2014 if (!noulri && cpu_has_userlocal)
2015 hwrena |= (1 << 29);
a3692020 2016
18d693b3
KC
2017 if (hwrena)
2018 write_c0_hwrena(hwrena);
ae4ce454 2019}
e01402b1 2020
ae4ce454
JH
2021static void configure_exception_vector(void)
2022{
e01402b1 2023 if (cpu_has_veic || cpu_has_vint) {
9fb4c2b9 2024 unsigned long sr = set_c0_status(ST0_BEV);
49a89efb 2025 write_c0_ebase(ebase);
9fb4c2b9 2026 write_c0_status(sr);
e01402b1 2027 /* Setting vector spacing enables EI/VI mode */
49a89efb 2028 change_c0_intctl(0x3e0, VECTORSPACING);
e01402b1 2029 }
d03d0a57
RB
2030 if (cpu_has_divec) {
2031 if (cpu_has_mipsmt) {
2032 unsigned int vpflags = dvpe();
2033 set_c0_cause(CAUSEF_IV);
2034 evpe(vpflags);
2035 } else
2036 set_c0_cause(CAUSEF_IV);
2037 }
ae4ce454
JH
2038}
2039
2040void per_cpu_trap_init(bool is_boot_cpu)
2041{
2042 unsigned int cpu = smp_processor_id();
ae4ce454
JH
2043
2044 configure_status();
2045 configure_hwrena();
2046
ae4ce454 2047 configure_exception_vector();
3b1d4ed5
RB
2048
2049 /*
2050 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2051 *
2052 * o read IntCtl.IPTI to determine the timer interrupt
2053 * o read IntCtl.IPPCI to determine the performance counter interrupt
2054 */
9c7d5768 2055 if (cpu_has_mips_r2_r6) {
010c108d
DV
2056 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2057 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2058 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
c3e838a2 2059 if (cp0_perfcount_irq == cp0_compare_irq)
3b1d4ed5 2060 cp0_perfcount_irq = -1;
c3e838a2
CD
2061 } else {
2062 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
c6a4ebb9 2063 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
c3e838a2 2064 cp0_perfcount_irq = -1;
3b1d4ed5
RB
2065 }
2066
48c4ac97
DD
2067 if (!cpu_data[cpu].asid_cache)
2068 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1da177e4
LT
2069
2070 atomic_inc(&init_mm.mm_count);
2071 current->active_mm = &init_mm;
2072 BUG_ON(current->mm);
2073 enter_lazy_tlb(&init_mm, current);
2074
6650df3c
DD
2075 /* Boot CPU's cache setup in setup_arch(). */
2076 if (!is_boot_cpu)
2077 cpu_cache_init();
41c594ab 2078 tlb_init();
3d8bfdd0 2079 TLBMISS_HANDLER_SETUP();
1da177e4
LT
2080}
2081
e01402b1 2082/* Install CPU exception handler */
078a55fc 2083void set_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1 2084{
2a0b24f5
SH
2085#ifdef CONFIG_CPU_MICROMIPS
2086 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2087#else
e01402b1 2088 memcpy((void *)(ebase + offset), addr, size);
2a0b24f5 2089#endif
e0cee3ee 2090 local_flush_icache_range(ebase + offset, ebase + offset + size);
e01402b1
RB
2091}
2092
078a55fc 2093static char panic_null_cerr[] =
641e97f3
RB
2094 "Trying to set NULL cache error exception handler";
2095
42fe7ee3
RB
2096/*
2097 * Install uncached CPU exception handler.
2098 * This is suitable only for the cache error exception which is the only
2099 * exception handler that is being run uncached.
2100 */
078a55fc 2101void set_uncached_handler(unsigned long offset, void *addr,
234fcd14 2102 unsigned long size)
e01402b1 2103{
4f81b01a 2104 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
e01402b1 2105
641e97f3
RB
2106 if (!addr)
2107 panic(panic_null_cerr);
2108
e01402b1
RB
2109 memcpy((void *)(uncached_ebase + offset), addr, size);
2110}
2111
5b10496b
AN
2112static int __initdata rdhwr_noopt;
2113static int __init set_rdhwr_noopt(char *str)
2114{
2115 rdhwr_noopt = 1;
2116 return 1;
2117}
2118
2119__setup("rdhwr_noopt", set_rdhwr_noopt);
2120
1da177e4
LT
2121void __init trap_init(void)
2122{
2a0b24f5 2123 extern char except_vec3_generic;
1da177e4 2124 extern char except_vec4;
2a0b24f5 2125 extern char except_vec3_r4000;
1da177e4 2126 unsigned long i;
c65a5480
AN
2127
2128 check_wait();
1da177e4 2129
88547001
JW
2130#if defined(CONFIG_KGDB)
2131 if (kgdb_early_setup)
70342287 2132 return; /* Already done */
88547001
JW
2133#endif
2134
9fb4c2b9
CD
2135 if (cpu_has_veic || cpu_has_vint) {
2136 unsigned long size = 0x200 + VECTORSPACING*64;
2137 ebase = (unsigned long)
2138 __alloc_bootmem(size, 1 << fls(size), 0);
2139 } else {
9843b030
SL
2140#ifdef CONFIG_KVM_GUEST
2141#define KVM_GUEST_KSEG0 0x40000000
2142 ebase = KVM_GUEST_KSEG0;
2143#else
2144 ebase = CKSEG0;
2145#endif
9c7d5768 2146 if (cpu_has_mips_r2_r6)
566f74f6
DD
2147 ebase += (read_c0_ebase() & 0x3ffff000);
2148 }
e01402b1 2149
c6213c6c
SH
2150 if (cpu_has_mmips) {
2151 unsigned int config3 = read_c0_config3();
2152
2153 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2154 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2155 else
2156 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2157 }
2158
6fb97eff
KC
2159 if (board_ebase_setup)
2160 board_ebase_setup();
6650df3c 2161 per_cpu_trap_init(true);
1da177e4
LT
2162
2163 /*
2164 * Copy the generic exception handlers to their final destination.
2165 * This will be overriden later as suitable for a particular
2166 * configuration.
2167 */
e01402b1 2168 set_handler(0x180, &except_vec3_generic, 0x80);
1da177e4
LT
2169
2170 /*
2171 * Setup default vectors
2172 */
2173 for (i = 0; i <= 31; i++)
2174 set_except_vector(i, handle_reserved);
2175
2176 /*
2177 * Copy the EJTAG debug exception vector handler code to it's final
2178 * destination.
2179 */
e01402b1 2180 if (cpu_has_ejtag && board_ejtag_handler_setup)
49a89efb 2181 board_ejtag_handler_setup();
1da177e4
LT
2182
2183 /*
2184 * Only some CPUs have the watch exceptions.
2185 */
2186 if (cpu_has_watch)
2187 set_except_vector(23, handle_watch);
2188
2189 /*
e01402b1 2190 * Initialise interrupt handlers
1da177e4 2191 */
e01402b1
RB
2192 if (cpu_has_veic || cpu_has_vint) {
2193 int nvec = cpu_has_veic ? 64 : 8;
2194 for (i = 0; i < nvec; i++)
ff3eab2a 2195 set_vi_handler(i, NULL);
e01402b1
RB
2196 }
2197 else if (cpu_has_divec)
2198 set_handler(0x200, &except_vec4, 0x8);
1da177e4
LT
2199
2200 /*
2201 * Some CPUs can enable/disable for cache parity detection, but does
2202 * it different ways.
2203 */
2204 parity_protection_init();
2205
2206 /*
2207 * The Data Bus Errors / Instruction Bus Errors are signaled
2208 * by external hardware. Therefore these two exceptions
2209 * may have board specific handlers.
2210 */
2211 if (board_be_init)
2212 board_be_init();
2213
f94d9a8e
RB
2214 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
2215 : handle_int);
1da177e4
LT
2216 set_except_vector(1, handle_tlbm);
2217 set_except_vector(2, handle_tlbl);
2218 set_except_vector(3, handle_tlbs);
2219
2220 set_except_vector(4, handle_adel);
2221 set_except_vector(5, handle_ades);
2222
2223 set_except_vector(6, handle_ibe);
2224 set_except_vector(7, handle_dbe);
2225
2226 set_except_vector(8, handle_sys);
2227 set_except_vector(9, handle_bp);
5b10496b
AN
2228 set_except_vector(10, rdhwr_noopt ? handle_ri :
2229 (cpu_has_vtag_icache ?
2230 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
1da177e4
LT
2231 set_except_vector(11, handle_cpu);
2232 set_except_vector(12, handle_ov);
2233 set_except_vector(13, handle_tr);
2bcb3fbc 2234 set_except_vector(14, handle_msa_fpe);
1da177e4 2235
10cc3529
RB
2236 if (current_cpu_type() == CPU_R6000 ||
2237 current_cpu_type() == CPU_R6000A) {
1da177e4
LT
2238 /*
2239 * The R6000 is the only R-series CPU that features a machine
2240 * check exception (similar to the R4000 cache error) and
2241 * unaligned ldc1/sdc1 exception. The handlers have not been
70342287 2242 * written yet. Well, anyway there is no R6000 machine on the
1da177e4
LT
2243 * current list of targets for Linux/MIPS.
2244 * (Duh, crap, there is someone with a triple R6k machine)
2245 */
2246 //set_except_vector(14, handle_mc);
2247 //set_except_vector(15, handle_ndc);
2248 }
2249
e01402b1
RB
2250
2251 if (board_nmi_handler_setup)
2252 board_nmi_handler_setup();
2253
e50c0a8f
RB
2254 if (cpu_has_fpu && !cpu_has_nofpuex)
2255 set_except_vector(15, handle_fpe);
2256
75b5b5e0 2257 set_except_vector(16, handle_ftlb);
5890f70f
LY
2258
2259 if (cpu_has_rixiex) {
2260 set_except_vector(19, tlb_do_page_fault_0);
2261 set_except_vector(20, tlb_do_page_fault_0);
2262 }
2263
1db1af84 2264 set_except_vector(21, handle_msa);
e50c0a8f
RB
2265 set_except_vector(22, handle_mdmx);
2266
2267 if (cpu_has_mcheck)
2268 set_except_vector(24, handle_mcheck);
2269
340ee4b9
RB
2270 if (cpu_has_mipsmt)
2271 set_except_vector(25, handle_mt);
2272
acaec427 2273 set_except_vector(26, handle_dsp);
e50c0a8f 2274
fcbf1dfd
DD
2275 if (board_cache_error_setup)
2276 board_cache_error_setup();
2277
e50c0a8f
RB
2278 if (cpu_has_vce)
2279 /* Special exception: R4[04]00 uses also the divec space. */
2a0b24f5 2280 set_handler(0x180, &except_vec3_r4000, 0x100);
e50c0a8f 2281 else if (cpu_has_4kex)
2a0b24f5 2282 set_handler(0x180, &except_vec3_generic, 0x80);
e50c0a8f 2283 else
2a0b24f5 2284 set_handler(0x080, &except_vec3_generic, 0x80);
e50c0a8f 2285
e0cee3ee 2286 local_flush_icache_range(ebase, ebase + 0x400);
0510617b
TB
2287
2288 sort_extable(__start___dbe_table, __stop___dbe_table);
69f3a7de 2289
4483b159 2290 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
1da177e4 2291}
ae4ce454
JH
2292
2293static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2294 void *v)
2295{
2296 switch (cmd) {
2297 case CPU_PM_ENTER_FAILED:
2298 case CPU_PM_EXIT:
2299 configure_status();
2300 configure_hwrena();
2301 configure_exception_vector();
2302
2303 /* Restore register with CPU number for TLB handlers */
2304 TLBMISS_HANDLER_RESTORE();
2305
2306 break;
2307 }
2308
2309 return NOTIFY_OK;
2310}
2311
2312static struct notifier_block trap_pm_notifier_block = {
2313 .notifier_call = trap_pm_notifier,
2314};
2315
2316static int __init trap_pm_init(void)
2317{
2318 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2319}
2320arch_initcall(trap_pm_init);