MIPS: Add processor identifiers for the interAptiv processors
[linux-2.6-block.git] / arch / mips / kernel / traps.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
36ccf1c0 6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
1da177e4
LT
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
60b0d655 11 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
2a0b24f5 12 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
1da177e4 13 */
8e8a52ed 14#include <linux/bug.h>
60b0d655 15#include <linux/compiler.h>
c3fc5cd5 16#include <linux/context_tracking.h>
7aa1c8f4 17#include <linux/kexec.h>
1da177e4 18#include <linux/init.h>
8742cd23 19#include <linux/kernel.h>
f9ded569 20#include <linux/module.h>
1da177e4 21#include <linux/mm.h>
1da177e4
LT
22#include <linux/sched.h>
23#include <linux/smp.h>
1da177e4
LT
24#include <linux/spinlock.h>
25#include <linux/kallsyms.h>
e01402b1 26#include <linux/bootmem.h>
d4fd1989 27#include <linux/interrupt.h>
39b8d525 28#include <linux/ptrace.h>
88547001
JW
29#include <linux/kgdb.h>
30#include <linux/kdebug.h>
c1bf207d 31#include <linux/kprobes.h>
69f3a7de 32#include <linux/notifier.h>
5dd11d5d 33#include <linux/kdb.h>
ca4d3e67 34#include <linux/irq.h>
7f788d2d 35#include <linux/perf_event.h>
1da177e4
LT
36
37#include <asm/bootinfo.h>
38#include <asm/branch.h>
39#include <asm/break.h>
69f3a7de 40#include <asm/cop2.h>
1da177e4 41#include <asm/cpu.h>
69f24d17 42#include <asm/cpu-type.h>
e50c0a8f 43#include <asm/dsp.h>
1da177e4 44#include <asm/fpu.h>
ba3049ed 45#include <asm/fpu_emulator.h>
bdc92d74 46#include <asm/idle.h>
340ee4b9
RB
47#include <asm/mipsregs.h>
48#include <asm/mipsmtregs.h>
1da177e4
LT
49#include <asm/module.h>
50#include <asm/pgtable.h>
51#include <asm/ptrace.h>
52#include <asm/sections.h>
1da177e4
LT
53#include <asm/tlbdebug.h>
54#include <asm/traps.h>
55#include <asm/uaccess.h>
b67b2b70 56#include <asm/watch.h>
1da177e4 57#include <asm/mmu_context.h>
1da177e4 58#include <asm/types.h>
1df0f0ff 59#include <asm/stacktrace.h>
92bbe1b9 60#include <asm/uasm.h>
1da177e4 61
c65a5480 62extern void check_wait(void);
c65a5480 63extern asmlinkage void rollback_handle_int(void);
e4ac58af 64extern asmlinkage void handle_int(void);
86a1708a
RB
65extern u32 handle_tlbl[];
66extern u32 handle_tlbs[];
67extern u32 handle_tlbm[];
1da177e4
LT
68extern asmlinkage void handle_adel(void);
69extern asmlinkage void handle_ades(void);
70extern asmlinkage void handle_ibe(void);
71extern asmlinkage void handle_dbe(void);
72extern asmlinkage void handle_sys(void);
73extern asmlinkage void handle_bp(void);
74extern asmlinkage void handle_ri(void);
5b10496b
AN
75extern asmlinkage void handle_ri_rdhwr_vivt(void);
76extern asmlinkage void handle_ri_rdhwr(void);
1da177e4
LT
77extern asmlinkage void handle_cpu(void);
78extern asmlinkage void handle_ov(void);
79extern asmlinkage void handle_tr(void);
80extern asmlinkage void handle_fpe(void);
75b5b5e0 81extern asmlinkage void handle_ftlb(void);
1da177e4
LT
82extern asmlinkage void handle_mdmx(void);
83extern asmlinkage void handle_watch(void);
340ee4b9 84extern asmlinkage void handle_mt(void);
e50c0a8f 85extern asmlinkage void handle_dsp(void);
1da177e4
LT
86extern asmlinkage void handle_mcheck(void);
87extern asmlinkage void handle_reserved(void);
88
1da177e4
LT
89void (*board_be_init)(void);
90int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
e01402b1
RB
91void (*board_nmi_handler_setup)(void);
92void (*board_ejtag_handler_setup)(void);
93void (*board_bind_eic_interrupt)(int irq, int regset);
6fb97eff 94void (*board_ebase_setup)(void);
078a55fc 95void(*board_cache_error_setup)(void);
1da177e4 96
4d157d5e 97static void show_raw_backtrace(unsigned long reg29)
e889d78f 98{
39b8d525 99 unsigned long *sp = (unsigned long *)(reg29 & ~3);
e889d78f
AN
100 unsigned long addr;
101
102 printk("Call Trace:");
103#ifdef CONFIG_KALLSYMS
104 printk("\n");
105#endif
10220c88
TB
106 while (!kstack_end(sp)) {
107 unsigned long __user *p =
108 (unsigned long __user *)(unsigned long)sp++;
109 if (__get_user(addr, p)) {
110 printk(" (Bad stack address)");
111 break;
39b8d525 112 }
10220c88
TB
113 if (__kernel_text_address(addr))
114 print_ip_sym(addr);
e889d78f 115 }
10220c88 116 printk("\n");
e889d78f
AN
117}
118
f66686f7 119#ifdef CONFIG_KALLSYMS
1df0f0ff 120int raw_show_trace;
f66686f7
AN
121static int __init set_raw_show_trace(char *str)
122{
123 raw_show_trace = 1;
124 return 1;
125}
126__setup("raw_show_trace", set_raw_show_trace);
1df0f0ff 127#endif
4d157d5e 128
eae23f2c 129static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
f66686f7 130{
4d157d5e
FBH
131 unsigned long sp = regs->regs[29];
132 unsigned long ra = regs->regs[31];
f66686f7 133 unsigned long pc = regs->cp0_epc;
f66686f7 134
e909be82
VW
135 if (!task)
136 task = current;
137
f66686f7 138 if (raw_show_trace || !__kernel_text_address(pc)) {
87151ae3 139 show_raw_backtrace(sp);
f66686f7
AN
140 return;
141 }
142 printk("Call Trace:\n");
4d157d5e 143 do {
87151ae3 144 print_ip_sym(pc);
1924600c 145 pc = unwind_stack(task, &sp, pc, &ra);
4d157d5e 146 } while (pc);
f66686f7
AN
147 printk("\n");
148}
f66686f7 149
1da177e4
LT
150/*
151 * This routine abuses get_user()/put_user() to reference pointers
152 * with at least a bit of error checking ...
153 */
eae23f2c
RB
154static void show_stacktrace(struct task_struct *task,
155 const struct pt_regs *regs)
1da177e4
LT
156{
157 const int field = 2 * sizeof(unsigned long);
158 long stackdata;
159 int i;
5e0373b8 160 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
1da177e4
LT
161
162 printk("Stack :");
163 i = 0;
164 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
165 if (i && ((i % (64 / field)) == 0))
70342287 166 printk("\n ");
1da177e4
LT
167 if (i > 39) {
168 printk(" ...");
169 break;
170 }
171
172 if (__get_user(stackdata, sp++)) {
173 printk(" (Bad stack address)");
174 break;
175 }
176
177 printk(" %0*lx", field, stackdata);
178 i++;
179 }
180 printk("\n");
87151ae3 181 show_backtrace(task, regs);
f66686f7
AN
182}
183
f66686f7
AN
184void show_stack(struct task_struct *task, unsigned long *sp)
185{
186 struct pt_regs regs;
187 if (sp) {
188 regs.regs[29] = (unsigned long)sp;
189 regs.regs[31] = 0;
190 regs.cp0_epc = 0;
191 } else {
192 if (task && task != current) {
193 regs.regs[29] = task->thread.reg29;
194 regs.regs[31] = 0;
195 regs.cp0_epc = task->thread.reg31;
5dd11d5d
JW
196#ifdef CONFIG_KGDB_KDB
197 } else if (atomic_read(&kgdb_active) != -1 &&
198 kdb_current_regs) {
199 memcpy(&regs, kdb_current_regs, sizeof(regs));
200#endif /* CONFIG_KGDB_KDB */
f66686f7
AN
201 } else {
202 prepare_frametrace(&regs);
203 }
204 }
205 show_stacktrace(task, &regs);
1da177e4
LT
206}
207
e1bb8289 208static void show_code(unsigned int __user *pc)
1da177e4
LT
209{
210 long i;
39b8d525 211 unsigned short __user *pc16 = NULL;
1da177e4
LT
212
213 printk("\nCode:");
214
39b8d525
RB
215 if ((unsigned long)pc & 1)
216 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
1da177e4
LT
217 for(i = -3 ; i < 6 ; i++) {
218 unsigned int insn;
39b8d525 219 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
1da177e4
LT
220 printk(" (Bad address in epc)\n");
221 break;
222 }
39b8d525 223 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
1da177e4
LT
224 }
225}
226
eae23f2c 227static void __show_regs(const struct pt_regs *regs)
1da177e4
LT
228{
229 const int field = 2 * sizeof(unsigned long);
230 unsigned int cause = regs->cp0_cause;
231 int i;
232
a43cb95d 233 show_regs_print_info(KERN_DEFAULT);
1da177e4
LT
234
235 /*
236 * Saved main processor registers
237 */
238 for (i = 0; i < 32; ) {
239 if ((i % 4) == 0)
240 printk("$%2d :", i);
241 if (i == 0)
242 printk(" %0*lx", field, 0UL);
243 else if (i == 26 || i == 27)
244 printk(" %*s", field, "");
245 else
246 printk(" %0*lx", field, regs->regs[i]);
247
248 i++;
249 if ((i % 4) == 0)
250 printk("\n");
251 }
252
9693a853
FBH
253#ifdef CONFIG_CPU_HAS_SMARTMIPS
254 printk("Acx : %0*lx\n", field, regs->acx);
255#endif
1da177e4
LT
256 printk("Hi : %0*lx\n", field, regs->hi);
257 printk("Lo : %0*lx\n", field, regs->lo);
258
259 /*
260 * Saved cp0 registers
261 */
b012cffe
RB
262 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
263 (void *) regs->cp0_epc);
1da177e4 264 printk(" %s\n", print_tainted());
b012cffe
RB
265 printk("ra : %0*lx %pS\n", field, regs->regs[31],
266 (void *) regs->regs[31]);
1da177e4 267
70342287 268 printk("Status: %08x ", (uint32_t) regs->cp0_status);
1da177e4 269
1990e542 270 if (cpu_has_3kex) {
3b2396d9
MR
271 if (regs->cp0_status & ST0_KUO)
272 printk("KUo ");
273 if (regs->cp0_status & ST0_IEO)
274 printk("IEo ");
275 if (regs->cp0_status & ST0_KUP)
276 printk("KUp ");
277 if (regs->cp0_status & ST0_IEP)
278 printk("IEp ");
279 if (regs->cp0_status & ST0_KUC)
280 printk("KUc ");
281 if (regs->cp0_status & ST0_IEC)
282 printk("IEc ");
1990e542 283 } else if (cpu_has_4kex) {
3b2396d9
MR
284 if (regs->cp0_status & ST0_KX)
285 printk("KX ");
286 if (regs->cp0_status & ST0_SX)
287 printk("SX ");
288 if (regs->cp0_status & ST0_UX)
289 printk("UX ");
290 switch (regs->cp0_status & ST0_KSU) {
291 case KSU_USER:
292 printk("USER ");
293 break;
294 case KSU_SUPERVISOR:
295 printk("SUPERVISOR ");
296 break;
297 case KSU_KERNEL:
298 printk("KERNEL ");
299 break;
300 default:
301 printk("BAD_MODE ");
302 break;
303 }
304 if (regs->cp0_status & ST0_ERL)
305 printk("ERL ");
306 if (regs->cp0_status & ST0_EXL)
307 printk("EXL ");
308 if (regs->cp0_status & ST0_IE)
309 printk("IE ");
1da177e4 310 }
1da177e4
LT
311 printk("\n");
312
313 printk("Cause : %08x\n", cause);
314
315 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
316 if (1 <= cause && cause <= 5)
317 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
318
9966db25
RB
319 printk("PrId : %08x (%s)\n", read_c0_prid(),
320 cpu_name_string());
1da177e4
LT
321}
322
eae23f2c
RB
323/*
324 * FIXME: really the generic show_regs should take a const pointer argument.
325 */
326void show_regs(struct pt_regs *regs)
327{
328 __show_regs((struct pt_regs *)regs);
329}
330
c1bf207d 331void show_registers(struct pt_regs *regs)
1da177e4 332{
39b8d525 333 const int field = 2 * sizeof(unsigned long);
83e4da1e 334 mm_segment_t old_fs = get_fs();
39b8d525 335
eae23f2c 336 __show_regs(regs);
1da177e4 337 print_modules();
39b8d525
RB
338 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
339 current->comm, current->pid, current_thread_info(), current,
340 field, current_thread_info()->tp_value);
341 if (cpu_has_userlocal) {
342 unsigned long tls;
343
344 tls = read_c0_userlocal();
345 if (tls != current_thread_info()->tp_value)
346 printk("*HwTLS: %0*lx\n", field, tls);
347 }
348
83e4da1e
LY
349 if (!user_mode(regs))
350 /* Necessary for getting the correct stack content */
351 set_fs(KERNEL_DS);
f66686f7 352 show_stacktrace(current, regs);
e1bb8289 353 show_code((unsigned int __user *) regs->cp0_epc);
1da177e4 354 printk("\n");
83e4da1e 355 set_fs(old_fs);
1da177e4
LT
356}
357
70dc6f04
DD
358static int regs_to_trapnr(struct pt_regs *regs)
359{
360 return (regs->cp0_cause >> 2) & 0x1f;
361}
362
4d85f6af 363static DEFINE_RAW_SPINLOCK(die_lock);
1da177e4 364
70dc6f04 365void __noreturn die(const char *str, struct pt_regs *regs)
1da177e4
LT
366{
367 static int die_counter;
ce384d83 368 int sig = SIGSEGV;
41c594ab 369#ifdef CONFIG_MIPS_MT_SMTC
8742cd23 370 unsigned long dvpret;
41c594ab 371#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4 372
8742cd23
NL
373 oops_enter();
374
dc73e4c1
RB
375 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
376 SIGSEGV) == NOTIFY_STOP)
10423c91 377 sig = 0;
5dd11d5d 378
1da177e4 379 console_verbose();
4d85f6af 380 raw_spin_lock_irq(&die_lock);
8742cd23
NL
381#ifdef CONFIG_MIPS_MT_SMTC
382 dvpret = dvpe();
383#endif /* CONFIG_MIPS_MT_SMTC */
41c594ab
RB
384 bust_spinlocks(1);
385#ifdef CONFIG_MIPS_MT_SMTC
386 mips_mt_regdump(dvpret);
387#endif /* CONFIG_MIPS_MT_SMTC */
ce384d83 388
178086c8 389 printk("%s[#%d]:\n", str, ++die_counter);
1da177e4 390 show_registers(regs);
373d4d09 391 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
4d85f6af 392 raw_spin_unlock_irq(&die_lock);
d4fd1989 393
8742cd23
NL
394 oops_exit();
395
d4fd1989
MB
396 if (in_interrupt())
397 panic("Fatal exception in interrupt");
398
399 if (panic_on_oops) {
ab75dc02 400 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
d4fd1989
MB
401 ssleep(5);
402 panic("Fatal exception");
403 }
404
7aa1c8f4
RB
405 if (regs && kexec_should_crash(current))
406 crash_kexec(regs);
407
ce384d83 408 do_exit(sig);
1da177e4
LT
409}
410
0510617b
TB
411extern struct exception_table_entry __start___dbe_table[];
412extern struct exception_table_entry __stop___dbe_table[];
1da177e4 413
b6dcec9b
RB
414__asm__(
415" .section __dbe_table, \"a\"\n"
416" .previous \n");
1da177e4
LT
417
418/* Given an address, look for it in the exception tables. */
419static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
420{
421 const struct exception_table_entry *e;
422
423 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
424 if (!e)
425 e = search_module_dbetables(addr);
426 return e;
427}
428
429asmlinkage void do_be(struct pt_regs *regs)
430{
431 const int field = 2 * sizeof(unsigned long);
432 const struct exception_table_entry *fixup = NULL;
433 int data = regs->cp0_cause & 4;
434 int action = MIPS_BE_FATAL;
c3fc5cd5 435 enum ctx_state prev_state;
1da177e4 436
c3fc5cd5 437 prev_state = exception_enter();
70342287 438 /* XXX For now. Fixme, this searches the wrong table ... */
1da177e4
LT
439 if (data && !user_mode(regs))
440 fixup = search_dbe_tables(exception_epc(regs));
441
442 if (fixup)
443 action = MIPS_BE_FIXUP;
444
445 if (board_be_handler)
28fc582c 446 action = board_be_handler(regs, fixup != NULL);
1da177e4
LT
447
448 switch (action) {
449 case MIPS_BE_DISCARD:
c3fc5cd5 450 goto out;
1da177e4
LT
451 case MIPS_BE_FIXUP:
452 if (fixup) {
453 regs->cp0_epc = fixup->nextinsn;
c3fc5cd5 454 goto out;
1da177e4
LT
455 }
456 break;
457 default:
458 break;
459 }
460
461 /*
462 * Assume it would be too dangerous to continue ...
463 */
464 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
465 data ? "Data" : "Instruction",
466 field, regs->cp0_epc, field, regs->regs[31]);
dc73e4c1
RB
467 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
468 SIGBUS) == NOTIFY_STOP)
c3fc5cd5 469 goto out;
88547001 470
1da177e4
LT
471 die_if_kernel("Oops", regs);
472 force_sig(SIGBUS, current);
c3fc5cd5
RB
473
474out:
475 exception_exit(prev_state);
1da177e4
LT
476}
477
1da177e4 478/*
60b0d655 479 * ll/sc, rdhwr, sync emulation
1da177e4
LT
480 */
481
482#define OPCODE 0xfc000000
483#define BASE 0x03e00000
484#define RT 0x001f0000
485#define OFFSET 0x0000ffff
486#define LL 0xc0000000
487#define SC 0xe0000000
60b0d655 488#define SPEC0 0x00000000
3c37026d
RB
489#define SPEC3 0x7c000000
490#define RD 0x0000f800
491#define FUNC 0x0000003f
60b0d655 492#define SYNC 0x0000000f
3c37026d 493#define RDHWR 0x0000003b
1da177e4 494
2a0b24f5
SH
495/* microMIPS definitions */
496#define MM_POOL32A_FUNC 0xfc00ffff
497#define MM_RDHWR 0x00006b3c
498#define MM_RS 0x001f0000
499#define MM_RT 0x03e00000
500
1da177e4
LT
501/*
502 * The ll_bit is cleared by r*_switch.S
503 */
504
f1e39a4a
RB
505unsigned int ll_bit;
506struct task_struct *ll_task;
1da177e4 507
60b0d655 508static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
1da177e4 509{
fe00f943 510 unsigned long value, __user *vaddr;
1da177e4 511 long offset;
1da177e4
LT
512
513 /*
514 * analyse the ll instruction that just caused a ri exception
515 * and put the referenced address to addr.
516 */
517
518 /* sign extend offset */
519 offset = opcode & OFFSET;
520 offset <<= 16;
521 offset >>= 16;
522
fe00f943 523 vaddr = (unsigned long __user *)
b9688310 524 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4 525
60b0d655
MR
526 if ((unsigned long)vaddr & 3)
527 return SIGBUS;
528 if (get_user(value, vaddr))
529 return SIGSEGV;
1da177e4
LT
530
531 preempt_disable();
532
533 if (ll_task == NULL || ll_task == current) {
534 ll_bit = 1;
535 } else {
536 ll_bit = 0;
537 }
538 ll_task = current;
539
540 preempt_enable();
541
542 regs->regs[(opcode & RT) >> 16] = value;
543
60b0d655 544 return 0;
1da177e4
LT
545}
546
60b0d655 547static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
1da177e4 548{
fe00f943
RB
549 unsigned long __user *vaddr;
550 unsigned long reg;
1da177e4 551 long offset;
1da177e4
LT
552
553 /*
554 * analyse the sc instruction that just caused a ri exception
555 * and put the referenced address to addr.
556 */
557
558 /* sign extend offset */
559 offset = opcode & OFFSET;
560 offset <<= 16;
561 offset >>= 16;
562
fe00f943 563 vaddr = (unsigned long __user *)
b9688310 564 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4
LT
565 reg = (opcode & RT) >> 16;
566
60b0d655
MR
567 if ((unsigned long)vaddr & 3)
568 return SIGBUS;
1da177e4
LT
569
570 preempt_disable();
571
572 if (ll_bit == 0 || ll_task != current) {
573 regs->regs[reg] = 0;
574 preempt_enable();
60b0d655 575 return 0;
1da177e4
LT
576 }
577
578 preempt_enable();
579
60b0d655
MR
580 if (put_user(regs->regs[reg], vaddr))
581 return SIGSEGV;
1da177e4
LT
582
583 regs->regs[reg] = 1;
584
60b0d655 585 return 0;
1da177e4
LT
586}
587
588/*
589 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
590 * opcodes are supposed to result in coprocessor unusable exceptions if
591 * executed on ll/sc-less processors. That's the theory. In practice a
592 * few processors such as NEC's VR4100 throw reserved instruction exceptions
593 * instead, so we're doing the emulation thing in both exception handlers.
594 */
60b0d655 595static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
1da177e4 596{
7f788d2d
DCZ
597 if ((opcode & OPCODE) == LL) {
598 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 599 1, regs, 0);
60b0d655 600 return simulate_ll(regs, opcode);
7f788d2d
DCZ
601 }
602 if ((opcode & OPCODE) == SC) {
603 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 604 1, regs, 0);
60b0d655 605 return simulate_sc(regs, opcode);
7f788d2d 606 }
1da177e4 607
60b0d655 608 return -1; /* Must be something else ... */
1da177e4
LT
609}
610
3c37026d
RB
611/*
612 * Simulate trapping 'rdhwr' instructions to provide user accessible
1f5826bd 613 * registers not implemented in hardware.
3c37026d 614 */
2a0b24f5 615static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
3c37026d 616{
dc8f6029 617 struct thread_info *ti = task_thread_info(current);
3c37026d 618
2a0b24f5
SH
619 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
620 1, regs, 0);
621 switch (rd) {
622 case 0: /* CPU number */
623 regs->regs[rt] = smp_processor_id();
624 return 0;
625 case 1: /* SYNCI length */
626 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
627 current_cpu_data.icache.linesz);
628 return 0;
629 case 2: /* Read count register */
630 regs->regs[rt] = read_c0_count();
631 return 0;
632 case 3: /* Count register resolution */
69f24d17 633 switch (current_cpu_type()) {
2a0b24f5
SH
634 case CPU_20KC:
635 case CPU_25KF:
636 regs->regs[rt] = 1;
637 break;
638 default:
639 regs->regs[rt] = 2;
640 }
641 return 0;
642 case 29:
643 regs->regs[rt] = ti->tp_value;
644 return 0;
645 default:
646 return -1;
647 }
648}
649
650static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
651{
3c37026d
RB
652 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
653 int rd = (opcode & RD) >> 11;
654 int rt = (opcode & RT) >> 16;
2a0b24f5
SH
655
656 simulate_rdhwr(regs, rd, rt);
657 return 0;
658 }
659
660 /* Not ours. */
661 return -1;
662}
663
664static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
665{
666 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
667 int rd = (opcode & MM_RS) >> 16;
668 int rt = (opcode & MM_RT) >> 21;
669 simulate_rdhwr(regs, rd, rt);
670 return 0;
3c37026d
RB
671 }
672
56ebd51b 673 /* Not ours. */
60b0d655
MR
674 return -1;
675}
e5679882 676
60b0d655
MR
677static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
678{
7f788d2d
DCZ
679 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
680 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 681 1, regs, 0);
60b0d655 682 return 0;
7f788d2d 683 }
60b0d655
MR
684
685 return -1; /* Must be something else ... */
3c37026d
RB
686}
687
1da177e4
LT
688asmlinkage void do_ov(struct pt_regs *regs)
689{
c3fc5cd5 690 enum ctx_state prev_state;
1da177e4
LT
691 siginfo_t info;
692
c3fc5cd5 693 prev_state = exception_enter();
36ccf1c0
RB
694 die_if_kernel("Integer overflow", regs);
695
1da177e4
LT
696 info.si_code = FPE_INTOVF;
697 info.si_signo = SIGFPE;
698 info.si_errno = 0;
fe00f943 699 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4 700 force_sig_info(SIGFPE, &info, current);
c3fc5cd5 701 exception_exit(prev_state);
1da177e4
LT
702}
703
102cedc3 704int process_fpemu_return(int sig, void __user *fault_addr)
515b029d
DD
705{
706 if (sig == SIGSEGV || sig == SIGBUS) {
707 struct siginfo si = {0};
708 si.si_addr = fault_addr;
709 si.si_signo = sig;
710 if (sig == SIGSEGV) {
711 if (find_vma(current->mm, (unsigned long)fault_addr))
712 si.si_code = SEGV_ACCERR;
713 else
714 si.si_code = SEGV_MAPERR;
715 } else {
716 si.si_code = BUS_ADRERR;
717 }
718 force_sig_info(sig, &si, current);
719 return 1;
720 } else if (sig) {
721 force_sig(sig, current);
722 return 1;
723 } else {
724 return 0;
725 }
726}
727
1da177e4
LT
728/*
729 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
730 */
731asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
732{
c3fc5cd5 733 enum ctx_state prev_state;
515b029d 734 siginfo_t info = {0};
948a34cf 735
c3fc5cd5 736 prev_state = exception_enter();
dc73e4c1
RB
737 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
738 SIGFPE) == NOTIFY_STOP)
c3fc5cd5 739 goto out;
57725f9e
CD
740 die_if_kernel("FP exception in kernel code", regs);
741
1da177e4
LT
742 if (fcr31 & FPU_CSR_UNI_X) {
743 int sig;
515b029d 744 void __user *fault_addr = NULL;
1da177e4 745
1da177e4 746 /*
a3dddd56 747 * Unimplemented operation exception. If we've got the full
1da177e4
LT
748 * software emulator on-board, let's use it...
749 *
750 * Force FPU to dump state into task/thread context. We're
751 * moving a lot of data here for what is probably a single
752 * instruction, but the alternative is to pre-decode the FP
753 * register operands before invoking the emulator, which seems
754 * a bit extreme for what should be an infrequent event.
755 */
cd21dfcf 756 /* Ensure 'resume' not overwrite saved fp context again. */
53dc8028 757 lose_fpu(1);
1da177e4
LT
758
759 /* Run the emulator */
515b029d
DD
760 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
761 &fault_addr);
1da177e4
LT
762
763 /*
764 * We can't allow the emulated instruction to leave any of
765 * the cause bit set in $fcr31.
766 */
eae89076 767 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1da177e4
LT
768
769 /* Restore the hardware register state */
70342287 770 own_fpu(1); /* Using the FPU again. */
1da177e4
LT
771
772 /* If something went wrong, signal */
515b029d 773 process_fpemu_return(sig, fault_addr);
1da177e4 774
c3fc5cd5 775 goto out;
948a34cf
TS
776 } else if (fcr31 & FPU_CSR_INV_X)
777 info.si_code = FPE_FLTINV;
778 else if (fcr31 & FPU_CSR_DIV_X)
779 info.si_code = FPE_FLTDIV;
780 else if (fcr31 & FPU_CSR_OVF_X)
781 info.si_code = FPE_FLTOVF;
782 else if (fcr31 & FPU_CSR_UDF_X)
783 info.si_code = FPE_FLTUND;
784 else if (fcr31 & FPU_CSR_INE_X)
785 info.si_code = FPE_FLTRES;
786 else
787 info.si_code = __SI_FAULT;
788 info.si_signo = SIGFPE;
789 info.si_errno = 0;
790 info.si_addr = (void __user *) regs->cp0_epc;
791 force_sig_info(SIGFPE, &info, current);
c3fc5cd5
RB
792
793out:
794 exception_exit(prev_state);
1da177e4
LT
795}
796
df270051
RB
797static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
798 const char *str)
1da177e4 799{
1da177e4 800 siginfo_t info;
df270051 801 char b[40];
1da177e4 802
5dd11d5d 803#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
70dc6f04 804 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
5dd11d5d
JW
805 return;
806#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
807
dc73e4c1
RB
808 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
809 SIGTRAP) == NOTIFY_STOP)
88547001
JW
810 return;
811
1da177e4 812 /*
df270051
RB
813 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
814 * insns, even for trap and break codes that indicate arithmetic
815 * failures. Weird ...
1da177e4
LT
816 * But should we continue the brokenness??? --macro
817 */
df270051
RB
818 switch (code) {
819 case BRK_OVERFLOW:
820 case BRK_DIVZERO:
821 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
822 die_if_kernel(b, regs);
823 if (code == BRK_DIVZERO)
1da177e4
LT
824 info.si_code = FPE_INTDIV;
825 else
826 info.si_code = FPE_INTOVF;
827 info.si_signo = SIGFPE;
828 info.si_errno = 0;
fe00f943 829 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
830 force_sig_info(SIGFPE, &info, current);
831 break;
63dc68a8 832 case BRK_BUG:
df270051
RB
833 die_if_kernel("Kernel bug detected", regs);
834 force_sig(SIGTRAP, current);
63dc68a8 835 break;
ba3049ed
RB
836 case BRK_MEMU:
837 /*
838 * Address errors may be deliberately induced by the FPU
839 * emulator to retake control of the CPU after executing the
840 * instruction in the delay slot of an emulated branch.
841 *
842 * Terminate if exception was recognized as a delay slot return
843 * otherwise handle as normal.
844 */
845 if (do_dsemulret(regs))
846 return;
847
848 die_if_kernel("Math emu break/trap", regs);
849 force_sig(SIGTRAP, current);
850 break;
1da177e4 851 default:
df270051
RB
852 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
853 die_if_kernel(b, regs);
1da177e4
LT
854 force_sig(SIGTRAP, current);
855 }
df270051
RB
856}
857
858asmlinkage void do_bp(struct pt_regs *regs)
859{
860 unsigned int opcode, bcode;
c3fc5cd5 861 enum ctx_state prev_state;
2a0b24f5
SH
862 unsigned long epc;
863 u16 instr[2];
864
c3fc5cd5 865 prev_state = exception_enter();
2a0b24f5
SH
866 if (get_isa16_mode(regs->cp0_epc)) {
867 /* Calculate EPC. */
868 epc = exception_epc(regs);
869 if (cpu_has_mmips) {
870 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
871 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
872 goto out_sigsegv;
873 opcode = (instr[0] << 16) | instr[1];
874 } else {
875 /* MIPS16e mode */
876 if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
877 goto out_sigsegv;
878 bcode = (instr[0] >> 6) & 0x3f;
879 do_trap_or_bp(regs, bcode, "Break");
c3fc5cd5 880 goto out;
2a0b24f5
SH
881 }
882 } else {
883 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
884 goto out_sigsegv;
885 }
df270051
RB
886
887 /*
888 * There is the ancient bug in the MIPS assemblers that the break
889 * code starts left to bit 16 instead to bit 6 in the opcode.
890 * Gas is bug-compatible, but not always, grrr...
891 * We handle both cases with a simple heuristics. --macro
892 */
893 bcode = ((opcode >> 6) & ((1 << 20) - 1));
894 if (bcode >= (1 << 10))
895 bcode >>= 10;
896
c1bf207d
DD
897 /*
898 * notify the kprobe handlers, if instruction is likely to
899 * pertain to them.
900 */
901 switch (bcode) {
902 case BRK_KPROBE_BP:
dc73e4c1
RB
903 if (notify_die(DIE_BREAK, "debug", regs, bcode,
904 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 905 goto out;
c1bf207d
DD
906 else
907 break;
908 case BRK_KPROBE_SSTEPBP:
dc73e4c1
RB
909 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
910 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 911 goto out;
c1bf207d
DD
912 else
913 break;
914 default:
915 break;
916 }
917
df270051 918 do_trap_or_bp(regs, bcode, "Break");
c3fc5cd5
RB
919
920out:
921 exception_exit(prev_state);
90fccb13 922 return;
e5679882
RB
923
924out_sigsegv:
925 force_sig(SIGSEGV, current);
c3fc5cd5 926 goto out;
1da177e4
LT
927}
928
929asmlinkage void do_tr(struct pt_regs *regs)
930{
a9a6e7a0 931 u32 opcode, tcode = 0;
c3fc5cd5 932 enum ctx_state prev_state;
2a0b24f5 933 u16 instr[2];
a9a6e7a0 934 unsigned long epc = msk_isa16_mode(exception_epc(regs));
1da177e4 935
c3fc5cd5 936 prev_state = exception_enter();
a9a6e7a0
MR
937 if (get_isa16_mode(regs->cp0_epc)) {
938 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
939 __get_user(instr[1], (u16 __user *)(epc + 2)))
2a0b24f5 940 goto out_sigsegv;
a9a6e7a0
MR
941 opcode = (instr[0] << 16) | instr[1];
942 /* Immediate versions don't provide a code. */
943 if (!(opcode & OPCODE))
944 tcode = (opcode >> 12) & ((1 << 4) - 1);
945 } else {
946 if (__get_user(opcode, (u32 __user *)epc))
947 goto out_sigsegv;
948 /* Immediate versions don't provide a code. */
949 if (!(opcode & OPCODE))
950 tcode = (opcode >> 6) & ((1 << 10) - 1);
2a0b24f5 951 }
1da177e4 952
df270051 953 do_trap_or_bp(regs, tcode, "Trap");
c3fc5cd5
RB
954
955out:
956 exception_exit(prev_state);
90fccb13 957 return;
e5679882
RB
958
959out_sigsegv:
960 force_sig(SIGSEGV, current);
c3fc5cd5 961 goto out;
1da177e4
LT
962}
963
964asmlinkage void do_ri(struct pt_regs *regs)
965{
60b0d655
MR
966 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
967 unsigned long old_epc = regs->cp0_epc;
2a0b24f5 968 unsigned long old31 = regs->regs[31];
c3fc5cd5 969 enum ctx_state prev_state;
60b0d655
MR
970 unsigned int opcode = 0;
971 int status = -1;
1da177e4 972
c3fc5cd5 973 prev_state = exception_enter();
dc73e4c1
RB
974 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
975 SIGILL) == NOTIFY_STOP)
c3fc5cd5 976 goto out;
88547001 977
60b0d655 978 die_if_kernel("Reserved instruction in kernel code", regs);
1da177e4 979
60b0d655 980 if (unlikely(compute_return_epc(regs) < 0))
c3fc5cd5 981 goto out;
3c37026d 982
2a0b24f5
SH
983 if (get_isa16_mode(regs->cp0_epc)) {
984 unsigned short mmop[2] = { 0 };
60b0d655 985
2a0b24f5
SH
986 if (unlikely(get_user(mmop[0], epc) < 0))
987 status = SIGSEGV;
988 if (unlikely(get_user(mmop[1], epc) < 0))
989 status = SIGSEGV;
990 opcode = (mmop[0] << 16) | mmop[1];
60b0d655 991
2a0b24f5
SH
992 if (status < 0)
993 status = simulate_rdhwr_mm(regs, opcode);
994 } else {
995 if (unlikely(get_user(opcode, epc) < 0))
996 status = SIGSEGV;
60b0d655 997
2a0b24f5
SH
998 if (!cpu_has_llsc && status < 0)
999 status = simulate_llsc(regs, opcode);
1000
1001 if (status < 0)
1002 status = simulate_rdhwr_normal(regs, opcode);
1003
1004 if (status < 0)
1005 status = simulate_sync(regs, opcode);
1006 }
60b0d655
MR
1007
1008 if (status < 0)
1009 status = SIGILL;
1010
1011 if (unlikely(status > 0)) {
1012 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1013 regs->regs[31] = old31;
60b0d655
MR
1014 force_sig(status, current);
1015 }
c3fc5cd5
RB
1016
1017out:
1018 exception_exit(prev_state);
1da177e4
LT
1019}
1020
d223a861
RB
1021/*
1022 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1023 * emulated more than some threshold number of instructions, force migration to
1024 * a "CPU" that has FP support.
1025 */
1026static void mt_ase_fp_affinity(void)
1027{
1028#ifdef CONFIG_MIPS_MT_FPAFF
1029 if (mt_fpemul_threshold > 0 &&
1030 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1031 /*
1032 * If there's no FPU present, or if the application has already
1033 * restricted the allowed set to exclude any CPUs with FPUs,
1034 * we'll skip the procedure.
1035 */
1036 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
1037 cpumask_t tmask;
1038
9cc12363
KK
1039 current->thread.user_cpus_allowed
1040 = current->cpus_allowed;
1041 cpus_and(tmask, current->cpus_allowed,
1042 mt_fpu_cpumask);
ed1bbdef 1043 set_cpus_allowed_ptr(current, &tmask);
293c5bd1 1044 set_thread_flag(TIF_FPUBOUND);
d223a861
RB
1045 }
1046 }
1047#endif /* CONFIG_MIPS_MT_FPAFF */
1048}
1049
69f3a7de
RB
1050/*
1051 * No lock; only written during early bootup by CPU 0.
1052 */
1053static RAW_NOTIFIER_HEAD(cu2_chain);
1054
1055int __ref register_cu2_notifier(struct notifier_block *nb)
1056{
1057 return raw_notifier_chain_register(&cu2_chain, nb);
1058}
1059
1060int cu2_notifier_call_chain(unsigned long val, void *v)
1061{
1062 return raw_notifier_call_chain(&cu2_chain, val, v);
1063}
1064
1065static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
70342287 1066 void *data)
69f3a7de
RB
1067{
1068 struct pt_regs *regs = data;
1069
83bee792 1070 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
69f3a7de 1071 "instruction", regs);
83bee792 1072 force_sig(SIGILL, current);
69f3a7de
RB
1073
1074 return NOTIFY_OK;
1075}
1076
1da177e4
LT
1077asmlinkage void do_cpu(struct pt_regs *regs)
1078{
c3fc5cd5 1079 enum ctx_state prev_state;
60b0d655 1080 unsigned int __user *epc;
2a0b24f5 1081 unsigned long old_epc, old31;
60b0d655 1082 unsigned int opcode;
1da177e4 1083 unsigned int cpid;
597ce172 1084 int status, err;
f9bb4cf3 1085 unsigned long __maybe_unused flags;
1da177e4 1086
c3fc5cd5 1087 prev_state = exception_enter();
1da177e4
LT
1088 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1089
83bee792
J
1090 if (cpid != 2)
1091 die_if_kernel("do_cpu invoked from kernel context!", regs);
1092
1da177e4
LT
1093 switch (cpid) {
1094 case 0:
60b0d655
MR
1095 epc = (unsigned int __user *)exception_epc(regs);
1096 old_epc = regs->cp0_epc;
2a0b24f5 1097 old31 = regs->regs[31];
60b0d655
MR
1098 opcode = 0;
1099 status = -1;
1da177e4 1100
60b0d655 1101 if (unlikely(compute_return_epc(regs) < 0))
c3fc5cd5 1102 goto out;
3c37026d 1103
2a0b24f5
SH
1104 if (get_isa16_mode(regs->cp0_epc)) {
1105 unsigned short mmop[2] = { 0 };
60b0d655 1106
2a0b24f5
SH
1107 if (unlikely(get_user(mmop[0], epc) < 0))
1108 status = SIGSEGV;
1109 if (unlikely(get_user(mmop[1], epc) < 0))
1110 status = SIGSEGV;
1111 opcode = (mmop[0] << 16) | mmop[1];
60b0d655 1112
2a0b24f5
SH
1113 if (status < 0)
1114 status = simulate_rdhwr_mm(regs, opcode);
1115 } else {
1116 if (unlikely(get_user(opcode, epc) < 0))
1117 status = SIGSEGV;
1118
1119 if (!cpu_has_llsc && status < 0)
1120 status = simulate_llsc(regs, opcode);
1121
1122 if (status < 0)
1123 status = simulate_rdhwr_normal(regs, opcode);
1124 }
60b0d655
MR
1125
1126 if (status < 0)
1127 status = SIGILL;
1128
1129 if (unlikely(status > 0)) {
1130 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1131 regs->regs[31] = old31;
60b0d655
MR
1132 force_sig(status, current);
1133 }
1134
c3fc5cd5 1135 goto out;
1da177e4 1136
051ff44a
MR
1137 case 3:
1138 /*
1139 * Old (MIPS I and MIPS II) processors will set this code
1140 * for COP1X opcode instructions that replaced the original
70342287 1141 * COP3 space. We don't limit COP1 space instructions in
051ff44a
MR
1142 * the emulator according to the CPU ISA, so we want to
1143 * treat COP1X instructions consistently regardless of which
70342287 1144 * code the CPU chose. Therefore we redirect this trap to
051ff44a
MR
1145 * the FP emulator too.
1146 *
1147 * Then some newer FPU-less processors use this code
1148 * erroneously too, so they are covered by this choice
1149 * as well.
1150 */
1151 if (raw_cpu_has_fpu)
1152 break;
1153 /* Fall through. */
1154
1da177e4 1155 case 1:
70342287 1156 if (used_math()) /* Using the FPU again. */
597ce172 1157 err = own_fpu(1);
70342287 1158 else { /* First time FPU user. */
597ce172 1159 err = init_fpu();
1da177e4
LT
1160 set_used_math();
1161 }
1162
597ce172 1163 if (!raw_cpu_has_fpu || err) {
e04582b7 1164 int sig;
515b029d 1165 void __user *fault_addr = NULL;
e04582b7 1166 sig = fpu_emulator_cop1Handler(regs,
515b029d
DD
1167 &current->thread.fpu,
1168 0, &fault_addr);
597ce172 1169 if (!process_fpemu_return(sig, fault_addr) && !err)
d223a861 1170 mt_ase_fp_affinity();
1da177e4
LT
1171 }
1172
c3fc5cd5 1173 goto out;
1da177e4
LT
1174
1175 case 2:
69f3a7de 1176 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
c3fc5cd5 1177 goto out;
1da177e4
LT
1178 }
1179
1180 force_sig(SIGILL, current);
c3fc5cd5
RB
1181
1182out:
1183 exception_exit(prev_state);
1da177e4
LT
1184}
1185
1186asmlinkage void do_mdmx(struct pt_regs *regs)
1187{
c3fc5cd5
RB
1188 enum ctx_state prev_state;
1189
1190 prev_state = exception_enter();
1da177e4 1191 force_sig(SIGILL, current);
c3fc5cd5 1192 exception_exit(prev_state);
1da177e4
LT
1193}
1194
8bc6d05b
DD
1195/*
1196 * Called with interrupts disabled.
1197 */
1da177e4
LT
1198asmlinkage void do_watch(struct pt_regs *regs)
1199{
c3fc5cd5 1200 enum ctx_state prev_state;
b67b2b70
DD
1201 u32 cause;
1202
c3fc5cd5 1203 prev_state = exception_enter();
1da177e4 1204 /*
b67b2b70
DD
1205 * Clear WP (bit 22) bit of cause register so we don't loop
1206 * forever.
1da177e4 1207 */
b67b2b70
DD
1208 cause = read_c0_cause();
1209 cause &= ~(1 << 22);
1210 write_c0_cause(cause);
1211
1212 /*
1213 * If the current thread has the watch registers loaded, save
1214 * their values and send SIGTRAP. Otherwise another thread
1215 * left the registers set, clear them and continue.
1216 */
1217 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1218 mips_read_watch_registers();
8bc6d05b 1219 local_irq_enable();
b67b2b70 1220 force_sig(SIGTRAP, current);
8bc6d05b 1221 } else {
b67b2b70 1222 mips_clear_watch_registers();
8bc6d05b
DD
1223 local_irq_enable();
1224 }
c3fc5cd5 1225 exception_exit(prev_state);
1da177e4
LT
1226}
1227
1228asmlinkage void do_mcheck(struct pt_regs *regs)
1229{
cac4bcbc
RB
1230 const int field = 2 * sizeof(unsigned long);
1231 int multi_match = regs->cp0_status & ST0_TS;
c3fc5cd5 1232 enum ctx_state prev_state;
cac4bcbc 1233
c3fc5cd5 1234 prev_state = exception_enter();
1da177e4 1235 show_regs(regs);
cac4bcbc
RB
1236
1237 if (multi_match) {
70342287 1238 printk("Index : %0x\n", read_c0_index());
cac4bcbc
RB
1239 printk("Pagemask: %0x\n", read_c0_pagemask());
1240 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1241 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1242 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1243 printk("\n");
1244 dump_tlb_all();
1245 }
1246
e1bb8289 1247 show_code((unsigned int __user *) regs->cp0_epc);
cac4bcbc 1248
1da177e4
LT
1249 /*
1250 * Some chips may have other causes of machine check (e.g. SB1
1251 * graduation timer)
1252 */
1253 panic("Caught Machine Check exception - %scaused by multiple "
1254 "matching entries in the TLB.",
cac4bcbc 1255 (multi_match) ? "" : "not ");
1da177e4
LT
1256}
1257
340ee4b9
RB
1258asmlinkage void do_mt(struct pt_regs *regs)
1259{
41c594ab
RB
1260 int subcode;
1261
41c594ab
RB
1262 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1263 >> VPECONTROL_EXCPT_SHIFT;
1264 switch (subcode) {
1265 case 0:
e35a5e35 1266 printk(KERN_DEBUG "Thread Underflow\n");
41c594ab
RB
1267 break;
1268 case 1:
e35a5e35 1269 printk(KERN_DEBUG "Thread Overflow\n");
41c594ab
RB
1270 break;
1271 case 2:
e35a5e35 1272 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
41c594ab
RB
1273 break;
1274 case 3:
e35a5e35 1275 printk(KERN_DEBUG "Gating Storage Exception\n");
41c594ab
RB
1276 break;
1277 case 4:
e35a5e35 1278 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
41c594ab
RB
1279 break;
1280 case 5:
f232c7e8 1281 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
41c594ab
RB
1282 break;
1283 default:
e35a5e35 1284 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
41c594ab
RB
1285 subcode);
1286 break;
1287 }
340ee4b9
RB
1288 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1289
1290 force_sig(SIGILL, current);
1291}
1292
1293
e50c0a8f
RB
1294asmlinkage void do_dsp(struct pt_regs *regs)
1295{
1296 if (cpu_has_dsp)
ab75dc02 1297 panic("Unexpected DSP exception");
e50c0a8f
RB
1298
1299 force_sig(SIGILL, current);
1300}
1301
1da177e4
LT
1302asmlinkage void do_reserved(struct pt_regs *regs)
1303{
1304 /*
70342287 1305 * Game over - no way to handle this if it ever occurs. Most probably
1da177e4
LT
1306 * caused by a new unknown cpu type or after another deadly
1307 * hard/software error.
1308 */
1309 show_regs(regs);
1310 panic("Caught reserved exception %ld - should not happen.",
1311 (regs->cp0_cause & 0x7f) >> 2);
1312}
1313
39b8d525
RB
1314static int __initdata l1parity = 1;
1315static int __init nol1parity(char *s)
1316{
1317 l1parity = 0;
1318 return 1;
1319}
1320__setup("nol1par", nol1parity);
1321static int __initdata l2parity = 1;
1322static int __init nol2parity(char *s)
1323{
1324 l2parity = 0;
1325 return 1;
1326}
1327__setup("nol2par", nol2parity);
1328
1da177e4
LT
1329/*
1330 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1331 * it different ways.
1332 */
1333static inline void parity_protection_init(void)
1334{
10cc3529 1335 switch (current_cpu_type()) {
1da177e4 1336 case CPU_24K:
98a41de9 1337 case CPU_34K:
39b8d525
RB
1338 case CPU_74K:
1339 case CPU_1004K:
708ac4b8 1340 case CPU_PROAPTIV:
39b8d525
RB
1341 {
1342#define ERRCTL_PE 0x80000000
1343#define ERRCTL_L2P 0x00800000
1344 unsigned long errctl;
1345 unsigned int l1parity_present, l2parity_present;
1346
1347 errctl = read_c0_ecc();
1348 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1349
1350 /* probe L1 parity support */
1351 write_c0_ecc(errctl | ERRCTL_PE);
1352 back_to_back_c0_hazard();
1353 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1354
1355 /* probe L2 parity support */
1356 write_c0_ecc(errctl|ERRCTL_L2P);
1357 back_to_back_c0_hazard();
1358 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1359
1360 if (l1parity_present && l2parity_present) {
1361 if (l1parity)
1362 errctl |= ERRCTL_PE;
1363 if (l1parity ^ l2parity)
1364 errctl |= ERRCTL_L2P;
1365 } else if (l1parity_present) {
1366 if (l1parity)
1367 errctl |= ERRCTL_PE;
1368 } else if (l2parity_present) {
1369 if (l2parity)
1370 errctl |= ERRCTL_L2P;
1371 } else {
1372 /* No parity available */
1373 }
1374
1375 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1376
1377 write_c0_ecc(errctl);
1378 back_to_back_c0_hazard();
1379 errctl = read_c0_ecc();
1380 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1381
1382 if (l1parity_present)
1383 printk(KERN_INFO "Cache parity protection %sabled\n",
1384 (errctl & ERRCTL_PE) ? "en" : "dis");
1385
1386 if (l2parity_present) {
1387 if (l1parity_present && l1parity)
1388 errctl ^= ERRCTL_L2P;
1389 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1390 (errctl & ERRCTL_L2P) ? "en" : "dis");
1391 }
1392 }
1393 break;
1394
1da177e4 1395 case CPU_5KC:
78d4803f 1396 case CPU_5KE:
2fa36399 1397 case CPU_LOONGSON1:
14f18b7f
RB
1398 write_c0_ecc(0x80000000);
1399 back_to_back_c0_hazard();
1400 /* Set the PE bit (bit 31) in the c0_errctl register. */
1401 printk(KERN_INFO "Cache parity protection %sabled\n",
1402 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1da177e4
LT
1403 break;
1404 case CPU_20KC:
1405 case CPU_25KF:
1406 /* Clear the DE bit (bit 16) in the c0_status register. */
1407 printk(KERN_INFO "Enable cache parity protection for "
1408 "MIPS 20KC/25KF CPUs.\n");
1409 clear_c0_status(ST0_DE);
1410 break;
1411 default:
1412 break;
1413 }
1414}
1415
1416asmlinkage void cache_parity_error(void)
1417{
1418 const int field = 2 * sizeof(unsigned long);
1419 unsigned int reg_val;
1420
1421 /* For the moment, report the problem and hang. */
1422 printk("Cache error exception:\n");
1423 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1424 reg_val = read_c0_cacheerr();
1425 printk("c0_cacheerr == %08x\n", reg_val);
1426
1427 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1428 reg_val & (1<<30) ? "secondary" : "primary",
1429 reg_val & (1<<31) ? "data" : "insn");
6de20451
LY
1430 if (cpu_has_mips_r2 &&
1431 ((current_cpu_data.processor_id && 0xff0000) == PRID_COMP_MIPS)) {
1432 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1433 reg_val & (1<<29) ? "ED " : "",
1434 reg_val & (1<<28) ? "ET " : "",
1435 reg_val & (1<<27) ? "ES " : "",
1436 reg_val & (1<<26) ? "EE " : "",
1437 reg_val & (1<<25) ? "EB " : "",
1438 reg_val & (1<<24) ? "EI " : "",
1439 reg_val & (1<<23) ? "E1 " : "",
1440 reg_val & (1<<22) ? "E0 " : "");
1441 } else {
1442 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1443 reg_val & (1<<29) ? "ED " : "",
1444 reg_val & (1<<28) ? "ET " : "",
1445 reg_val & (1<<26) ? "EE " : "",
1446 reg_val & (1<<25) ? "EB " : "",
1447 reg_val & (1<<24) ? "EI " : "",
1448 reg_val & (1<<23) ? "E1 " : "",
1449 reg_val & (1<<22) ? "E0 " : "");
1450 }
1da177e4
LT
1451 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1452
ec917c2c 1453#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1da177e4
LT
1454 if (reg_val & (1<<22))
1455 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1456
1457 if (reg_val & (1<<23))
1458 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1459#endif
1460
1461 panic("Can't handle the cache error!");
1462}
1463
75b5b5e0
LY
1464asmlinkage void do_ftlb(void)
1465{
1466 const int field = 2 * sizeof(unsigned long);
1467 unsigned int reg_val;
1468
1469 /* For the moment, report the problem and hang. */
1470 if (cpu_has_mips_r2 &&
1471 ((current_cpu_data.processor_id && 0xff0000) == PRID_COMP_MIPS)) {
1472 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1473 read_c0_ecc());
1474 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1475 reg_val = read_c0_cacheerr();
1476 pr_err("c0_cacheerr == %08x\n", reg_val);
1477
1478 if ((reg_val & 0xc0000000) == 0xc0000000) {
1479 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1480 } else {
1481 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1482 reg_val & (1<<30) ? "secondary" : "primary",
1483 reg_val & (1<<31) ? "data" : "insn");
1484 }
1485 } else {
1486 pr_err("FTLB error exception\n");
1487 }
1488 /* Just print the cacheerr bits for now */
1489 cache_parity_error();
1490}
1491
1da177e4
LT
1492/*
1493 * SDBBP EJTAG debug exception handler.
1494 * We skip the instruction and return to the next instruction.
1495 */
1496void ejtag_exception_handler(struct pt_regs *regs)
1497{
1498 const int field = 2 * sizeof(unsigned long);
2a0b24f5 1499 unsigned long depc, old_epc, old_ra;
1da177e4
LT
1500 unsigned int debug;
1501
70ae6126 1502 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1da177e4
LT
1503 depc = read_c0_depc();
1504 debug = read_c0_debug();
70ae6126 1505 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
1da177e4
LT
1506 if (debug & 0x80000000) {
1507 /*
1508 * In branch delay slot.
1509 * We cheat a little bit here and use EPC to calculate the
1510 * debug return address (DEPC). EPC is restored after the
1511 * calculation.
1512 */
1513 old_epc = regs->cp0_epc;
2a0b24f5 1514 old_ra = regs->regs[31];
1da177e4 1515 regs->cp0_epc = depc;
2a0b24f5 1516 compute_return_epc(regs);
1da177e4
LT
1517 depc = regs->cp0_epc;
1518 regs->cp0_epc = old_epc;
2a0b24f5 1519 regs->regs[31] = old_ra;
1da177e4
LT
1520 } else
1521 depc += 4;
1522 write_c0_depc(depc);
1523
1524#if 0
70ae6126 1525 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
1da177e4
LT
1526 write_c0_debug(debug | 0x100);
1527#endif
1528}
1529
1530/*
1531 * NMI exception handler.
34bd92e2 1532 * No lock; only written during early bootup by CPU 0.
1da177e4 1533 */
34bd92e2
KC
1534static RAW_NOTIFIER_HEAD(nmi_chain);
1535
1536int register_nmi_notifier(struct notifier_block *nb)
1537{
1538 return raw_notifier_chain_register(&nmi_chain, nb);
1539}
1540
ff2d8b19 1541void __noreturn nmi_exception_handler(struct pt_regs *regs)
1da177e4 1542{
83e4da1e
LY
1543 char str[100];
1544
34bd92e2 1545 raw_notifier_call_chain(&nmi_chain, 0, regs);
41c594ab 1546 bust_spinlocks(1);
83e4da1e
LY
1547 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1548 smp_processor_id(), regs->cp0_epc);
1549 regs->cp0_epc = read_c0_errorepc();
1550 die(str, regs);
1da177e4
LT
1551}
1552
e01402b1
RB
1553#define VECTORSPACING 0x100 /* for EI/VI mode */
1554
1555unsigned long ebase;
1da177e4 1556unsigned long exception_handlers[32];
e01402b1 1557unsigned long vi_handlers[64];
1da177e4 1558
2d1b6e95 1559void __init *set_except_vector(int n, void *addr)
1da177e4
LT
1560{
1561 unsigned long handler = (unsigned long) addr;
b22d1b6a 1562 unsigned long old_handler;
1da177e4 1563
2a0b24f5
SH
1564#ifdef CONFIG_CPU_MICROMIPS
1565 /*
1566 * Only the TLB handlers are cache aligned with an even
1567 * address. All other handlers are on an odd address and
1568 * require no modification. Otherwise, MIPS32 mode will
1569 * be entered when handling any TLB exceptions. That
1570 * would be bad...since we must stay in microMIPS mode.
1571 */
1572 if (!(handler & 0x1))
1573 handler |= 1;
1574#endif
b22d1b6a 1575 old_handler = xchg(&exception_handlers[n], handler);
1da177e4 1576
1da177e4 1577 if (n == 0 && cpu_has_divec) {
2a0b24f5
SH
1578#ifdef CONFIG_CPU_MICROMIPS
1579 unsigned long jump_mask = ~((1 << 27) - 1);
1580#else
92bbe1b9 1581 unsigned long jump_mask = ~((1 << 28) - 1);
2a0b24f5 1582#endif
92bbe1b9
FF
1583 u32 *buf = (u32 *)(ebase + 0x200);
1584 unsigned int k0 = 26;
1585 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1586 uasm_i_j(&buf, handler & ~jump_mask);
1587 uasm_i_nop(&buf);
1588 } else {
1589 UASM_i_LA(&buf, k0, handler);
1590 uasm_i_jr(&buf, k0);
1591 uasm_i_nop(&buf);
1592 }
1593 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
e01402b1
RB
1594 }
1595 return (void *)old_handler;
1596}
1597
86a1708a 1598static void do_default_vi(void)
6ba07e59
AN
1599{
1600 show_regs(get_irq_regs());
1601 panic("Caught unexpected vectored interrupt.");
1602}
1603
ef300e42 1604static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
e01402b1
RB
1605{
1606 unsigned long handler;
1607 unsigned long old_handler = vi_handlers[n];
f6771dbb 1608 int srssets = current_cpu_data.srsets;
2a0b24f5 1609 u16 *h;
e01402b1
RB
1610 unsigned char *b;
1611
b72b7092 1612 BUG_ON(!cpu_has_veic && !cpu_has_vint);
e01402b1
RB
1613
1614 if (addr == NULL) {
1615 handler = (unsigned long) do_default_vi;
1616 srs = 0;
41c594ab 1617 } else
e01402b1 1618 handler = (unsigned long) addr;
2a0b24f5 1619 vi_handlers[n] = handler;
e01402b1
RB
1620
1621 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1622
f6771dbb 1623 if (srs >= srssets)
e01402b1
RB
1624 panic("Shadow register set %d not supported", srs);
1625
1626 if (cpu_has_veic) {
1627 if (board_bind_eic_interrupt)
49a89efb 1628 board_bind_eic_interrupt(n, srs);
41c594ab 1629 } else if (cpu_has_vint) {
e01402b1 1630 /* SRSMap is only defined if shadow sets are implemented */
f6771dbb 1631 if (srssets > 1)
49a89efb 1632 change_c0_srsmap(0xf << n*4, srs << n*4);
e01402b1
RB
1633 }
1634
1635 if (srs == 0) {
1636 /*
1637 * If no shadow set is selected then use the default handler
2a0b24f5 1638 * that does normal register saving and standard interrupt exit
e01402b1 1639 */
e01402b1
RB
1640 extern char except_vec_vi, except_vec_vi_lui;
1641 extern char except_vec_vi_ori, except_vec_vi_end;
c65a5480 1642 extern char rollback_except_vec_vi;
f94d9a8e 1643 char *vec_start = using_rollback_handler() ?
c65a5480 1644 &rollback_except_vec_vi : &except_vec_vi;
41c594ab
RB
1645#ifdef CONFIG_MIPS_MT_SMTC
1646 /*
1647 * We need to provide the SMTC vectored interrupt handler
1648 * not only with the address of the handler, but with the
1649 * Status.IM bit to be masked before going there.
1650 */
1651 extern char except_vec_vi_mori;
2a0b24f5
SH
1652#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1653 const int mori_offset = &except_vec_vi_mori - vec_start + 2;
1654#else
c65a5480 1655 const int mori_offset = &except_vec_vi_mori - vec_start;
2a0b24f5 1656#endif
41c594ab 1657#endif /* CONFIG_MIPS_MT_SMTC */
2a0b24f5
SH
1658#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1659 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1660 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1661#else
c65a5480
AN
1662 const int lui_offset = &except_vec_vi_lui - vec_start;
1663 const int ori_offset = &except_vec_vi_ori - vec_start;
2a0b24f5
SH
1664#endif
1665 const int handler_len = &except_vec_vi_end - vec_start;
e01402b1
RB
1666
1667 if (handler_len > VECTORSPACING) {
1668 /*
1669 * Sigh... panicing won't help as the console
1670 * is probably not configured :(
1671 */
49a89efb 1672 panic("VECTORSPACING too small");
e01402b1
RB
1673 }
1674
2a0b24f5
SH
1675 set_handler(((unsigned long)b - ebase), vec_start,
1676#ifdef CONFIG_CPU_MICROMIPS
1677 (handler_len - 1));
1678#else
1679 handler_len);
1680#endif
41c594ab 1681#ifdef CONFIG_MIPS_MT_SMTC
8e8a52ed
RB
1682 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1683
2a0b24f5
SH
1684 h = (u16 *)(b + mori_offset);
1685 *h = (0x100 << n);
41c594ab 1686#endif /* CONFIG_MIPS_MT_SMTC */
2a0b24f5
SH
1687 h = (u16 *)(b + lui_offset);
1688 *h = (handler >> 16) & 0xffff;
1689 h = (u16 *)(b + ori_offset);
1690 *h = (handler & 0xffff);
e0cee3ee
TB
1691 local_flush_icache_range((unsigned long)b,
1692 (unsigned long)(b+handler_len));
e01402b1
RB
1693 }
1694 else {
1695 /*
2a0b24f5
SH
1696 * In other cases jump directly to the interrupt handler. It
1697 * is the handler's responsibility to save registers if required
1698 * (eg hi/lo) and return from the exception using "eret".
e01402b1 1699 */
2a0b24f5
SH
1700 u32 insn;
1701
1702 h = (u16 *)b;
1703 /* j handler */
1704#ifdef CONFIG_CPU_MICROMIPS
1705 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1706#else
1707 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1708#endif
1709 h[0] = (insn >> 16) & 0xffff;
1710 h[1] = insn & 0xffff;
1711 h[2] = 0;
1712 h[3] = 0;
e0cee3ee
TB
1713 local_flush_icache_range((unsigned long)b,
1714 (unsigned long)(b+8));
1da177e4 1715 }
e01402b1 1716
1da177e4
LT
1717 return (void *)old_handler;
1718}
1719
ef300e42 1720void *set_vi_handler(int n, vi_handler_t addr)
e01402b1 1721{
ff3eab2a 1722 return set_vi_srs_handler(n, addr, 0);
e01402b1 1723}
f41ae0b2 1724
1da177e4
LT
1725extern void tlb_init(void);
1726
42f77542
RB
1727/*
1728 * Timer interrupt
1729 */
1730int cp0_compare_irq;
68b6352c 1731EXPORT_SYMBOL_GPL(cp0_compare_irq);
010c108d 1732int cp0_compare_irq_shift;
42f77542
RB
1733
1734/*
1735 * Performance counter IRQ or -1 if shared with timer
1736 */
1737int cp0_perfcount_irq;
1738EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1739
078a55fc 1740static int noulri;
bdc94eb4
CD
1741
1742static int __init ulri_disable(char *s)
1743{
1744 pr_info("Disabling ulri\n");
1745 noulri = 1;
1746
1747 return 1;
1748}
1749__setup("noulri", ulri_disable);
1750
078a55fc 1751void per_cpu_trap_init(bool is_boot_cpu)
1da177e4
LT
1752{
1753 unsigned int cpu = smp_processor_id();
1754 unsigned int status_set = ST0_CU0;
18d693b3 1755 unsigned int hwrena = cpu_hwrena_impl_bits;
41c594ab
RB
1756#ifdef CONFIG_MIPS_MT_SMTC
1757 int secondaryTC = 0;
1758 int bootTC = (cpu == 0);
1759
1760 /*
1761 * Only do per_cpu_trap_init() for first TC of Each VPE.
1762 * Note that this hack assumes that the SMTC init code
1763 * assigns TCs consecutively and in ascending order.
1764 */
1765
1766 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1767 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1768 secondaryTC = 1;
1769#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1770
1771 /*
1772 * Disable coprocessors and select 32-bit or 64-bit addressing
1773 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1774 * flag that some firmware may have left set and the TS bit (for
1775 * IP27). Set XX for ISA IV code to work.
1776 */
875d43e7 1777#ifdef CONFIG_64BIT
1da177e4
LT
1778 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1779#endif
adb37892 1780 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
1da177e4 1781 status_set |= ST0_XX;
bbaf238b
CD
1782 if (cpu_has_dsp)
1783 status_set |= ST0_MX;
1784
b38c7399 1785 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
1da177e4
LT
1786 status_set);
1787
18d693b3
KC
1788 if (cpu_has_mips_r2)
1789 hwrena |= 0x0000000f;
a3692020 1790
18d693b3
KC
1791 if (!noulri && cpu_has_userlocal)
1792 hwrena |= (1 << 29);
a3692020 1793
18d693b3
KC
1794 if (hwrena)
1795 write_c0_hwrena(hwrena);
e01402b1 1796
41c594ab
RB
1797#ifdef CONFIG_MIPS_MT_SMTC
1798 if (!secondaryTC) {
1799#endif /* CONFIG_MIPS_MT_SMTC */
1800
e01402b1 1801 if (cpu_has_veic || cpu_has_vint) {
9fb4c2b9 1802 unsigned long sr = set_c0_status(ST0_BEV);
49a89efb 1803 write_c0_ebase(ebase);
9fb4c2b9 1804 write_c0_status(sr);
e01402b1 1805 /* Setting vector spacing enables EI/VI mode */
49a89efb 1806 change_c0_intctl(0x3e0, VECTORSPACING);
e01402b1 1807 }
d03d0a57
RB
1808 if (cpu_has_divec) {
1809 if (cpu_has_mipsmt) {
1810 unsigned int vpflags = dvpe();
1811 set_c0_cause(CAUSEF_IV);
1812 evpe(vpflags);
1813 } else
1814 set_c0_cause(CAUSEF_IV);
1815 }
3b1d4ed5
RB
1816
1817 /*
1818 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1819 *
1820 * o read IntCtl.IPTI to determine the timer interrupt
1821 * o read IntCtl.IPPCI to determine the performance counter interrupt
1822 */
1823 if (cpu_has_mips_r2) {
010c108d
DV
1824 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1825 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1826 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
c3e838a2 1827 if (cp0_perfcount_irq == cp0_compare_irq)
3b1d4ed5 1828 cp0_perfcount_irq = -1;
c3e838a2
CD
1829 } else {
1830 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
c6a4ebb9 1831 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
c3e838a2 1832 cp0_perfcount_irq = -1;
3b1d4ed5
RB
1833 }
1834
41c594ab
RB
1835#ifdef CONFIG_MIPS_MT_SMTC
1836 }
1837#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4 1838
48c4ac97
DD
1839 if (!cpu_data[cpu].asid_cache)
1840 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1da177e4
LT
1841
1842 atomic_inc(&init_mm.mm_count);
1843 current->active_mm = &init_mm;
1844 BUG_ON(current->mm);
1845 enter_lazy_tlb(&init_mm, current);
1846
41c594ab
RB
1847#ifdef CONFIG_MIPS_MT_SMTC
1848 if (bootTC) {
1849#endif /* CONFIG_MIPS_MT_SMTC */
6650df3c
DD
1850 /* Boot CPU's cache setup in setup_arch(). */
1851 if (!is_boot_cpu)
1852 cpu_cache_init();
41c594ab
RB
1853 tlb_init();
1854#ifdef CONFIG_MIPS_MT_SMTC
6a05888d
RB
1855 } else if (!secondaryTC) {
1856 /*
1857 * First TC in non-boot VPE must do subset of tlb_init()
1858 * for MMU countrol registers.
1859 */
1860 write_c0_pagemask(PM_DEFAULT_MASK);
1861 write_c0_wired(0);
41c594ab
RB
1862 }
1863#endif /* CONFIG_MIPS_MT_SMTC */
3d8bfdd0 1864 TLBMISS_HANDLER_SETUP();
1da177e4
LT
1865}
1866
e01402b1 1867/* Install CPU exception handler */
078a55fc 1868void set_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1 1869{
2a0b24f5
SH
1870#ifdef CONFIG_CPU_MICROMIPS
1871 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
1872#else
e01402b1 1873 memcpy((void *)(ebase + offset), addr, size);
2a0b24f5 1874#endif
e0cee3ee 1875 local_flush_icache_range(ebase + offset, ebase + offset + size);
e01402b1
RB
1876}
1877
078a55fc 1878static char panic_null_cerr[] =
641e97f3
RB
1879 "Trying to set NULL cache error exception handler";
1880
42fe7ee3
RB
1881/*
1882 * Install uncached CPU exception handler.
1883 * This is suitable only for the cache error exception which is the only
1884 * exception handler that is being run uncached.
1885 */
078a55fc 1886void set_uncached_handler(unsigned long offset, void *addr,
234fcd14 1887 unsigned long size)
e01402b1 1888{
4f81b01a 1889 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
e01402b1 1890
641e97f3
RB
1891 if (!addr)
1892 panic(panic_null_cerr);
1893
e01402b1
RB
1894 memcpy((void *)(uncached_ebase + offset), addr, size);
1895}
1896
5b10496b
AN
1897static int __initdata rdhwr_noopt;
1898static int __init set_rdhwr_noopt(char *str)
1899{
1900 rdhwr_noopt = 1;
1901 return 1;
1902}
1903
1904__setup("rdhwr_noopt", set_rdhwr_noopt);
1905
1da177e4
LT
1906void __init trap_init(void)
1907{
2a0b24f5 1908 extern char except_vec3_generic;
1da177e4 1909 extern char except_vec4;
2a0b24f5 1910 extern char except_vec3_r4000;
1da177e4 1911 unsigned long i;
c65a5480
AN
1912
1913 check_wait();
1da177e4 1914
88547001
JW
1915#if defined(CONFIG_KGDB)
1916 if (kgdb_early_setup)
70342287 1917 return; /* Already done */
88547001
JW
1918#endif
1919
9fb4c2b9
CD
1920 if (cpu_has_veic || cpu_has_vint) {
1921 unsigned long size = 0x200 + VECTORSPACING*64;
1922 ebase = (unsigned long)
1923 __alloc_bootmem(size, 1 << fls(size), 0);
1924 } else {
9843b030
SL
1925#ifdef CONFIG_KVM_GUEST
1926#define KVM_GUEST_KSEG0 0x40000000
1927 ebase = KVM_GUEST_KSEG0;
1928#else
1929 ebase = CKSEG0;
1930#endif
566f74f6
DD
1931 if (cpu_has_mips_r2)
1932 ebase += (read_c0_ebase() & 0x3ffff000);
1933 }
e01402b1 1934
c6213c6c
SH
1935 if (cpu_has_mmips) {
1936 unsigned int config3 = read_c0_config3();
1937
1938 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
1939 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
1940 else
1941 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
1942 }
1943
6fb97eff
KC
1944 if (board_ebase_setup)
1945 board_ebase_setup();
6650df3c 1946 per_cpu_trap_init(true);
1da177e4
LT
1947
1948 /*
1949 * Copy the generic exception handlers to their final destination.
1950 * This will be overriden later as suitable for a particular
1951 * configuration.
1952 */
e01402b1 1953 set_handler(0x180, &except_vec3_generic, 0x80);
1da177e4
LT
1954
1955 /*
1956 * Setup default vectors
1957 */
1958 for (i = 0; i <= 31; i++)
1959 set_except_vector(i, handle_reserved);
1960
1961 /*
1962 * Copy the EJTAG debug exception vector handler code to it's final
1963 * destination.
1964 */
e01402b1 1965 if (cpu_has_ejtag && board_ejtag_handler_setup)
49a89efb 1966 board_ejtag_handler_setup();
1da177e4
LT
1967
1968 /*
1969 * Only some CPUs have the watch exceptions.
1970 */
1971 if (cpu_has_watch)
1972 set_except_vector(23, handle_watch);
1973
1974 /*
e01402b1 1975 * Initialise interrupt handlers
1da177e4 1976 */
e01402b1
RB
1977 if (cpu_has_veic || cpu_has_vint) {
1978 int nvec = cpu_has_veic ? 64 : 8;
1979 for (i = 0; i < nvec; i++)
ff3eab2a 1980 set_vi_handler(i, NULL);
e01402b1
RB
1981 }
1982 else if (cpu_has_divec)
1983 set_handler(0x200, &except_vec4, 0x8);
1da177e4
LT
1984
1985 /*
1986 * Some CPUs can enable/disable for cache parity detection, but does
1987 * it different ways.
1988 */
1989 parity_protection_init();
1990
1991 /*
1992 * The Data Bus Errors / Instruction Bus Errors are signaled
1993 * by external hardware. Therefore these two exceptions
1994 * may have board specific handlers.
1995 */
1996 if (board_be_init)
1997 board_be_init();
1998
f94d9a8e
RB
1999 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
2000 : handle_int);
1da177e4
LT
2001 set_except_vector(1, handle_tlbm);
2002 set_except_vector(2, handle_tlbl);
2003 set_except_vector(3, handle_tlbs);
2004
2005 set_except_vector(4, handle_adel);
2006 set_except_vector(5, handle_ades);
2007
2008 set_except_vector(6, handle_ibe);
2009 set_except_vector(7, handle_dbe);
2010
2011 set_except_vector(8, handle_sys);
2012 set_except_vector(9, handle_bp);
5b10496b
AN
2013 set_except_vector(10, rdhwr_noopt ? handle_ri :
2014 (cpu_has_vtag_icache ?
2015 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
1da177e4
LT
2016 set_except_vector(11, handle_cpu);
2017 set_except_vector(12, handle_ov);
2018 set_except_vector(13, handle_tr);
1da177e4 2019
10cc3529
RB
2020 if (current_cpu_type() == CPU_R6000 ||
2021 current_cpu_type() == CPU_R6000A) {
1da177e4
LT
2022 /*
2023 * The R6000 is the only R-series CPU that features a machine
2024 * check exception (similar to the R4000 cache error) and
2025 * unaligned ldc1/sdc1 exception. The handlers have not been
70342287 2026 * written yet. Well, anyway there is no R6000 machine on the
1da177e4
LT
2027 * current list of targets for Linux/MIPS.
2028 * (Duh, crap, there is someone with a triple R6k machine)
2029 */
2030 //set_except_vector(14, handle_mc);
2031 //set_except_vector(15, handle_ndc);
2032 }
2033
e01402b1
RB
2034
2035 if (board_nmi_handler_setup)
2036 board_nmi_handler_setup();
2037
e50c0a8f
RB
2038 if (cpu_has_fpu && !cpu_has_nofpuex)
2039 set_except_vector(15, handle_fpe);
2040
75b5b5e0 2041 set_except_vector(16, handle_ftlb);
e50c0a8f
RB
2042 set_except_vector(22, handle_mdmx);
2043
2044 if (cpu_has_mcheck)
2045 set_except_vector(24, handle_mcheck);
2046
340ee4b9
RB
2047 if (cpu_has_mipsmt)
2048 set_except_vector(25, handle_mt);
2049
acaec427 2050 set_except_vector(26, handle_dsp);
e50c0a8f 2051
fcbf1dfd
DD
2052 if (board_cache_error_setup)
2053 board_cache_error_setup();
2054
e50c0a8f
RB
2055 if (cpu_has_vce)
2056 /* Special exception: R4[04]00 uses also the divec space. */
2a0b24f5 2057 set_handler(0x180, &except_vec3_r4000, 0x100);
e50c0a8f 2058 else if (cpu_has_4kex)
2a0b24f5 2059 set_handler(0x180, &except_vec3_generic, 0x80);
e50c0a8f 2060 else
2a0b24f5 2061 set_handler(0x080, &except_vec3_generic, 0x80);
e50c0a8f 2062
e0cee3ee 2063 local_flush_icache_range(ebase, ebase + 0x400);
0510617b
TB
2064
2065 sort_extable(__start___dbe_table, __stop___dbe_table);
69f3a7de 2066
4483b159 2067 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
1da177e4 2068}