MIPS: dsp: Support toolchains without DSP ASE and microMIPS.
[linux-2.6-block.git] / arch / mips / include / asm / mipsregs.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
a3692020 10 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
4194318c 11 * Copyright (C) 2003, 2004 Maciej W. Rozycki
1da177e4
LT
12 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
1da177e4
LT
16#include <linux/linkage.h>
17#include <asm/hazards.h>
9267a30d 18#include <asm/war.h>
1da177e4
LT
19
20/*
21 * The following macros are especially useful for __asm__
22 * inline assembler.
23 */
24#ifndef __STR
25#define __STR(x) #x
26#endif
27#ifndef STR
28#define STR(x) __STR(x)
29#endif
30
31/*
32 * Configure language
33 */
34#ifdef __ASSEMBLY__
35#define _ULCAST_
36#else
37#define _ULCAST_ (unsigned long)
38#endif
39
40/*
41 * Coprocessor 0 register names
42 */
43#define CP0_INDEX $0
44#define CP0_RANDOM $1
45#define CP0_ENTRYLO0 $2
46#define CP0_ENTRYLO1 $3
47#define CP0_CONF $3
48#define CP0_CONTEXT $4
49#define CP0_PAGEMASK $5
50#define CP0_WIRED $6
51#define CP0_INFO $7
52#define CP0_BADVADDR $8
53#define CP0_COUNT $9
54#define CP0_ENTRYHI $10
55#define CP0_COMPARE $11
56#define CP0_STATUS $12
57#define CP0_CAUSE $13
58#define CP0_EPC $14
59#define CP0_PRID $15
60#define CP0_CONFIG $16
61#define CP0_LLADDR $17
62#define CP0_WATCHLO $18
63#define CP0_WATCHHI $19
64#define CP0_XCONTEXT $20
65#define CP0_FRAMEMASK $21
66#define CP0_DIAGNOSTIC $22
67#define CP0_DEBUG $23
68#define CP0_DEPC $24
69#define CP0_PERFORMANCE $25
70#define CP0_ECC $26
71#define CP0_CACHEERR $27
72#define CP0_TAGLO $28
73#define CP0_TAGHI $29
74#define CP0_ERROREPC $30
75#define CP0_DESAVE $31
76
77/*
78 * R4640/R4650 cp0 register names. These registers are listed
79 * here only for completeness; without MMU these CPUs are not useable
80 * by Linux. A future ELKS port might take make Linux run on them
81 * though ...
82 */
83#define CP0_IBASE $0
84#define CP0_IBOUND $1
85#define CP0_DBASE $2
86#define CP0_DBOUND $3
87#define CP0_CALG $17
88#define CP0_IWATCH $18
89#define CP0_DWATCH $19
90
91/*
92 * Coprocessor 0 Set 1 register names
93 */
94#define CP0_S1_DERRADDR0 $26
95#define CP0_S1_DERRADDR1 $27
96#define CP0_S1_INTCONTROL $20
97
7a0fc58c
RB
98/*
99 * Coprocessor 0 Set 2 register names
100 */
101#define CP0_S2_SRSCTL $12 /* MIPSR2 */
102
103/*
104 * Coprocessor 0 Set 3 register names
105 */
106#define CP0_S3_SRSMAP $12 /* MIPSR2 */
107
1da177e4
LT
108/*
109 * TX39 Series
110 */
111#define CP0_TX39_CACHE $7
112
113/*
114 * Coprocessor 1 (FPU) register names
115 */
116#define CP1_REVISION $0
117#define CP1_STATUS $31
118
119/*
120 * FPU Status Register Values
121 */
122/*
123 * Status Register Values
124 */
125
126#define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
127#define FPU_CSR_COND 0x00800000 /* $fcc0 */
128#define FPU_CSR_COND0 0x00800000 /* $fcc0 */
129#define FPU_CSR_COND1 0x02000000 /* $fcc1 */
130#define FPU_CSR_COND2 0x04000000 /* $fcc2 */
131#define FPU_CSR_COND3 0x08000000 /* $fcc3 */
132#define FPU_CSR_COND4 0x10000000 /* $fcc4 */
133#define FPU_CSR_COND5 0x20000000 /* $fcc5 */
134#define FPU_CSR_COND6 0x40000000 /* $fcc6 */
135#define FPU_CSR_COND7 0x80000000 /* $fcc7 */
136
95e8f634
SM
137/*
138 * Bits 18 - 20 of the FPU Status Register will be read as 0,
139 * and should be written as zero.
140 */
141#define FPU_CSR_RSVD 0x001c0000
142
1da177e4
LT
143/*
144 * X the exception cause indicator
145 * E the exception enable
146 * S the sticky/flag bit
147*/
148#define FPU_CSR_ALL_X 0x0003f000
149#define FPU_CSR_UNI_X 0x00020000
150#define FPU_CSR_INV_X 0x00010000
151#define FPU_CSR_DIV_X 0x00008000
152#define FPU_CSR_OVF_X 0x00004000
153#define FPU_CSR_UDF_X 0x00002000
154#define FPU_CSR_INE_X 0x00001000
155
156#define FPU_CSR_ALL_E 0x00000f80
157#define FPU_CSR_INV_E 0x00000800
158#define FPU_CSR_DIV_E 0x00000400
159#define FPU_CSR_OVF_E 0x00000200
160#define FPU_CSR_UDF_E 0x00000100
161#define FPU_CSR_INE_E 0x00000080
162
163#define FPU_CSR_ALL_S 0x0000007c
164#define FPU_CSR_INV_S 0x00000040
165#define FPU_CSR_DIV_S 0x00000020
166#define FPU_CSR_OVF_S 0x00000010
167#define FPU_CSR_UDF_S 0x00000008
168#define FPU_CSR_INE_S 0x00000004
169
95e8f634
SM
170/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
171#define FPU_CSR_RM 0x00000003
1da177e4
LT
172#define FPU_CSR_RN 0x0 /* nearest */
173#define FPU_CSR_RZ 0x1 /* towards zero */
174#define FPU_CSR_RU 0x2 /* towards +Infinity */
175#define FPU_CSR_RD 0x3 /* towards -Infinity */
176
177
178/*
179 * Values for PageMask register
180 */
181#ifdef CONFIG_CPU_VR41XX
182
183/* Why doesn't stupidity hurt ... */
184
185#define PM_1K 0x00000000
186#define PM_4K 0x00001800
187#define PM_16K 0x00007800
188#define PM_64K 0x0001f800
189#define PM_256K 0x0007f800
190
191#else
192
193#define PM_4K 0x00000000
c52399be 194#define PM_8K 0x00002000
1da177e4 195#define PM_16K 0x00006000
c52399be 196#define PM_32K 0x0000e000
1da177e4 197#define PM_64K 0x0001e000
c52399be 198#define PM_128K 0x0003e000
1da177e4 199#define PM_256K 0x0007e000
c52399be 200#define PM_512K 0x000fe000
1da177e4 201#define PM_1M 0x001fe000
c52399be 202#define PM_2M 0x003fe000
1da177e4 203#define PM_4M 0x007fe000
c52399be 204#define PM_8M 0x00ffe000
1da177e4 205#define PM_16M 0x01ffe000
c52399be 206#define PM_32M 0x03ffe000
1da177e4
LT
207#define PM_64M 0x07ffe000
208#define PM_256M 0x1fffe000
542c1020 209#define PM_1G 0x7fffe000
1da177e4
LT
210
211#endif
212
213/*
214 * Default page size for a given kernel configuration
215 */
216#ifdef CONFIG_PAGE_SIZE_4KB
217#define PM_DEFAULT_MASK PM_4K
c52399be
RB
218#elif defined(CONFIG_PAGE_SIZE_8KB)
219#define PM_DEFAULT_MASK PM_8K
1da177e4
LT
220#elif defined(CONFIG_PAGE_SIZE_16KB)
221#define PM_DEFAULT_MASK PM_16K
c52399be
RB
222#elif defined(CONFIG_PAGE_SIZE_32KB)
223#define PM_DEFAULT_MASK PM_32K
1da177e4
LT
224#elif defined(CONFIG_PAGE_SIZE_64KB)
225#define PM_DEFAULT_MASK PM_64K
226#else
227#error Bad page size configuration!
228#endif
229
dd794392
DD
230/*
231 * Default huge tlb size for a given kernel configuration
232 */
233#ifdef CONFIG_PAGE_SIZE_4KB
234#define PM_HUGE_MASK PM_1M
235#elif defined(CONFIG_PAGE_SIZE_8KB)
236#define PM_HUGE_MASK PM_4M
237#elif defined(CONFIG_PAGE_SIZE_16KB)
238#define PM_HUGE_MASK PM_16M
239#elif defined(CONFIG_PAGE_SIZE_32KB)
240#define PM_HUGE_MASK PM_64M
241#elif defined(CONFIG_PAGE_SIZE_64KB)
242#define PM_HUGE_MASK PM_256M
aa1762f4 243#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
dd794392
DD
244#error Bad page size configuration for hugetlbfs!
245#endif
1da177e4
LT
246
247/*
248 * Values used for computation of new tlb entries
249 */
250#define PL_4K 12
251#define PL_16K 14
252#define PL_64K 16
253#define PL_256K 18
254#define PL_1M 20
255#define PL_4M 22
256#define PL_16M 24
257#define PL_64M 26
258#define PL_256M 28
259
9fe2e9d6
DD
260/*
261 * PageGrain bits
262 */
263#define PG_RIE (_ULCAST_(1) << 31)
264#define PG_XIE (_ULCAST_(1) << 30)
265#define PG_ELPA (_ULCAST_(1) << 29)
266#define PG_ESP (_ULCAST_(1) << 28)
267
1da177e4
LT
268/*
269 * R4x00 interrupt enable / cause bits
270 */
271#define IE_SW0 (_ULCAST_(1) << 8)
272#define IE_SW1 (_ULCAST_(1) << 9)
273#define IE_IRQ0 (_ULCAST_(1) << 10)
274#define IE_IRQ1 (_ULCAST_(1) << 11)
275#define IE_IRQ2 (_ULCAST_(1) << 12)
276#define IE_IRQ3 (_ULCAST_(1) << 13)
277#define IE_IRQ4 (_ULCAST_(1) << 14)
278#define IE_IRQ5 (_ULCAST_(1) << 15)
279
280/*
281 * R4x00 interrupt cause bits
282 */
283#define C_SW0 (_ULCAST_(1) << 8)
284#define C_SW1 (_ULCAST_(1) << 9)
285#define C_IRQ0 (_ULCAST_(1) << 10)
286#define C_IRQ1 (_ULCAST_(1) << 11)
287#define C_IRQ2 (_ULCAST_(1) << 12)
288#define C_IRQ3 (_ULCAST_(1) << 13)
289#define C_IRQ4 (_ULCAST_(1) << 14)
290#define C_IRQ5 (_ULCAST_(1) << 15)
291
292/*
293 * Bitfields in the R4xx0 cp0 status register
294 */
295#define ST0_IE 0x00000001
296#define ST0_EXL 0x00000002
297#define ST0_ERL 0x00000004
298#define ST0_KSU 0x00000018
299# define KSU_USER 0x00000010
300# define KSU_SUPERVISOR 0x00000008
301# define KSU_KERNEL 0x00000000
302#define ST0_UX 0x00000020
303#define ST0_SX 0x00000040
304#define ST0_KX 0x00000080
305#define ST0_DE 0x00010000
306#define ST0_CE 0x00020000
307
308/*
309 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
310 * cacheops in userspace. This bit exists only on RM7000 and RM9000
311 * processors.
312 */
313#define ST0_CO 0x08000000
314
315/*
316 * Bitfields in the R[23]000 cp0 status register.
317 */
318#define ST0_IEC 0x00000001
319#define ST0_KUC 0x00000002
320#define ST0_IEP 0x00000004
321#define ST0_KUP 0x00000008
322#define ST0_IEO 0x00000010
323#define ST0_KUO 0x00000020
324/* bits 6 & 7 are reserved on R[23]000 */
325#define ST0_ISC 0x00010000
326#define ST0_SWC 0x00020000
327#define ST0_CM 0x00080000
328
329/*
330 * Bits specific to the R4640/R4650
331 */
332#define ST0_UM (_ULCAST_(1) << 4)
333#define ST0_IL (_ULCAST_(1) << 23)
334#define ST0_DL (_ULCAST_(1) << 24)
335
e50c0a8f 336/*
3301edcb 337 * Enable the MIPS MDMX and DSP ASEs
e50c0a8f
RB
338 */
339#define ST0_MX 0x01000000
340
1da177e4
LT
341/*
342 * Bitfields in the TX39 family CP0 Configuration Register 3
343 */
344#define TX39_CONF_ICS_SHIFT 19
345#define TX39_CONF_ICS_MASK 0x00380000
346#define TX39_CONF_ICS_1KB 0x00000000
347#define TX39_CONF_ICS_2KB 0x00080000
348#define TX39_CONF_ICS_4KB 0x00100000
349#define TX39_CONF_ICS_8KB 0x00180000
350#define TX39_CONF_ICS_16KB 0x00200000
351
352#define TX39_CONF_DCS_SHIFT 16
353#define TX39_CONF_DCS_MASK 0x00070000
354#define TX39_CONF_DCS_1KB 0x00000000
355#define TX39_CONF_DCS_2KB 0x00010000
356#define TX39_CONF_DCS_4KB 0x00020000
357#define TX39_CONF_DCS_8KB 0x00030000
358#define TX39_CONF_DCS_16KB 0x00040000
359
360#define TX39_CONF_CWFON 0x00004000
361#define TX39_CONF_WBON 0x00002000
362#define TX39_CONF_RF_SHIFT 10
363#define TX39_CONF_RF_MASK 0x00000c00
364#define TX39_CONF_DOZE 0x00000200
365#define TX39_CONF_HALT 0x00000100
366#define TX39_CONF_LOCK 0x00000080
367#define TX39_CONF_ICE 0x00000020
368#define TX39_CONF_DCE 0x00000010
369#define TX39_CONF_IRSIZE_SHIFT 2
370#define TX39_CONF_IRSIZE_MASK 0x0000000c
371#define TX39_CONF_DRSIZE_SHIFT 0
372#define TX39_CONF_DRSIZE_MASK 0x00000003
373
374/*
375 * Status register bits available in all MIPS CPUs.
376 */
377#define ST0_IM 0x0000ff00
378#define STATUSB_IP0 8
379#define STATUSF_IP0 (_ULCAST_(1) << 8)
380#define STATUSB_IP1 9
381#define STATUSF_IP1 (_ULCAST_(1) << 9)
382#define STATUSB_IP2 10
383#define STATUSF_IP2 (_ULCAST_(1) << 10)
384#define STATUSB_IP3 11
385#define STATUSF_IP3 (_ULCAST_(1) << 11)
386#define STATUSB_IP4 12
387#define STATUSF_IP4 (_ULCAST_(1) << 12)
388#define STATUSB_IP5 13
389#define STATUSF_IP5 (_ULCAST_(1) << 13)
390#define STATUSB_IP6 14
391#define STATUSF_IP6 (_ULCAST_(1) << 14)
392#define STATUSB_IP7 15
393#define STATUSF_IP7 (_ULCAST_(1) << 15)
394#define STATUSB_IP8 0
395#define STATUSF_IP8 (_ULCAST_(1) << 0)
396#define STATUSB_IP9 1
397#define STATUSF_IP9 (_ULCAST_(1) << 1)
398#define STATUSB_IP10 2
399#define STATUSF_IP10 (_ULCAST_(1) << 2)
400#define STATUSB_IP11 3
401#define STATUSF_IP11 (_ULCAST_(1) << 3)
402#define STATUSB_IP12 4
403#define STATUSF_IP12 (_ULCAST_(1) << 4)
404#define STATUSB_IP13 5
405#define STATUSF_IP13 (_ULCAST_(1) << 5)
406#define STATUSB_IP14 6
407#define STATUSF_IP14 (_ULCAST_(1) << 6)
408#define STATUSB_IP15 7
409#define STATUSF_IP15 (_ULCAST_(1) << 7)
410#define ST0_CH 0x00040000
96ffa02d 411#define ST0_NMI 0x00080000
1da177e4
LT
412#define ST0_SR 0x00100000
413#define ST0_TS 0x00200000
414#define ST0_BEV 0x00400000
415#define ST0_RE 0x02000000
416#define ST0_FR 0x04000000
417#define ST0_CU 0xf0000000
418#define ST0_CU0 0x10000000
419#define ST0_CU1 0x20000000
420#define ST0_CU2 0x40000000
421#define ST0_CU3 0x80000000
422#define ST0_XX 0x80000000 /* MIPS IV naming */
423
010c108d
DV
424/*
425 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
426 *
427 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
428 */
429#define INTCTLB_IPPCI 26
430#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
431#define INTCTLB_IPTI 29
432#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
433
1da177e4
LT
434/*
435 * Bitfields and bit numbers in the coprocessor 0 cause register.
436 *
437 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
438 */
439#define CAUSEB_EXCCODE 2
440#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
441#define CAUSEB_IP 8
442#define CAUSEF_IP (_ULCAST_(255) << 8)
443#define CAUSEB_IP0 8
444#define CAUSEF_IP0 (_ULCAST_(1) << 8)
445#define CAUSEB_IP1 9
446#define CAUSEF_IP1 (_ULCAST_(1) << 9)
447#define CAUSEB_IP2 10
448#define CAUSEF_IP2 (_ULCAST_(1) << 10)
449#define CAUSEB_IP3 11
450#define CAUSEF_IP3 (_ULCAST_(1) << 11)
451#define CAUSEB_IP4 12
452#define CAUSEF_IP4 (_ULCAST_(1) << 12)
453#define CAUSEB_IP5 13
454#define CAUSEF_IP5 (_ULCAST_(1) << 13)
455#define CAUSEB_IP6 14
456#define CAUSEF_IP6 (_ULCAST_(1) << 14)
457#define CAUSEB_IP7 15
458#define CAUSEF_IP7 (_ULCAST_(1) << 15)
459#define CAUSEB_IV 23
460#define CAUSEF_IV (_ULCAST_(1) << 23)
da4b62cd
AC
461#define CAUSEB_PCI 26
462#define CAUSEF_PCI (_ULCAST_(1) << 26)
1da177e4
LT
463#define CAUSEB_CE 28
464#define CAUSEF_CE (_ULCAST_(3) << 28)
010c108d
DV
465#define CAUSEB_TI 30
466#define CAUSEF_TI (_ULCAST_(1) << 30)
1da177e4
LT
467#define CAUSEB_BD 31
468#define CAUSEF_BD (_ULCAST_(1) << 31)
469
470/*
471 * Bits in the coprocessor 0 config register.
472 */
473/* Generic bits. */
474#define CONF_CM_CACHABLE_NO_WA 0
475#define CONF_CM_CACHABLE_WA 1
476#define CONF_CM_UNCACHED 2
477#define CONF_CM_CACHABLE_NONCOHERENT 3
478#define CONF_CM_CACHABLE_CE 4
479#define CONF_CM_CACHABLE_COW 5
480#define CONF_CM_CACHABLE_CUW 6
481#define CONF_CM_CACHABLE_ACCELERATED 7
482#define CONF_CM_CMASK 7
483#define CONF_BE (_ULCAST_(1) << 15)
484
485/* Bits common to various processors. */
486#define CONF_CU (_ULCAST_(1) << 3)
487#define CONF_DB (_ULCAST_(1) << 4)
488#define CONF_IB (_ULCAST_(1) << 5)
489#define CONF_DC (_ULCAST_(7) << 6)
490#define CONF_IC (_ULCAST_(7) << 9)
491#define CONF_EB (_ULCAST_(1) << 13)
492#define CONF_EM (_ULCAST_(1) << 14)
493#define CONF_SM (_ULCAST_(1) << 16)
494#define CONF_SC (_ULCAST_(1) << 17)
495#define CONF_EW (_ULCAST_(3) << 18)
496#define CONF_EP (_ULCAST_(15)<< 24)
497#define CONF_EC (_ULCAST_(7) << 28)
498#define CONF_CM (_ULCAST_(1) << 31)
499
500/* Bits specific to the R4xx0. */
501#define R4K_CONF_SW (_ULCAST_(1) << 20)
502#define R4K_CONF_SS (_ULCAST_(1) << 21)
e20368d5 503#define R4K_CONF_SB (_ULCAST_(3) << 22)
1da177e4
LT
504
505/* Bits specific to the R5000. */
506#define R5K_CONF_SE (_ULCAST_(1) << 12)
507#define R5K_CONF_SS (_ULCAST_(3) << 20)
508
ba5187db 509/* Bits specific to the RM7000. */
c6ad7b7d
MR
510#define RM7K_CONF_SE (_ULCAST_(1) << 3)
511#define RM7K_CONF_TE (_ULCAST_(1) << 12)
512#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
513#define RM7K_CONF_TC (_ULCAST_(1) << 17)
514#define RM7K_CONF_SI (_ULCAST_(3) << 20)
515#define RM7K_CONF_SC (_ULCAST_(1) << 31)
ba5187db 516
1da177e4
LT
517/* Bits specific to the R10000. */
518#define R10K_CONF_DN (_ULCAST_(3) << 3)
519#define R10K_CONF_CT (_ULCAST_(1) << 5)
520#define R10K_CONF_PE (_ULCAST_(1) << 6)
521#define R10K_CONF_PM (_ULCAST_(3) << 7)
522#define R10K_CONF_EC (_ULCAST_(15)<< 9)
523#define R10K_CONF_SB (_ULCAST_(1) << 13)
524#define R10K_CONF_SK (_ULCAST_(1) << 14)
525#define R10K_CONF_SS (_ULCAST_(7) << 16)
526#define R10K_CONF_SC (_ULCAST_(7) << 19)
527#define R10K_CONF_DC (_ULCAST_(7) << 26)
528#define R10K_CONF_IC (_ULCAST_(7) << 29)
529
530/* Bits specific to the VR41xx. */
531#define VR41_CONF_CS (_ULCAST_(1) << 12)
2874fe55 532#define VR41_CONF_P4K (_ULCAST_(1) << 13)
4e8ab361 533#define VR41_CONF_BP (_ULCAST_(1) << 16)
1da177e4
LT
534#define VR41_CONF_M16 (_ULCAST_(1) << 20)
535#define VR41_CONF_AD (_ULCAST_(1) << 23)
536
537/* Bits specific to the R30xx. */
538#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
539#define R30XX_CONF_REV (_ULCAST_(1) << 22)
540#define R30XX_CONF_AC (_ULCAST_(1) << 23)
541#define R30XX_CONF_RF (_ULCAST_(1) << 24)
542#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
543#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
544#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
545#define R30XX_CONF_SB (_ULCAST_(1) << 30)
546#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
547
548/* Bits specific to the TX49. */
549#define TX49_CONF_DC (_ULCAST_(1) << 16)
550#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
551#define TX49_CONF_HALT (_ULCAST_(1) << 18)
552#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
553
554/* Bits specific to the MIPS32/64 PRA. */
555#define MIPS_CONF_MT (_ULCAST_(7) << 7)
556#define MIPS_CONF_AR (_ULCAST_(7) << 10)
557#define MIPS_CONF_AT (_ULCAST_(3) << 13)
558#define MIPS_CONF_M (_ULCAST_(1) << 31)
559
4194318c
RB
560/*
561 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
562 */
563#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
564#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
565#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
566#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
567#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
568#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
569#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
570#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
571#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
572#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
573#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
574#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
575#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
576#define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
577
578#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
579#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
580#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
581#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
582#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
583#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
584#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
585#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
586
587#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
588#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
8f40611d 589#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
4194318c
RB
590#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
591#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
592#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
593#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
e50c0a8f 594#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
ee80f7c7 595#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
b2ab4f08 596#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
a3692020 597#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
f8fa4811 598#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
4194318c 599
1b362e3e
DD
600#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
601#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
602#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
603
006a851b
SH
604#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
605
4b3e975e
RB
606#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
607
9267a30d
MSJ
608#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
609
610
4194318c
RB
611/*
612 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
613 */
614#define MIPS_FPIR_S (_ULCAST_(1) << 16)
615#define MIPS_FPIR_D (_ULCAST_(1) << 17)
616#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
617#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
618#define MIPS_FPIR_W (_ULCAST_(1) << 20)
619#define MIPS_FPIR_L (_ULCAST_(1) << 21)
620#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
621
1da177e4
LT
622#ifndef __ASSEMBLY__
623
624/*
625 * Functions to access the R10000 performance counters. These are basically
626 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
627 * performance counter number encoded into bits 1 ... 5 of the instruction.
628 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
629 * disassembler these will look like an access to sel 0 or 1.
630 */
631#define read_r10k_perf_cntr(counter) \
632({ \
633 unsigned int __res; \
634 __asm__ __volatile__( \
635 "mfpc\t%0, %1" \
636 : "=r" (__res) \
637 : "i" (counter)); \
638 \
639 __res; \
640})
641
642#define write_r10k_perf_cntr(counter,val) \
643do { \
644 __asm__ __volatile__( \
645 "mtpc\t%0, %1" \
646 : \
647 : "r" (val), "i" (counter)); \
648} while (0)
649
650#define read_r10k_perf_event(counter) \
651({ \
652 unsigned int __res; \
653 __asm__ __volatile__( \
654 "mfps\t%0, %1" \
655 : "=r" (__res) \
656 : "i" (counter)); \
657 \
658 __res; \
659})
660
661#define write_r10k_perf_cntl(counter,val) \
662do { \
663 __asm__ __volatile__( \
664 "mtps\t%0, %1" \
665 : \
666 : "r" (val), "i" (counter)); \
667} while (0)
668
669
670/*
671 * Macros to access the system control coprocessor
672 */
673
674#define __read_32bit_c0_register(source, sel) \
675({ int __res; \
676 if (sel == 0) \
677 __asm__ __volatile__( \
678 "mfc0\t%0, " #source "\n\t" \
679 : "=r" (__res)); \
680 else \
681 __asm__ __volatile__( \
682 ".set\tmips32\n\t" \
683 "mfc0\t%0, " #source ", " #sel "\n\t" \
684 ".set\tmips0\n\t" \
685 : "=r" (__res)); \
686 __res; \
687})
688
689#define __read_64bit_c0_register(source, sel) \
690({ unsigned long long __res; \
691 if (sizeof(unsigned long) == 4) \
692 __res = __read_64bit_c0_split(source, sel); \
693 else if (sel == 0) \
694 __asm__ __volatile__( \
695 ".set\tmips3\n\t" \
696 "dmfc0\t%0, " #source "\n\t" \
697 ".set\tmips0" \
698 : "=r" (__res)); \
699 else \
700 __asm__ __volatile__( \
701 ".set\tmips64\n\t" \
702 "dmfc0\t%0, " #source ", " #sel "\n\t" \
703 ".set\tmips0" \
704 : "=r" (__res)); \
705 __res; \
706})
707
708#define __write_32bit_c0_register(register, sel, value) \
709do { \
710 if (sel == 0) \
711 __asm__ __volatile__( \
712 "mtc0\t%z0, " #register "\n\t" \
0952e290 713 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
714 else \
715 __asm__ __volatile__( \
716 ".set\tmips32\n\t" \
717 "mtc0\t%z0, " #register ", " #sel "\n\t" \
718 ".set\tmips0" \
0952e290 719 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
720} while (0)
721
722#define __write_64bit_c0_register(register, sel, value) \
723do { \
724 if (sizeof(unsigned long) == 4) \
725 __write_64bit_c0_split(register, sel, value); \
726 else if (sel == 0) \
727 __asm__ __volatile__( \
728 ".set\tmips3\n\t" \
729 "dmtc0\t%z0, " #register "\n\t" \
730 ".set\tmips0" \
731 : : "Jr" (value)); \
732 else \
733 __asm__ __volatile__( \
734 ".set\tmips64\n\t" \
735 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
736 ".set\tmips0" \
737 : : "Jr" (value)); \
738} while (0)
739
740#define __read_ulong_c0_register(reg, sel) \
741 ((sizeof(unsigned long) == 4) ? \
742 (unsigned long) __read_32bit_c0_register(reg, sel) : \
743 (unsigned long) __read_64bit_c0_register(reg, sel))
744
745#define __write_ulong_c0_register(reg, sel, val) \
746do { \
747 if (sizeof(unsigned long) == 4) \
748 __write_32bit_c0_register(reg, sel, val); \
749 else \
750 __write_64bit_c0_register(reg, sel, val); \
751} while (0)
752
753/*
754 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
755 */
756#define __read_32bit_c0_ctrl_register(source) \
757({ int __res; \
758 __asm__ __volatile__( \
759 "cfc0\t%0, " #source "\n\t" \
760 : "=r" (__res)); \
761 __res; \
762})
763
764#define __write_32bit_c0_ctrl_register(register, value) \
765do { \
766 __asm__ __volatile__( \
767 "ctc0\t%z0, " #register "\n\t" \
0952e290 768 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
769} while (0)
770
771/*
772 * These versions are only needed for systems with more than 38 bits of
773 * physical address space running the 32-bit kernel. That's none atm :-)
774 */
775#define __read_64bit_c0_split(source, sel) \
776({ \
87d43dd4
AN
777 unsigned long long __val; \
778 unsigned long __flags; \
1da177e4 779 \
87d43dd4 780 local_irq_save(__flags); \
1da177e4
LT
781 if (sel == 0) \
782 __asm__ __volatile__( \
783 ".set\tmips64\n\t" \
784 "dmfc0\t%M0, " #source "\n\t" \
785 "dsll\t%L0, %M0, 32\n\t" \
0b543526
RB
786 "dsra\t%M0, %M0, 32\n\t" \
787 "dsra\t%L0, %L0, 32\n\t" \
1da177e4 788 ".set\tmips0" \
87d43dd4 789 : "=r" (__val)); \
1da177e4
LT
790 else \
791 __asm__ __volatile__( \
792 ".set\tmips64\n\t" \
793 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
794 "dsll\t%L0, %M0, 32\n\t" \
0b543526
RB
795 "dsra\t%M0, %M0, 32\n\t" \
796 "dsra\t%L0, %L0, 32\n\t" \
1da177e4 797 ".set\tmips0" \
87d43dd4
AN
798 : "=r" (__val)); \
799 local_irq_restore(__flags); \
1da177e4 800 \
87d43dd4 801 __val; \
1da177e4
LT
802})
803
804#define __write_64bit_c0_split(source, sel, val) \
805do { \
87d43dd4 806 unsigned long __flags; \
1da177e4 807 \
87d43dd4 808 local_irq_save(__flags); \
1da177e4
LT
809 if (sel == 0) \
810 __asm__ __volatile__( \
811 ".set\tmips64\n\t" \
812 "dsll\t%L0, %L0, 32\n\t" \
813 "dsrl\t%L0, %L0, 32\n\t" \
814 "dsll\t%M0, %M0, 32\n\t" \
815 "or\t%L0, %L0, %M0\n\t" \
816 "dmtc0\t%L0, " #source "\n\t" \
817 ".set\tmips0" \
818 : : "r" (val)); \
819 else \
820 __asm__ __volatile__( \
821 ".set\tmips64\n\t" \
822 "dsll\t%L0, %L0, 32\n\t" \
823 "dsrl\t%L0, %L0, 32\n\t" \
824 "dsll\t%M0, %M0, 32\n\t" \
825 "or\t%L0, %L0, %M0\n\t" \
826 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
827 ".set\tmips0" \
828 : : "r" (val)); \
87d43dd4 829 local_irq_restore(__flags); \
1da177e4
LT
830} while (0)
831
832#define read_c0_index() __read_32bit_c0_register($0, 0)
833#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
834
272bace7
RB
835#define read_c0_random() __read_32bit_c0_register($1, 0)
836#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
837
1da177e4
LT
838#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
839#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
840
841#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
842#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
843
844#define read_c0_conf() __read_32bit_c0_register($3, 0)
845#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
846
847#define read_c0_context() __read_ulong_c0_register($4, 0)
848#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
849
a3692020
RB
850#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
851#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
852
1da177e4
LT
853#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
854#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
855
9fe2e9d6
DD
856#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
857#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
858
1da177e4
LT
859#define read_c0_wired() __read_32bit_c0_register($6, 0)
860#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
861
862#define read_c0_info() __read_32bit_c0_register($7, 0)
863
864#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
865#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
866
15c4f67a
RB
867#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
868#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
869
1da177e4
LT
870#define read_c0_count() __read_32bit_c0_register($9, 0)
871#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
872
bdf21b18
PP
873#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
874#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
875
876#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
877#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
878
1da177e4
LT
879#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
880#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
881
882#define read_c0_compare() __read_32bit_c0_register($11, 0)
883#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
884
bdf21b18
PP
885#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
886#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
887
888#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
889#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
890
1da177e4 891#define read_c0_status() __read_32bit_c0_register($12, 0)
41c594ab
RB
892#ifdef CONFIG_MIPS_MT_SMTC
893#define write_c0_status(val) \
894do { \
895 __write_32bit_c0_register($12, 0, val); \
896 __ehb(); \
897} while (0)
898#else
899/*
900 * Legacy non-SMTC code, which may be hazardous
901 * but which might not support EHB
902 */
1da177e4 903#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
41c594ab 904#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
905
906#define read_c0_cause() __read_32bit_c0_register($13, 0)
907#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
908
909#define read_c0_epc() __read_ulong_c0_register($14, 0)
910#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
911
912#define read_c0_prid() __read_32bit_c0_register($15, 0)
913
914#define read_c0_config() __read_32bit_c0_register($16, 0)
915#define read_c0_config1() __read_32bit_c0_register($16, 1)
916#define read_c0_config2() __read_32bit_c0_register($16, 2)
917#define read_c0_config3() __read_32bit_c0_register($16, 3)
0efe2761
RB
918#define read_c0_config4() __read_32bit_c0_register($16, 4)
919#define read_c0_config5() __read_32bit_c0_register($16, 5)
920#define read_c0_config6() __read_32bit_c0_register($16, 6)
921#define read_c0_config7() __read_32bit_c0_register($16, 7)
1da177e4
LT
922#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
923#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
924#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
925#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
0efe2761
RB
926#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
927#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
928#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
929#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
1da177e4
LT
930
931/*
25985edc 932 * The WatchLo register. There may be up to 8 of them.
1da177e4
LT
933 */
934#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
935#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
936#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
937#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
938#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
939#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
940#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
941#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
942#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
943#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
944#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
945#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
946#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
947#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
948#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
949#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
950
951/*
25985edc 952 * The WatchHi register. There may be up to 8 of them.
1da177e4
LT
953 */
954#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
955#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
956#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
957#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
958#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
959#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
960#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
961#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
962
963#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
964#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
965#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
966#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
967#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
968#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
969#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
970#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
971
972#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
973#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
974
975#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
976#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
977
978#define read_c0_framemask() __read_32bit_c0_register($21, 0)
979#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
980
1da177e4
LT
981#define read_c0_diag() __read_32bit_c0_register($22, 0)
982#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
983
984#define read_c0_diag1() __read_32bit_c0_register($22, 1)
985#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
986
987#define read_c0_diag2() __read_32bit_c0_register($22, 2)
988#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
989
990#define read_c0_diag3() __read_32bit_c0_register($22, 3)
991#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
992
993#define read_c0_diag4() __read_32bit_c0_register($22, 4)
994#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
995
996#define read_c0_diag5() __read_32bit_c0_register($22, 5)
997#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
998
999#define read_c0_debug() __read_32bit_c0_register($23, 0)
1000#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1001
1002#define read_c0_depc() __read_ulong_c0_register($24, 0)
1003#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1004
1005/*
1006 * MIPS32 / MIPS64 performance counters
1007 */
1008#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
1009#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1010#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
1011#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
4d36f59d
DD
1012#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1013#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1da177e4
LT
1014#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
1015#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1016#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
1017#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
4d36f59d
DD
1018#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1019#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1da177e4
LT
1020#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
1021#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1022#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
1023#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
4d36f59d
DD
1024#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1025#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1da177e4
LT
1026#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
1027#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1028#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
1029#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
4d36f59d
DD
1030#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1031#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1da177e4 1032
1da177e4
LT
1033#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1034#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1035
1036#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
1037#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1038
1039#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1040
1041#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
1042#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1043
1044#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1045#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1046
41c594ab
RB
1047#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1048#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1049
af231172
KC
1050#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1051#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1052
1053#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1054#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1055
1da177e4
LT
1056#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1057#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1058
1059#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1060#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1061
7a0fc58c 1062/* MIPSR2 */
21a151d8 1063#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
7a0fc58c
RB
1064#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1065
1066#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1067#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1068
1069#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1070#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1071
1072#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1073#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1074
21a151d8 1075#define read_c0_ebase() __read_32bit_c0_register($15, 1)
7a0fc58c
RB
1076#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1077
ed918c2d
DD
1078
1079/* Cavium OCTEON (cnMIPS) */
1080#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1081#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1082
1083#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1084#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1085
1086#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
1087#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1088/*
1089 * The cacheerr registers are not standardized. On OCTEON, they are
1090 * 64 bits wide.
1091 */
1092#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1093#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1094
1095#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1096#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1097
af231172
KC
1098/* BMIPS3300 */
1099#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1100#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1101
1102#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1103#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1104
1105#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1106#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1107
020232f1 1108/* BMIPS43xx */
af231172
KC
1109#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1110#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1111
1112#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1113#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1114
1115#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1116#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1117
1118#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1119#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1120
1121#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1122#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1123
1124/* BMIPS5000 */
1125#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1126#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1127
1128#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1129#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1130
1131#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1132#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1133
1134#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1135#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1136
1137#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1138#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1139
1140#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1141#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1142
1da177e4
LT
1143/*
1144 * Macros to access the floating point coprocessor control registers
1145 */
1146#define read_32bit_cp1_register(source) \
1147({ int __res; \
1148 __asm__ __volatile__( \
1149 ".set\tpush\n\t" \
1150 ".set\treorder\n\t" \
25c30003
DD
1151 /* gas fails to assemble cfc1 for some archs (octeon).*/ \
1152 ".set\tmips1\n\t" \
1da177e4
LT
1153 "cfc1\t%0,"STR(source)"\n\t" \
1154 ".set\tpop" \
1155 : "=r" (__res)); \
1156 __res;})
1157
32a7ede6 1158#ifdef HAVE_AS_DSP
e50c0a8f
RB
1159#define rddsp(mask) \
1160({ \
32a7ede6 1161 unsigned int __dspctl; \
e50c0a8f
RB
1162 \
1163 __asm__ __volatile__( \
32a7ede6
SH
1164 " rddsp %0, %x1 \n" \
1165 : "=r" (__dspctl) \
e50c0a8f 1166 : "i" (mask)); \
32a7ede6 1167 __dspctl; \
e50c0a8f
RB
1168})
1169
1170#define wrdsp(val, mask) \
1171do { \
e50c0a8f 1172 __asm__ __volatile__( \
32a7ede6
SH
1173 " wrdsp %0, %x1 \n" \
1174 : \
e50c0a8f 1175 : "r" (val), "i" (mask)); \
e50c0a8f
RB
1176} while (0)
1177
e50c0a8f
RB
1178#define mflo0() ({ long mflo0; __asm__("mflo %0, $ac0" : "=r" (mflo0)); mflo0;})
1179#define mflo1() ({ long mflo1; __asm__("mflo %0, $ac1" : "=r" (mflo1)); mflo1;})
1180#define mflo2() ({ long mflo2; __asm__("mflo %0, $ac2" : "=r" (mflo2)); mflo2;})
1181#define mflo3() ({ long mflo3; __asm__("mflo %0, $ac3" : "=r" (mflo3)); mflo3;})
1182
1183#define mfhi0() ({ long mfhi0; __asm__("mfhi %0, $ac0" : "=r" (mfhi0)); mfhi0;})
1184#define mfhi1() ({ long mfhi1; __asm__("mfhi %0, $ac1" : "=r" (mfhi1)); mfhi1;})
1185#define mfhi2() ({ long mfhi2; __asm__("mfhi %0, $ac2" : "=r" (mfhi2)); mfhi2;})
1186#define mfhi3() ({ long mfhi3; __asm__("mfhi %0, $ac3" : "=r" (mfhi3)); mfhi3;})
1187
1188#define mtlo0(x) __asm__("mtlo %0, $ac0" ::"r" (x))
1189#define mtlo1(x) __asm__("mtlo %0, $ac1" ::"r" (x))
1190#define mtlo2(x) __asm__("mtlo %0, $ac2" ::"r" (x))
1191#define mtlo3(x) __asm__("mtlo %0, $ac3" ::"r" (x))
1192
1193#define mthi0(x) __asm__("mthi %0, $ac0" ::"r" (x))
1194#define mthi1(x) __asm__("mthi %0, $ac1" ::"r" (x))
1195#define mthi2(x) __asm__("mthi %0, $ac2" ::"r" (x))
1196#define mthi3(x) __asm__("mthi %0, $ac3" ::"r" (x))
1197
1198#else
1199
d0c1b478
SH
1200#ifdef CONFIG_CPU_MICROMIPS
1201#define rddsp(mask) \
1202({ \
1203 unsigned int __res; \
1204 \
1205 __asm__ __volatile__( \
1206 " .set push \n" \
1207 " .set noat \n" \
1208 " # rddsp $1, %x1 \n" \
1209 " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
1210 " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
1211 " move %0, $1 \n" \
1212 " .set pop \n" \
1213 : "=r" (__res) \
1214 : "i" (mask)); \
1215 __res; \
1216})
1217
1218#define wrdsp(val, mask) \
1219do { \
1220 __asm__ __volatile__( \
1221 " .set push \n" \
1222 " .set noat \n" \
1223 " move $1, %0 \n" \
1224 " # wrdsp $1, %x1 \n" \
1225 " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
1226 " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
1227 " .set pop \n" \
1228 : \
1229 : "r" (val), "i" (mask)); \
1230} while (0)
1231
1232#define _umips_dsp_mfxxx(ins) \
1233({ \
1234 unsigned long __treg; \
1235 \
1236 __asm__ __volatile__( \
1237 " .set push \n" \
1238 " .set noat \n" \
1239 " .hword 0x0001 \n" \
1240 " .hword %x1 \n" \
1241 " move %0, $1 \n" \
1242 " .set pop \n" \
1243 : "=r" (__treg) \
1244 : "i" (ins)); \
1245 __treg; \
1246})
1247
1248#define _umips_dsp_mtxxx(val, ins) \
1249do { \
1250 __asm__ __volatile__( \
1251 " .set push \n" \
1252 " .set noat \n" \
1253 " move $1, %0 \n" \
1254 " .hword 0x0001 \n" \
1255 " .hword %x1 \n" \
1256 " .set pop \n" \
1257 : \
1258 : "r" (val), "i" (ins)); \
1259} while (0)
1260
1261#define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1262#define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1263
1264#define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1265#define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1266
1267#define mflo0() _umips_dsp_mflo(0)
1268#define mflo1() _umips_dsp_mflo(1)
1269#define mflo2() _umips_dsp_mflo(2)
1270#define mflo3() _umips_dsp_mflo(3)
1271
1272#define mfhi0() _umips_dsp_mfhi(0)
1273#define mfhi1() _umips_dsp_mfhi(1)
1274#define mfhi2() _umips_dsp_mfhi(2)
1275#define mfhi3() _umips_dsp_mfhi(3)
1276
1277#define mtlo0(x) _umips_dsp_mtlo(x, 0)
1278#define mtlo1(x) _umips_dsp_mtlo(x, 1)
1279#define mtlo2(x) _umips_dsp_mtlo(x, 2)
1280#define mtlo3(x) _umips_dsp_mtlo(x, 3)
1281
1282#define mthi0(x) _umips_dsp_mthi(x, 0)
1283#define mthi1(x) _umips_dsp_mthi(x, 1)
1284#define mthi2(x) _umips_dsp_mthi(x, 2)
1285#define mthi3(x) _umips_dsp_mthi(x, 3)
1286
1287#else /* !CONFIG_CPU_MICROMIPS */
32a7ede6
SH
1288#define rddsp(mask) \
1289({ \
1290 unsigned int __res; \
1291 \
1292 __asm__ __volatile__( \
1293 " .set push \n" \
1294 " .set noat \n" \
1295 " # rddsp $1, %x1 \n" \
1296 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1297 " move %0, $1 \n" \
1298 " .set pop \n" \
1299 : "=r" (__res) \
1300 : "i" (mask)); \
1301 __res; \
1302})
1303
1304#define wrdsp(val, mask) \
1305do { \
1306 __asm__ __volatile__( \
1307 " .set push \n" \
1308 " .set noat \n" \
1309 " move $1, %0 \n" \
1310 " # wrdsp $1, %x1 \n" \
1311 " .word 0x7c2004f8 | (%x1 << 11) \n" \
1312 " .set pop \n" \
1313 : \
1314 : "r" (val), "i" (mask)); \
1315} while (0)
1316
e50c0a8f
RB
1317#define mfhi0() \
1318({ \
1319 unsigned long __treg; \
1320 \
1321 __asm__ __volatile__( \
1322 " .set push \n" \
1323 " .set noat \n" \
1324 " # mfhi %0, $ac0 \n" \
1325 " .word 0x00000810 \n" \
1326 " move %0, $1 \n" \
1327 " .set pop \n" \
1328 : "=r" (__treg)); \
1329 __treg; \
1330})
1331
1332#define mfhi1() \
1333({ \
1334 unsigned long __treg; \
1335 \
1336 __asm__ __volatile__( \
1337 " .set push \n" \
1338 " .set noat \n" \
1339 " # mfhi %0, $ac1 \n" \
1340 " .word 0x00200810 \n" \
1341 " move %0, $1 \n" \
1342 " .set pop \n" \
1343 : "=r" (__treg)); \
1344 __treg; \
1345})
1346
1347#define mfhi2() \
1348({ \
1349 unsigned long __treg; \
1350 \
1351 __asm__ __volatile__( \
1352 " .set push \n" \
1353 " .set noat \n" \
1354 " # mfhi %0, $ac2 \n" \
1355 " .word 0x00400810 \n" \
1356 " move %0, $1 \n" \
1357 " .set pop \n" \
1358 : "=r" (__treg)); \
1359 __treg; \
1360})
1361
1362#define mfhi3() \
1363({ \
1364 unsigned long __treg; \
1365 \
1366 __asm__ __volatile__( \
1367 " .set push \n" \
1368 " .set noat \n" \
1369 " # mfhi %0, $ac3 \n" \
1370 " .word 0x00600810 \n" \
1371 " move %0, $1 \n" \
1372 " .set pop \n" \
1373 : "=r" (__treg)); \
1374 __treg; \
1375})
1376
1377#define mflo0() \
1378({ \
1379 unsigned long __treg; \
1380 \
1381 __asm__ __volatile__( \
1382 " .set push \n" \
1383 " .set noat \n" \
1384 " # mflo %0, $ac0 \n" \
1385 " .word 0x00000812 \n" \
1386 " move %0, $1 \n" \
1387 " .set pop \n" \
1388 : "=r" (__treg)); \
1389 __treg; \
1390})
1391
1392#define mflo1() \
1393({ \
1394 unsigned long __treg; \
1395 \
1396 __asm__ __volatile__( \
1397 " .set push \n" \
1398 " .set noat \n" \
1399 " # mflo %0, $ac1 \n" \
1400 " .word 0x00200812 \n" \
1401 " move %0, $1 \n" \
1402 " .set pop \n" \
1403 : "=r" (__treg)); \
1404 __treg; \
1405})
1406
1407#define mflo2() \
1408({ \
1409 unsigned long __treg; \
1410 \
1411 __asm__ __volatile__( \
1412 " .set push \n" \
1413 " .set noat \n" \
1414 " # mflo %0, $ac2 \n" \
1415 " .word 0x00400812 \n" \
1416 " move %0, $1 \n" \
1417 " .set pop \n" \
1418 : "=r" (__treg)); \
1419 __treg; \
1420})
1421
1422#define mflo3() \
1423({ \
1424 unsigned long __treg; \
1425 \
1426 __asm__ __volatile__( \
1427 " .set push \n" \
1428 " .set noat \n" \
1429 " # mflo %0, $ac3 \n" \
1430 " .word 0x00600812 \n" \
1431 " move %0, $1 \n" \
1432 " .set pop \n" \
1433 : "=r" (__treg)); \
1434 __treg; \
1435})
1436
1437#define mthi0(x) \
1438do { \
1439 __asm__ __volatile__( \
1440 " .set push \n" \
1441 " .set noat \n" \
1442 " move $1, %0 \n" \
1443 " # mthi $1, $ac0 \n" \
1444 " .word 0x00200011 \n" \
1445 " .set pop \n" \
1446 : \
1447 : "r" (x)); \
1448} while (0)
1449
1450#define mthi1(x) \
1451do { \
1452 __asm__ __volatile__( \
1453 " .set push \n" \
1454 " .set noat \n" \
1455 " move $1, %0 \n" \
1456 " # mthi $1, $ac1 \n" \
1457 " .word 0x00200811 \n" \
1458 " .set pop \n" \
1459 : \
1460 : "r" (x)); \
1461} while (0)
1462
1463#define mthi2(x) \
1464do { \
1465 __asm__ __volatile__( \
1466 " .set push \n" \
1467 " .set noat \n" \
1468 " move $1, %0 \n" \
1469 " # mthi $1, $ac2 \n" \
1470 " .word 0x00201011 \n" \
1471 " .set pop \n" \
1472 : \
1473 : "r" (x)); \
1474} while (0)
1475
1476#define mthi3(x) \
1477do { \
1478 __asm__ __volatile__( \
1479 " .set push \n" \
1480 " .set noat \n" \
1481 " move $1, %0 \n" \
1482 " # mthi $1, $ac3 \n" \
1483 " .word 0x00201811 \n" \
1484 " .set pop \n" \
1485 : \
1486 : "r" (x)); \
1487} while (0)
1488
1489#define mtlo0(x) \
1490do { \
1491 __asm__ __volatile__( \
1492 " .set push \n" \
1493 " .set noat \n" \
1494 " move $1, %0 \n" \
1495 " # mtlo $1, $ac0 \n" \
1496 " .word 0x00200013 \n" \
1497 " .set pop \n" \
1498 : \
1499 : "r" (x)); \
1500} while (0)
1501
1502#define mtlo1(x) \
1503do { \
1504 __asm__ __volatile__( \
1505 " .set push \n" \
1506 " .set noat \n" \
1507 " move $1, %0 \n" \
1508 " # mtlo $1, $ac1 \n" \
1509 " .word 0x00200813 \n" \
1510 " .set pop \n" \
1511 : \
1512 : "r" (x)); \
1513} while (0)
1514
1515#define mtlo2(x) \
1516do { \
1517 __asm__ __volatile__( \
1518 " .set push \n" \
1519 " .set noat \n" \
1520 " move $1, %0 \n" \
1521 " # mtlo $1, $ac2 \n" \
1522 " .word 0x00201013 \n" \
1523 " .set pop \n" \
1524 : \
1525 : "r" (x)); \
1526} while (0)
1527
1528#define mtlo3(x) \
1529do { \
1530 __asm__ __volatile__( \
1531 " .set push \n" \
1532 " .set noat \n" \
1533 " move $1, %0 \n" \
1534 " # mtlo $1, $ac3 \n" \
1535 " .word 0x00201813 \n" \
1536 " .set pop \n" \
1537 : \
1538 : "r" (x)); \
1539} while (0)
1540
d0c1b478 1541#endif /* CONFIG_CPU_MICROMIPS */
e50c0a8f
RB
1542#endif
1543
1da177e4
LT
1544/*
1545 * TLB operations.
1546 *
1547 * It is responsibility of the caller to take care of any TLB hazards.
1548 */
1549static inline void tlb_probe(void)
1550{
1551 __asm__ __volatile__(
1552 ".set noreorder\n\t"
1553 "tlbp\n\t"
1554 ".set reorder");
1555}
1556
1557static inline void tlb_read(void)
1558{
9267a30d
MSJ
1559#if MIPS34K_MISSED_ITLB_WAR
1560 int res = 0;
1561
1562 __asm__ __volatile__(
1563 " .set push \n"
1564 " .set noreorder \n"
1565 " .set noat \n"
1566 " .set mips32r2 \n"
1567 " .word 0x41610001 # dvpe $1 \n"
1568 " move %0, $1 \n"
1569 " ehb \n"
1570 " .set pop \n"
1571 : "=r" (res));
1572
1573 instruction_hazard();
1574#endif
1575
1da177e4
LT
1576 __asm__ __volatile__(
1577 ".set noreorder\n\t"
1578 "tlbr\n\t"
1579 ".set reorder");
9267a30d
MSJ
1580
1581#if MIPS34K_MISSED_ITLB_WAR
1582 if ((res & _ULCAST_(1)))
1583 __asm__ __volatile__(
1584 " .set push \n"
1585 " .set noreorder \n"
1586 " .set noat \n"
1587 " .set mips32r2 \n"
1588 " .word 0x41600021 # evpe \n"
1589 " ehb \n"
1590 " .set pop \n");
1591#endif
1da177e4
LT
1592}
1593
1594static inline void tlb_write_indexed(void)
1595{
1596 __asm__ __volatile__(
1597 ".set noreorder\n\t"
1598 "tlbwi\n\t"
1599 ".set reorder");
1600}
1601
1602static inline void tlb_write_random(void)
1603{
1604 __asm__ __volatile__(
1605 ".set noreorder\n\t"
1606 "tlbwr\n\t"
1607 ".set reorder");
1608}
1609
1610/*
1611 * Manipulate bits in a c0 register.
1612 */
41c594ab
RB
1613#ifndef CONFIG_MIPS_MT_SMTC
1614/*
1615 * SMTC Linux requires shutting-down microthread scheduling
1616 * during CP0 register read-modify-write sequences.
1617 */
1da177e4
LT
1618#define __BUILD_SET_C0(name) \
1619static inline unsigned int \
1620set_c0_##name(unsigned int set) \
1621{ \
89e18eb3 1622 unsigned int res, new; \
1da177e4
LT
1623 \
1624 res = read_c0_##name(); \
89e18eb3
RB
1625 new = res | set; \
1626 write_c0_##name(new); \
1da177e4
LT
1627 \
1628 return res; \
1629} \
1630 \
1631static inline unsigned int \
1632clear_c0_##name(unsigned int clear) \
1633{ \
89e18eb3 1634 unsigned int res, new; \
1da177e4
LT
1635 \
1636 res = read_c0_##name(); \
89e18eb3
RB
1637 new = res & ~clear; \
1638 write_c0_##name(new); \
1da177e4
LT
1639 \
1640 return res; \
1641} \
1642 \
1643static inline unsigned int \
89e18eb3 1644change_c0_##name(unsigned int change, unsigned int val) \
1da177e4 1645{ \
89e18eb3 1646 unsigned int res, new; \
1da177e4
LT
1647 \
1648 res = read_c0_##name(); \
89e18eb3
RB
1649 new = res & ~change; \
1650 new |= (val & change); \
1651 write_c0_##name(new); \
1da177e4
LT
1652 \
1653 return res; \
1654}
1655
41c594ab
RB
1656#else /* SMTC versions that manage MT scheduling */
1657
192ef366 1658#include <linux/irqflags.h>
41c594ab
RB
1659
1660/*
1661 * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
1662 * header file recursion.
1663 */
1664static inline unsigned int __dmt(void)
1665{
1666 int res;
1667
1668 __asm__ __volatile__(
1669 " .set push \n"
1670 " .set mips32r2 \n"
1671 " .set noat \n"
1672 " .word 0x41610BC1 # dmt $1 \n"
1673 " ehb \n"
1674 " move %0, $1 \n"
1675 " .set pop \n"
1676 : "=r" (res));
1677
1678 instruction_hazard();
1679
1680 return res;
1681}
1682
1683#define __VPECONTROL_TE_SHIFT 15
1684#define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
1685
1686#define __EMT_ENABLE __VPECONTROL_TE
1687
1688static inline void __emt(unsigned int previous)
1689{
1690 if ((previous & __EMT_ENABLE))
1691 __asm__ __volatile__(
41c594ab
RB
1692 " .set mips32r2 \n"
1693 " .word 0x41600be1 # emt \n"
1694 " ehb \n"
1bd5e161 1695 " .set mips0 \n");
41c594ab
RB
1696}
1697
1698static inline void __ehb(void)
1699{
1700 __asm__ __volatile__(
4277ff5e
RB
1701 " .set mips32r2 \n"
1702 " ehb \n" " .set mips0 \n");
41c594ab
RB
1703}
1704
1705/*
1706 * Note that local_irq_save/restore affect TC-specific IXMT state,
1707 * not Status.IE as in non-SMTC kernel.
1708 */
1709
1710#define __BUILD_SET_C0(name) \
1711static inline unsigned int \
1712set_c0_##name(unsigned int set) \
1713{ \
1714 unsigned int res; \
c34e6e8b 1715 unsigned int new; \
41c594ab 1716 unsigned int omt; \
b7e4226e 1717 unsigned long flags; \
41c594ab
RB
1718 \
1719 local_irq_save(flags); \
1720 omt = __dmt(); \
1721 res = read_c0_##name(); \
c34e6e8b
KK
1722 new = res | set; \
1723 write_c0_##name(new); \
41c594ab
RB
1724 __emt(omt); \
1725 local_irq_restore(flags); \
1726 \
1727 return res; \
1728} \
1729 \
1730static inline unsigned int \
1731clear_c0_##name(unsigned int clear) \
1732{ \
1733 unsigned int res; \
c34e6e8b 1734 unsigned int new; \
41c594ab 1735 unsigned int omt; \
b7e4226e 1736 unsigned long flags; \
41c594ab
RB
1737 \
1738 local_irq_save(flags); \
1739 omt = __dmt(); \
1740 res = read_c0_##name(); \
c34e6e8b
KK
1741 new = res & ~clear; \
1742 write_c0_##name(new); \
41c594ab
RB
1743 __emt(omt); \
1744 local_irq_restore(flags); \
1745 \
1746 return res; \
1747} \
1748 \
1749static inline unsigned int \
c34e6e8b 1750change_c0_##name(unsigned int change, unsigned int newbits) \
41c594ab
RB
1751{ \
1752 unsigned int res; \
c34e6e8b 1753 unsigned int new; \
41c594ab 1754 unsigned int omt; \
b7e4226e 1755 unsigned long flags; \
41c594ab
RB
1756 \
1757 local_irq_save(flags); \
1758 \
1759 omt = __dmt(); \
1760 res = read_c0_##name(); \
c34e6e8b
KK
1761 new = res & ~change; \
1762 new |= (newbits & change); \
1763 write_c0_##name(new); \
41c594ab
RB
1764 __emt(omt); \
1765 local_irq_restore(flags); \
1766 \
1767 return res; \
1768}
1769#endif
1770
1da177e4
LT
1771__BUILD_SET_C0(status)
1772__BUILD_SET_C0(cause)
1773__BUILD_SET_C0(config)
1774__BUILD_SET_C0(intcontrol)
7a0fc58c
RB
1775__BUILD_SET_C0(intctl)
1776__BUILD_SET_C0(srsmap)
020232f1
KC
1777__BUILD_SET_C0(brcm_config_0)
1778__BUILD_SET_C0(brcm_bus_pll)
1779__BUILD_SET_C0(brcm_reset)
1780__BUILD_SET_C0(brcm_cmt_intr)
1781__BUILD_SET_C0(brcm_cmt_ctrl)
1782__BUILD_SET_C0(brcm_config)
1783__BUILD_SET_C0(brcm_mode)
1da177e4
LT
1784
1785#endif /* !__ASSEMBLY__ */
1786
1787#endif /* _ASM_MIPSREGS_H */