MIPS: perf: Change the "mips_perf_event" table unsupported indicator.
[linux-2.6-block.git] / arch / mips / include / asm / mipsregs.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
a3692020 10 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
4194318c 11 * Copyright (C) 2003, 2004 Maciej W. Rozycki
1da177e4
LT
12 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
1da177e4
LT
16#include <linux/linkage.h>
17#include <asm/hazards.h>
9267a30d 18#include <asm/war.h>
1da177e4
LT
19
20/*
21 * The following macros are especially useful for __asm__
22 * inline assembler.
23 */
24#ifndef __STR
25#define __STR(x) #x
26#endif
27#ifndef STR
28#define STR(x) __STR(x)
29#endif
30
31/*
32 * Configure language
33 */
34#ifdef __ASSEMBLY__
35#define _ULCAST_
36#else
37#define _ULCAST_ (unsigned long)
38#endif
39
40/*
41 * Coprocessor 0 register names
42 */
43#define CP0_INDEX $0
44#define CP0_RANDOM $1
45#define CP0_ENTRYLO0 $2
46#define CP0_ENTRYLO1 $3
47#define CP0_CONF $3
48#define CP0_CONTEXT $4
49#define CP0_PAGEMASK $5
50#define CP0_WIRED $6
51#define CP0_INFO $7
52#define CP0_BADVADDR $8
53#define CP0_COUNT $9
54#define CP0_ENTRYHI $10
55#define CP0_COMPARE $11
56#define CP0_STATUS $12
57#define CP0_CAUSE $13
58#define CP0_EPC $14
59#define CP0_PRID $15
60#define CP0_CONFIG $16
61#define CP0_LLADDR $17
62#define CP0_WATCHLO $18
63#define CP0_WATCHHI $19
64#define CP0_XCONTEXT $20
65#define CP0_FRAMEMASK $21
66#define CP0_DIAGNOSTIC $22
67#define CP0_DEBUG $23
68#define CP0_DEPC $24
69#define CP0_PERFORMANCE $25
70#define CP0_ECC $26
71#define CP0_CACHEERR $27
72#define CP0_TAGLO $28
73#define CP0_TAGHI $29
74#define CP0_ERROREPC $30
75#define CP0_DESAVE $31
76
77/*
78 * R4640/R4650 cp0 register names. These registers are listed
79 * here only for completeness; without MMU these CPUs are not useable
80 * by Linux. A future ELKS port might take make Linux run on them
81 * though ...
82 */
83#define CP0_IBASE $0
84#define CP0_IBOUND $1
85#define CP0_DBASE $2
86#define CP0_DBOUND $3
87#define CP0_CALG $17
88#define CP0_IWATCH $18
89#define CP0_DWATCH $19
90
91/*
92 * Coprocessor 0 Set 1 register names
93 */
94#define CP0_S1_DERRADDR0 $26
95#define CP0_S1_DERRADDR1 $27
96#define CP0_S1_INTCONTROL $20
97
7a0fc58c
RB
98/*
99 * Coprocessor 0 Set 2 register names
100 */
101#define CP0_S2_SRSCTL $12 /* MIPSR2 */
102
103/*
104 * Coprocessor 0 Set 3 register names
105 */
106#define CP0_S3_SRSMAP $12 /* MIPSR2 */
107
1da177e4
LT
108/*
109 * TX39 Series
110 */
111#define CP0_TX39_CACHE $7
112
113/*
114 * Coprocessor 1 (FPU) register names
115 */
116#define CP1_REVISION $0
117#define CP1_STATUS $31
118
119/*
120 * FPU Status Register Values
121 */
122/*
123 * Status Register Values
124 */
125
126#define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
127#define FPU_CSR_COND 0x00800000 /* $fcc0 */
128#define FPU_CSR_COND0 0x00800000 /* $fcc0 */
129#define FPU_CSR_COND1 0x02000000 /* $fcc1 */
130#define FPU_CSR_COND2 0x04000000 /* $fcc2 */
131#define FPU_CSR_COND3 0x08000000 /* $fcc3 */
132#define FPU_CSR_COND4 0x10000000 /* $fcc4 */
133#define FPU_CSR_COND5 0x20000000 /* $fcc5 */
134#define FPU_CSR_COND6 0x40000000 /* $fcc6 */
135#define FPU_CSR_COND7 0x80000000 /* $fcc7 */
136
95e8f634
SM
137/*
138 * Bits 18 - 20 of the FPU Status Register will be read as 0,
139 * and should be written as zero.
140 */
141#define FPU_CSR_RSVD 0x001c0000
142
1da177e4
LT
143/*
144 * X the exception cause indicator
145 * E the exception enable
146 * S the sticky/flag bit
147*/
148#define FPU_CSR_ALL_X 0x0003f000
149#define FPU_CSR_UNI_X 0x00020000
150#define FPU_CSR_INV_X 0x00010000
151#define FPU_CSR_DIV_X 0x00008000
152#define FPU_CSR_OVF_X 0x00004000
153#define FPU_CSR_UDF_X 0x00002000
154#define FPU_CSR_INE_X 0x00001000
155
156#define FPU_CSR_ALL_E 0x00000f80
157#define FPU_CSR_INV_E 0x00000800
158#define FPU_CSR_DIV_E 0x00000400
159#define FPU_CSR_OVF_E 0x00000200
160#define FPU_CSR_UDF_E 0x00000100
161#define FPU_CSR_INE_E 0x00000080
162
163#define FPU_CSR_ALL_S 0x0000007c
164#define FPU_CSR_INV_S 0x00000040
165#define FPU_CSR_DIV_S 0x00000020
166#define FPU_CSR_OVF_S 0x00000010
167#define FPU_CSR_UDF_S 0x00000008
168#define FPU_CSR_INE_S 0x00000004
169
95e8f634
SM
170/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
171#define FPU_CSR_RM 0x00000003
1da177e4
LT
172#define FPU_CSR_RN 0x0 /* nearest */
173#define FPU_CSR_RZ 0x1 /* towards zero */
174#define FPU_CSR_RU 0x2 /* towards +Infinity */
175#define FPU_CSR_RD 0x3 /* towards -Infinity */
176
177
178/*
179 * Values for PageMask register
180 */
181#ifdef CONFIG_CPU_VR41XX
182
183/* Why doesn't stupidity hurt ... */
184
185#define PM_1K 0x00000000
186#define PM_4K 0x00001800
187#define PM_16K 0x00007800
188#define PM_64K 0x0001f800
189#define PM_256K 0x0007f800
190
191#else
192
193#define PM_4K 0x00000000
c52399be 194#define PM_8K 0x00002000
1da177e4 195#define PM_16K 0x00006000
c52399be 196#define PM_32K 0x0000e000
1da177e4 197#define PM_64K 0x0001e000
c52399be 198#define PM_128K 0x0003e000
1da177e4 199#define PM_256K 0x0007e000
c52399be 200#define PM_512K 0x000fe000
1da177e4 201#define PM_1M 0x001fe000
c52399be 202#define PM_2M 0x003fe000
1da177e4 203#define PM_4M 0x007fe000
c52399be 204#define PM_8M 0x00ffe000
1da177e4 205#define PM_16M 0x01ffe000
c52399be 206#define PM_32M 0x03ffe000
1da177e4
LT
207#define PM_64M 0x07ffe000
208#define PM_256M 0x1fffe000
542c1020 209#define PM_1G 0x7fffe000
1da177e4
LT
210
211#endif
212
213/*
214 * Default page size for a given kernel configuration
215 */
216#ifdef CONFIG_PAGE_SIZE_4KB
217#define PM_DEFAULT_MASK PM_4K
c52399be
RB
218#elif defined(CONFIG_PAGE_SIZE_8KB)
219#define PM_DEFAULT_MASK PM_8K
1da177e4
LT
220#elif defined(CONFIG_PAGE_SIZE_16KB)
221#define PM_DEFAULT_MASK PM_16K
c52399be
RB
222#elif defined(CONFIG_PAGE_SIZE_32KB)
223#define PM_DEFAULT_MASK PM_32K
1da177e4
LT
224#elif defined(CONFIG_PAGE_SIZE_64KB)
225#define PM_DEFAULT_MASK PM_64K
226#else
227#error Bad page size configuration!
228#endif
229
dd794392
DD
230/*
231 * Default huge tlb size for a given kernel configuration
232 */
233#ifdef CONFIG_PAGE_SIZE_4KB
234#define PM_HUGE_MASK PM_1M
235#elif defined(CONFIG_PAGE_SIZE_8KB)
236#define PM_HUGE_MASK PM_4M
237#elif defined(CONFIG_PAGE_SIZE_16KB)
238#define PM_HUGE_MASK PM_16M
239#elif defined(CONFIG_PAGE_SIZE_32KB)
240#define PM_HUGE_MASK PM_64M
241#elif defined(CONFIG_PAGE_SIZE_64KB)
242#define PM_HUGE_MASK PM_256M
243#elif defined(CONFIG_HUGETLB_PAGE)
244#error Bad page size configuration for hugetlbfs!
245#endif
1da177e4
LT
246
247/*
248 * Values used for computation of new tlb entries
249 */
250#define PL_4K 12
251#define PL_16K 14
252#define PL_64K 16
253#define PL_256K 18
254#define PL_1M 20
255#define PL_4M 22
256#define PL_16M 24
257#define PL_64M 26
258#define PL_256M 28
259
9fe2e9d6
DD
260/*
261 * PageGrain bits
262 */
263#define PG_RIE (_ULCAST_(1) << 31)
264#define PG_XIE (_ULCAST_(1) << 30)
265#define PG_ELPA (_ULCAST_(1) << 29)
266#define PG_ESP (_ULCAST_(1) << 28)
267
1da177e4
LT
268/*
269 * R4x00 interrupt enable / cause bits
270 */
271#define IE_SW0 (_ULCAST_(1) << 8)
272#define IE_SW1 (_ULCAST_(1) << 9)
273#define IE_IRQ0 (_ULCAST_(1) << 10)
274#define IE_IRQ1 (_ULCAST_(1) << 11)
275#define IE_IRQ2 (_ULCAST_(1) << 12)
276#define IE_IRQ3 (_ULCAST_(1) << 13)
277#define IE_IRQ4 (_ULCAST_(1) << 14)
278#define IE_IRQ5 (_ULCAST_(1) << 15)
279
280/*
281 * R4x00 interrupt cause bits
282 */
283#define C_SW0 (_ULCAST_(1) << 8)
284#define C_SW1 (_ULCAST_(1) << 9)
285#define C_IRQ0 (_ULCAST_(1) << 10)
286#define C_IRQ1 (_ULCAST_(1) << 11)
287#define C_IRQ2 (_ULCAST_(1) << 12)
288#define C_IRQ3 (_ULCAST_(1) << 13)
289#define C_IRQ4 (_ULCAST_(1) << 14)
290#define C_IRQ5 (_ULCAST_(1) << 15)
291
292/*
293 * Bitfields in the R4xx0 cp0 status register
294 */
295#define ST0_IE 0x00000001
296#define ST0_EXL 0x00000002
297#define ST0_ERL 0x00000004
298#define ST0_KSU 0x00000018
299# define KSU_USER 0x00000010
300# define KSU_SUPERVISOR 0x00000008
301# define KSU_KERNEL 0x00000000
302#define ST0_UX 0x00000020
303#define ST0_SX 0x00000040
304#define ST0_KX 0x00000080
305#define ST0_DE 0x00010000
306#define ST0_CE 0x00020000
307
308/*
309 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
310 * cacheops in userspace. This bit exists only on RM7000 and RM9000
311 * processors.
312 */
313#define ST0_CO 0x08000000
314
315/*
316 * Bitfields in the R[23]000 cp0 status register.
317 */
318#define ST0_IEC 0x00000001
319#define ST0_KUC 0x00000002
320#define ST0_IEP 0x00000004
321#define ST0_KUP 0x00000008
322#define ST0_IEO 0x00000010
323#define ST0_KUO 0x00000020
324/* bits 6 & 7 are reserved on R[23]000 */
325#define ST0_ISC 0x00010000
326#define ST0_SWC 0x00020000
327#define ST0_CM 0x00080000
328
329/*
330 * Bits specific to the R4640/R4650
331 */
332#define ST0_UM (_ULCAST_(1) << 4)
333#define ST0_IL (_ULCAST_(1) << 23)
334#define ST0_DL (_ULCAST_(1) << 24)
335
e50c0a8f 336/*
3301edcb 337 * Enable the MIPS MDMX and DSP ASEs
e50c0a8f
RB
338 */
339#define ST0_MX 0x01000000
340
1da177e4
LT
341/*
342 * Bitfields in the TX39 family CP0 Configuration Register 3
343 */
344#define TX39_CONF_ICS_SHIFT 19
345#define TX39_CONF_ICS_MASK 0x00380000
346#define TX39_CONF_ICS_1KB 0x00000000
347#define TX39_CONF_ICS_2KB 0x00080000
348#define TX39_CONF_ICS_4KB 0x00100000
349#define TX39_CONF_ICS_8KB 0x00180000
350#define TX39_CONF_ICS_16KB 0x00200000
351
352#define TX39_CONF_DCS_SHIFT 16
353#define TX39_CONF_DCS_MASK 0x00070000
354#define TX39_CONF_DCS_1KB 0x00000000
355#define TX39_CONF_DCS_2KB 0x00010000
356#define TX39_CONF_DCS_4KB 0x00020000
357#define TX39_CONF_DCS_8KB 0x00030000
358#define TX39_CONF_DCS_16KB 0x00040000
359
360#define TX39_CONF_CWFON 0x00004000
361#define TX39_CONF_WBON 0x00002000
362#define TX39_CONF_RF_SHIFT 10
363#define TX39_CONF_RF_MASK 0x00000c00
364#define TX39_CONF_DOZE 0x00000200
365#define TX39_CONF_HALT 0x00000100
366#define TX39_CONF_LOCK 0x00000080
367#define TX39_CONF_ICE 0x00000020
368#define TX39_CONF_DCE 0x00000010
369#define TX39_CONF_IRSIZE_SHIFT 2
370#define TX39_CONF_IRSIZE_MASK 0x0000000c
371#define TX39_CONF_DRSIZE_SHIFT 0
372#define TX39_CONF_DRSIZE_MASK 0x00000003
373
374/*
375 * Status register bits available in all MIPS CPUs.
376 */
377#define ST0_IM 0x0000ff00
378#define STATUSB_IP0 8
379#define STATUSF_IP0 (_ULCAST_(1) << 8)
380#define STATUSB_IP1 9
381#define STATUSF_IP1 (_ULCAST_(1) << 9)
382#define STATUSB_IP2 10
383#define STATUSF_IP2 (_ULCAST_(1) << 10)
384#define STATUSB_IP3 11
385#define STATUSF_IP3 (_ULCAST_(1) << 11)
386#define STATUSB_IP4 12
387#define STATUSF_IP4 (_ULCAST_(1) << 12)
388#define STATUSB_IP5 13
389#define STATUSF_IP5 (_ULCAST_(1) << 13)
390#define STATUSB_IP6 14
391#define STATUSF_IP6 (_ULCAST_(1) << 14)
392#define STATUSB_IP7 15
393#define STATUSF_IP7 (_ULCAST_(1) << 15)
394#define STATUSB_IP8 0
395#define STATUSF_IP8 (_ULCAST_(1) << 0)
396#define STATUSB_IP9 1
397#define STATUSF_IP9 (_ULCAST_(1) << 1)
398#define STATUSB_IP10 2
399#define STATUSF_IP10 (_ULCAST_(1) << 2)
400#define STATUSB_IP11 3
401#define STATUSF_IP11 (_ULCAST_(1) << 3)
402#define STATUSB_IP12 4
403#define STATUSF_IP12 (_ULCAST_(1) << 4)
404#define STATUSB_IP13 5
405#define STATUSF_IP13 (_ULCAST_(1) << 5)
406#define STATUSB_IP14 6
407#define STATUSF_IP14 (_ULCAST_(1) << 6)
408#define STATUSB_IP15 7
409#define STATUSF_IP15 (_ULCAST_(1) << 7)
410#define ST0_CH 0x00040000
96ffa02d 411#define ST0_NMI 0x00080000
1da177e4
LT
412#define ST0_SR 0x00100000
413#define ST0_TS 0x00200000
414#define ST0_BEV 0x00400000
415#define ST0_RE 0x02000000
416#define ST0_FR 0x04000000
417#define ST0_CU 0xf0000000
418#define ST0_CU0 0x10000000
419#define ST0_CU1 0x20000000
420#define ST0_CU2 0x40000000
421#define ST0_CU3 0x80000000
422#define ST0_XX 0x80000000 /* MIPS IV naming */
423
010c108d
DV
424/*
425 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
426 *
427 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
428 */
429#define INTCTLB_IPPCI 26
430#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
431#define INTCTLB_IPTI 29
432#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
433
1da177e4
LT
434/*
435 * Bitfields and bit numbers in the coprocessor 0 cause register.
436 *
437 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
438 */
439#define CAUSEB_EXCCODE 2
440#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
441#define CAUSEB_IP 8
442#define CAUSEF_IP (_ULCAST_(255) << 8)
443#define CAUSEB_IP0 8
444#define CAUSEF_IP0 (_ULCAST_(1) << 8)
445#define CAUSEB_IP1 9
446#define CAUSEF_IP1 (_ULCAST_(1) << 9)
447#define CAUSEB_IP2 10
448#define CAUSEF_IP2 (_ULCAST_(1) << 10)
449#define CAUSEB_IP3 11
450#define CAUSEF_IP3 (_ULCAST_(1) << 11)
451#define CAUSEB_IP4 12
452#define CAUSEF_IP4 (_ULCAST_(1) << 12)
453#define CAUSEB_IP5 13
454#define CAUSEF_IP5 (_ULCAST_(1) << 13)
455#define CAUSEB_IP6 14
456#define CAUSEF_IP6 (_ULCAST_(1) << 14)
457#define CAUSEB_IP7 15
458#define CAUSEF_IP7 (_ULCAST_(1) << 15)
459#define CAUSEB_IV 23
460#define CAUSEF_IV (_ULCAST_(1) << 23)
461#define CAUSEB_CE 28
462#define CAUSEF_CE (_ULCAST_(3) << 28)
010c108d
DV
463#define CAUSEB_TI 30
464#define CAUSEF_TI (_ULCAST_(1) << 30)
1da177e4
LT
465#define CAUSEB_BD 31
466#define CAUSEF_BD (_ULCAST_(1) << 31)
467
468/*
469 * Bits in the coprocessor 0 config register.
470 */
471/* Generic bits. */
472#define CONF_CM_CACHABLE_NO_WA 0
473#define CONF_CM_CACHABLE_WA 1
474#define CONF_CM_UNCACHED 2
475#define CONF_CM_CACHABLE_NONCOHERENT 3
476#define CONF_CM_CACHABLE_CE 4
477#define CONF_CM_CACHABLE_COW 5
478#define CONF_CM_CACHABLE_CUW 6
479#define CONF_CM_CACHABLE_ACCELERATED 7
480#define CONF_CM_CMASK 7
481#define CONF_BE (_ULCAST_(1) << 15)
482
483/* Bits common to various processors. */
484#define CONF_CU (_ULCAST_(1) << 3)
485#define CONF_DB (_ULCAST_(1) << 4)
486#define CONF_IB (_ULCAST_(1) << 5)
487#define CONF_DC (_ULCAST_(7) << 6)
488#define CONF_IC (_ULCAST_(7) << 9)
489#define CONF_EB (_ULCAST_(1) << 13)
490#define CONF_EM (_ULCAST_(1) << 14)
491#define CONF_SM (_ULCAST_(1) << 16)
492#define CONF_SC (_ULCAST_(1) << 17)
493#define CONF_EW (_ULCAST_(3) << 18)
494#define CONF_EP (_ULCAST_(15)<< 24)
495#define CONF_EC (_ULCAST_(7) << 28)
496#define CONF_CM (_ULCAST_(1) << 31)
497
498/* Bits specific to the R4xx0. */
499#define R4K_CONF_SW (_ULCAST_(1) << 20)
500#define R4K_CONF_SS (_ULCAST_(1) << 21)
e20368d5 501#define R4K_CONF_SB (_ULCAST_(3) << 22)
1da177e4
LT
502
503/* Bits specific to the R5000. */
504#define R5K_CONF_SE (_ULCAST_(1) << 12)
505#define R5K_CONF_SS (_ULCAST_(3) << 20)
506
ba5187db 507/* Bits specific to the RM7000. */
c6ad7b7d
MR
508#define RM7K_CONF_SE (_ULCAST_(1) << 3)
509#define RM7K_CONF_TE (_ULCAST_(1) << 12)
510#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
511#define RM7K_CONF_TC (_ULCAST_(1) << 17)
512#define RM7K_CONF_SI (_ULCAST_(3) << 20)
513#define RM7K_CONF_SC (_ULCAST_(1) << 31)
ba5187db 514
1da177e4
LT
515/* Bits specific to the R10000. */
516#define R10K_CONF_DN (_ULCAST_(3) << 3)
517#define R10K_CONF_CT (_ULCAST_(1) << 5)
518#define R10K_CONF_PE (_ULCAST_(1) << 6)
519#define R10K_CONF_PM (_ULCAST_(3) << 7)
520#define R10K_CONF_EC (_ULCAST_(15)<< 9)
521#define R10K_CONF_SB (_ULCAST_(1) << 13)
522#define R10K_CONF_SK (_ULCAST_(1) << 14)
523#define R10K_CONF_SS (_ULCAST_(7) << 16)
524#define R10K_CONF_SC (_ULCAST_(7) << 19)
525#define R10K_CONF_DC (_ULCAST_(7) << 26)
526#define R10K_CONF_IC (_ULCAST_(7) << 29)
527
528/* Bits specific to the VR41xx. */
529#define VR41_CONF_CS (_ULCAST_(1) << 12)
2874fe55 530#define VR41_CONF_P4K (_ULCAST_(1) << 13)
4e8ab361 531#define VR41_CONF_BP (_ULCAST_(1) << 16)
1da177e4
LT
532#define VR41_CONF_M16 (_ULCAST_(1) << 20)
533#define VR41_CONF_AD (_ULCAST_(1) << 23)
534
535/* Bits specific to the R30xx. */
536#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
537#define R30XX_CONF_REV (_ULCAST_(1) << 22)
538#define R30XX_CONF_AC (_ULCAST_(1) << 23)
539#define R30XX_CONF_RF (_ULCAST_(1) << 24)
540#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
541#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
542#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
543#define R30XX_CONF_SB (_ULCAST_(1) << 30)
544#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
545
546/* Bits specific to the TX49. */
547#define TX49_CONF_DC (_ULCAST_(1) << 16)
548#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
549#define TX49_CONF_HALT (_ULCAST_(1) << 18)
550#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
551
552/* Bits specific to the MIPS32/64 PRA. */
553#define MIPS_CONF_MT (_ULCAST_(7) << 7)
554#define MIPS_CONF_AR (_ULCAST_(7) << 10)
555#define MIPS_CONF_AT (_ULCAST_(3) << 13)
556#define MIPS_CONF_M (_ULCAST_(1) << 31)
557
4194318c
RB
558/*
559 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
560 */
561#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
562#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
563#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
564#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
565#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
566#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
567#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
568#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
569#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
570#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
571#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
572#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
573#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
574#define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
575
576#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
577#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
578#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
579#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
580#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
581#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
582#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
583#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
584
585#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
586#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
8f40611d 587#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
4194318c
RB
588#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
589#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
590#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
591#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
e50c0a8f 592#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
b2ab4f08 593#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
a3692020 594#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
4194318c 595
1b362e3e
DD
596#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
597#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
598#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
599
006a851b
SH
600#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
601
4b3e975e
RB
602#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
603
9267a30d
MSJ
604#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
605
606
4194318c
RB
607/*
608 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
609 */
610#define MIPS_FPIR_S (_ULCAST_(1) << 16)
611#define MIPS_FPIR_D (_ULCAST_(1) << 17)
612#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
613#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
614#define MIPS_FPIR_W (_ULCAST_(1) << 20)
615#define MIPS_FPIR_L (_ULCAST_(1) << 21)
616#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
617
1da177e4
LT
618#ifndef __ASSEMBLY__
619
620/*
621 * Functions to access the R10000 performance counters. These are basically
622 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
623 * performance counter number encoded into bits 1 ... 5 of the instruction.
624 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
625 * disassembler these will look like an access to sel 0 or 1.
626 */
627#define read_r10k_perf_cntr(counter) \
628({ \
629 unsigned int __res; \
630 __asm__ __volatile__( \
631 "mfpc\t%0, %1" \
632 : "=r" (__res) \
633 : "i" (counter)); \
634 \
635 __res; \
636})
637
638#define write_r10k_perf_cntr(counter,val) \
639do { \
640 __asm__ __volatile__( \
641 "mtpc\t%0, %1" \
642 : \
643 : "r" (val), "i" (counter)); \
644} while (0)
645
646#define read_r10k_perf_event(counter) \
647({ \
648 unsigned int __res; \
649 __asm__ __volatile__( \
650 "mfps\t%0, %1" \
651 : "=r" (__res) \
652 : "i" (counter)); \
653 \
654 __res; \
655})
656
657#define write_r10k_perf_cntl(counter,val) \
658do { \
659 __asm__ __volatile__( \
660 "mtps\t%0, %1" \
661 : \
662 : "r" (val), "i" (counter)); \
663} while (0)
664
665
666/*
667 * Macros to access the system control coprocessor
668 */
669
670#define __read_32bit_c0_register(source, sel) \
671({ int __res; \
672 if (sel == 0) \
673 __asm__ __volatile__( \
674 "mfc0\t%0, " #source "\n\t" \
675 : "=r" (__res)); \
676 else \
677 __asm__ __volatile__( \
678 ".set\tmips32\n\t" \
679 "mfc0\t%0, " #source ", " #sel "\n\t" \
680 ".set\tmips0\n\t" \
681 : "=r" (__res)); \
682 __res; \
683})
684
685#define __read_64bit_c0_register(source, sel) \
686({ unsigned long long __res; \
687 if (sizeof(unsigned long) == 4) \
688 __res = __read_64bit_c0_split(source, sel); \
689 else if (sel == 0) \
690 __asm__ __volatile__( \
691 ".set\tmips3\n\t" \
692 "dmfc0\t%0, " #source "\n\t" \
693 ".set\tmips0" \
694 : "=r" (__res)); \
695 else \
696 __asm__ __volatile__( \
697 ".set\tmips64\n\t" \
698 "dmfc0\t%0, " #source ", " #sel "\n\t" \
699 ".set\tmips0" \
700 : "=r" (__res)); \
701 __res; \
702})
703
704#define __write_32bit_c0_register(register, sel, value) \
705do { \
706 if (sel == 0) \
707 __asm__ __volatile__( \
708 "mtc0\t%z0, " #register "\n\t" \
0952e290 709 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
710 else \
711 __asm__ __volatile__( \
712 ".set\tmips32\n\t" \
713 "mtc0\t%z0, " #register ", " #sel "\n\t" \
714 ".set\tmips0" \
0952e290 715 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
716} while (0)
717
718#define __write_64bit_c0_register(register, sel, value) \
719do { \
720 if (sizeof(unsigned long) == 4) \
721 __write_64bit_c0_split(register, sel, value); \
722 else if (sel == 0) \
723 __asm__ __volatile__( \
724 ".set\tmips3\n\t" \
725 "dmtc0\t%z0, " #register "\n\t" \
726 ".set\tmips0" \
727 : : "Jr" (value)); \
728 else \
729 __asm__ __volatile__( \
730 ".set\tmips64\n\t" \
731 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
732 ".set\tmips0" \
733 : : "Jr" (value)); \
734} while (0)
735
736#define __read_ulong_c0_register(reg, sel) \
737 ((sizeof(unsigned long) == 4) ? \
738 (unsigned long) __read_32bit_c0_register(reg, sel) : \
739 (unsigned long) __read_64bit_c0_register(reg, sel))
740
741#define __write_ulong_c0_register(reg, sel, val) \
742do { \
743 if (sizeof(unsigned long) == 4) \
744 __write_32bit_c0_register(reg, sel, val); \
745 else \
746 __write_64bit_c0_register(reg, sel, val); \
747} while (0)
748
749/*
750 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
751 */
752#define __read_32bit_c0_ctrl_register(source) \
753({ int __res; \
754 __asm__ __volatile__( \
755 "cfc0\t%0, " #source "\n\t" \
756 : "=r" (__res)); \
757 __res; \
758})
759
760#define __write_32bit_c0_ctrl_register(register, value) \
761do { \
762 __asm__ __volatile__( \
763 "ctc0\t%z0, " #register "\n\t" \
0952e290 764 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
765} while (0)
766
767/*
768 * These versions are only needed for systems with more than 38 bits of
769 * physical address space running the 32-bit kernel. That's none atm :-)
770 */
771#define __read_64bit_c0_split(source, sel) \
772({ \
87d43dd4
AN
773 unsigned long long __val; \
774 unsigned long __flags; \
1da177e4 775 \
87d43dd4 776 local_irq_save(__flags); \
1da177e4
LT
777 if (sel == 0) \
778 __asm__ __volatile__( \
779 ".set\tmips64\n\t" \
780 "dmfc0\t%M0, " #source "\n\t" \
781 "dsll\t%L0, %M0, 32\n\t" \
0b543526
RB
782 "dsra\t%M0, %M0, 32\n\t" \
783 "dsra\t%L0, %L0, 32\n\t" \
1da177e4 784 ".set\tmips0" \
87d43dd4 785 : "=r" (__val)); \
1da177e4
LT
786 else \
787 __asm__ __volatile__( \
788 ".set\tmips64\n\t" \
789 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
790 "dsll\t%L0, %M0, 32\n\t" \
0b543526
RB
791 "dsra\t%M0, %M0, 32\n\t" \
792 "dsra\t%L0, %L0, 32\n\t" \
1da177e4 793 ".set\tmips0" \
87d43dd4
AN
794 : "=r" (__val)); \
795 local_irq_restore(__flags); \
1da177e4 796 \
87d43dd4 797 __val; \
1da177e4
LT
798})
799
800#define __write_64bit_c0_split(source, sel, val) \
801do { \
87d43dd4 802 unsigned long __flags; \
1da177e4 803 \
87d43dd4 804 local_irq_save(__flags); \
1da177e4
LT
805 if (sel == 0) \
806 __asm__ __volatile__( \
807 ".set\tmips64\n\t" \
808 "dsll\t%L0, %L0, 32\n\t" \
809 "dsrl\t%L0, %L0, 32\n\t" \
810 "dsll\t%M0, %M0, 32\n\t" \
811 "or\t%L0, %L0, %M0\n\t" \
812 "dmtc0\t%L0, " #source "\n\t" \
813 ".set\tmips0" \
814 : : "r" (val)); \
815 else \
816 __asm__ __volatile__( \
817 ".set\tmips64\n\t" \
818 "dsll\t%L0, %L0, 32\n\t" \
819 "dsrl\t%L0, %L0, 32\n\t" \
820 "dsll\t%M0, %M0, 32\n\t" \
821 "or\t%L0, %L0, %M0\n\t" \
822 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
823 ".set\tmips0" \
824 : : "r" (val)); \
87d43dd4 825 local_irq_restore(__flags); \
1da177e4
LT
826} while (0)
827
828#define read_c0_index() __read_32bit_c0_register($0, 0)
829#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
830
272bace7
RB
831#define read_c0_random() __read_32bit_c0_register($1, 0)
832#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
833
1da177e4
LT
834#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
835#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
836
837#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
838#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
839
840#define read_c0_conf() __read_32bit_c0_register($3, 0)
841#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
842
843#define read_c0_context() __read_ulong_c0_register($4, 0)
844#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
845
a3692020
RB
846#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
847#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
848
1da177e4
LT
849#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
850#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
851
9fe2e9d6
DD
852#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
853#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
854
1da177e4
LT
855#define read_c0_wired() __read_32bit_c0_register($6, 0)
856#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
857
858#define read_c0_info() __read_32bit_c0_register($7, 0)
859
860#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
861#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
862
15c4f67a
RB
863#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
864#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
865
1da177e4
LT
866#define read_c0_count() __read_32bit_c0_register($9, 0)
867#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
868
bdf21b18
PP
869#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
870#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
871
872#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
873#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
874
1da177e4
LT
875#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
876#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
877
878#define read_c0_compare() __read_32bit_c0_register($11, 0)
879#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
880
bdf21b18
PP
881#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
882#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
883
884#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
885#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
886
1da177e4 887#define read_c0_status() __read_32bit_c0_register($12, 0)
41c594ab
RB
888#ifdef CONFIG_MIPS_MT_SMTC
889#define write_c0_status(val) \
890do { \
891 __write_32bit_c0_register($12, 0, val); \
892 __ehb(); \
893} while (0)
894#else
895/*
896 * Legacy non-SMTC code, which may be hazardous
897 * but which might not support EHB
898 */
1da177e4 899#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
41c594ab 900#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
901
902#define read_c0_cause() __read_32bit_c0_register($13, 0)
903#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
904
905#define read_c0_epc() __read_ulong_c0_register($14, 0)
906#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
907
908#define read_c0_prid() __read_32bit_c0_register($15, 0)
909
910#define read_c0_config() __read_32bit_c0_register($16, 0)
911#define read_c0_config1() __read_32bit_c0_register($16, 1)
912#define read_c0_config2() __read_32bit_c0_register($16, 2)
913#define read_c0_config3() __read_32bit_c0_register($16, 3)
0efe2761
RB
914#define read_c0_config4() __read_32bit_c0_register($16, 4)
915#define read_c0_config5() __read_32bit_c0_register($16, 5)
916#define read_c0_config6() __read_32bit_c0_register($16, 6)
917#define read_c0_config7() __read_32bit_c0_register($16, 7)
1da177e4
LT
918#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
919#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
920#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
921#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
0efe2761
RB
922#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
923#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
924#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
925#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
1da177e4
LT
926
927/*
25985edc 928 * The WatchLo register. There may be up to 8 of them.
1da177e4
LT
929 */
930#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
931#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
932#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
933#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
934#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
935#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
936#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
937#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
938#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
939#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
940#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
941#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
942#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
943#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
944#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
945#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
946
947/*
25985edc 948 * The WatchHi register. There may be up to 8 of them.
1da177e4
LT
949 */
950#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
951#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
952#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
953#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
954#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
955#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
956#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
957#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
958
959#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
960#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
961#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
962#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
963#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
964#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
965#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
966#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
967
968#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
969#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
970
971#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
972#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
973
974#define read_c0_framemask() __read_32bit_c0_register($21, 0)
975#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
976
977/* RM9000 PerfControl performance counter control register */
978#define read_c0_perfcontrol() __read_32bit_c0_register($22, 0)
979#define write_c0_perfcontrol(val) __write_32bit_c0_register($22, 0, val)
980
981#define read_c0_diag() __read_32bit_c0_register($22, 0)
982#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
983
984#define read_c0_diag1() __read_32bit_c0_register($22, 1)
985#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
986
987#define read_c0_diag2() __read_32bit_c0_register($22, 2)
988#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
989
990#define read_c0_diag3() __read_32bit_c0_register($22, 3)
991#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
992
993#define read_c0_diag4() __read_32bit_c0_register($22, 4)
994#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
995
996#define read_c0_diag5() __read_32bit_c0_register($22, 5)
997#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
998
999#define read_c0_debug() __read_32bit_c0_register($23, 0)
1000#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1001
1002#define read_c0_depc() __read_ulong_c0_register($24, 0)
1003#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1004
1005/*
1006 * MIPS32 / MIPS64 performance counters
1007 */
1008#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
1009#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1010#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
1011#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
4d36f59d
DD
1012#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1013#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1da177e4
LT
1014#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
1015#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1016#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
1017#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
4d36f59d
DD
1018#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1019#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1da177e4
LT
1020#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
1021#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1022#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
1023#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
4d36f59d
DD
1024#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1025#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1da177e4
LT
1026#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
1027#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1028#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
1029#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
4d36f59d
DD
1030#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1031#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1da177e4
LT
1032
1033/* RM9000 PerfCount performance counter register */
1034#define read_c0_perfcount() __read_64bit_c0_register($25, 0)
1035#define write_c0_perfcount(val) __write_64bit_c0_register($25, 0, val)
1036
1037#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1038#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1039
1040#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
1041#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1042
1043#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1044
1045#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
1046#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1047
1048#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1049#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1050
41c594ab
RB
1051#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1052#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1053
af231172
KC
1054#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1055#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1056
1057#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1058#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1059
1da177e4
LT
1060#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1061#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1062
1063#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1064#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1065
7a0fc58c 1066/* MIPSR2 */
21a151d8 1067#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
7a0fc58c
RB
1068#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1069
1070#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1071#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1072
1073#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1074#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1075
1076#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1077#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1078
21a151d8 1079#define read_c0_ebase() __read_32bit_c0_register($15, 1)
7a0fc58c
RB
1080#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1081
ed918c2d
DD
1082
1083/* Cavium OCTEON (cnMIPS) */
1084#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1085#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1086
1087#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1088#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1089
1090#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
1091#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1092/*
1093 * The cacheerr registers are not standardized. On OCTEON, they are
1094 * 64 bits wide.
1095 */
1096#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1097#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1098
1099#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1100#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1101
af231172
KC
1102/* BMIPS3300 */
1103#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1104#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1105
1106#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1107#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1108
1109#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1110#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1111
020232f1 1112/* BMIPS43xx */
af231172
KC
1113#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1114#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1115
1116#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1117#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1118
1119#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1120#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1121
1122#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1123#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1124
1125#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1126#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1127
1128/* BMIPS5000 */
1129#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1130#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1131
1132#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1133#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1134
1135#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1136#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1137
1138#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1139#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1140
1141#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1142#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1143
1144#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1145#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1146
1da177e4
LT
1147/*
1148 * Macros to access the floating point coprocessor control registers
1149 */
1150#define read_32bit_cp1_register(source) \
1151({ int __res; \
1152 __asm__ __volatile__( \
1153 ".set\tpush\n\t" \
1154 ".set\treorder\n\t" \
25c30003
DD
1155 /* gas fails to assemble cfc1 for some archs (octeon).*/ \
1156 ".set\tmips1\n\t" \
1da177e4
LT
1157 "cfc1\t%0,"STR(source)"\n\t" \
1158 ".set\tpop" \
1159 : "=r" (__res)); \
1160 __res;})
1161
e50c0a8f
RB
1162#define rddsp(mask) \
1163({ \
1164 unsigned int __res; \
1165 \
1166 __asm__ __volatile__( \
1167 " .set push \n" \
1168 " .set noat \n" \
1169 " # rddsp $1, %x1 \n" \
1170 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1171 " move %0, $1 \n" \
1172 " .set pop \n" \
1173 : "=r" (__res) \
1174 : "i" (mask)); \
1175 __res; \
1176})
1177
1178#define wrdsp(val, mask) \
1179do { \
e50c0a8f
RB
1180 __asm__ __volatile__( \
1181 " .set push \n" \
1182 " .set noat \n" \
1183 " move $1, %0 \n" \
1184 " # wrdsp $1, %x1 \n" \
26487957 1185 " .word 0x7c2004f8 | (%x1 << 11) \n" \
e50c0a8f
RB
1186 " .set pop \n" \
1187 : \
1188 : "r" (val), "i" (mask)); \
e50c0a8f
RB
1189} while (0)
1190
1191#if 0 /* Need DSP ASE capable assembler ... */
1192#define mflo0() ({ long mflo0; __asm__("mflo %0, $ac0" : "=r" (mflo0)); mflo0;})
1193#define mflo1() ({ long mflo1; __asm__("mflo %0, $ac1" : "=r" (mflo1)); mflo1;})
1194#define mflo2() ({ long mflo2; __asm__("mflo %0, $ac2" : "=r" (mflo2)); mflo2;})
1195#define mflo3() ({ long mflo3; __asm__("mflo %0, $ac3" : "=r" (mflo3)); mflo3;})
1196
1197#define mfhi0() ({ long mfhi0; __asm__("mfhi %0, $ac0" : "=r" (mfhi0)); mfhi0;})
1198#define mfhi1() ({ long mfhi1; __asm__("mfhi %0, $ac1" : "=r" (mfhi1)); mfhi1;})
1199#define mfhi2() ({ long mfhi2; __asm__("mfhi %0, $ac2" : "=r" (mfhi2)); mfhi2;})
1200#define mfhi3() ({ long mfhi3; __asm__("mfhi %0, $ac3" : "=r" (mfhi3)); mfhi3;})
1201
1202#define mtlo0(x) __asm__("mtlo %0, $ac0" ::"r" (x))
1203#define mtlo1(x) __asm__("mtlo %0, $ac1" ::"r" (x))
1204#define mtlo2(x) __asm__("mtlo %0, $ac2" ::"r" (x))
1205#define mtlo3(x) __asm__("mtlo %0, $ac3" ::"r" (x))
1206
1207#define mthi0(x) __asm__("mthi %0, $ac0" ::"r" (x))
1208#define mthi1(x) __asm__("mthi %0, $ac1" ::"r" (x))
1209#define mthi2(x) __asm__("mthi %0, $ac2" ::"r" (x))
1210#define mthi3(x) __asm__("mthi %0, $ac3" ::"r" (x))
1211
1212#else
1213
1214#define mfhi0() \
1215({ \
1216 unsigned long __treg; \
1217 \
1218 __asm__ __volatile__( \
1219 " .set push \n" \
1220 " .set noat \n" \
1221 " # mfhi %0, $ac0 \n" \
1222 " .word 0x00000810 \n" \
1223 " move %0, $1 \n" \
1224 " .set pop \n" \
1225 : "=r" (__treg)); \
1226 __treg; \
1227})
1228
1229#define mfhi1() \
1230({ \
1231 unsigned long __treg; \
1232 \
1233 __asm__ __volatile__( \
1234 " .set push \n" \
1235 " .set noat \n" \
1236 " # mfhi %0, $ac1 \n" \
1237 " .word 0x00200810 \n" \
1238 " move %0, $1 \n" \
1239 " .set pop \n" \
1240 : "=r" (__treg)); \
1241 __treg; \
1242})
1243
1244#define mfhi2() \
1245({ \
1246 unsigned long __treg; \
1247 \
1248 __asm__ __volatile__( \
1249 " .set push \n" \
1250 " .set noat \n" \
1251 " # mfhi %0, $ac2 \n" \
1252 " .word 0x00400810 \n" \
1253 " move %0, $1 \n" \
1254 " .set pop \n" \
1255 : "=r" (__treg)); \
1256 __treg; \
1257})
1258
1259#define mfhi3() \
1260({ \
1261 unsigned long __treg; \
1262 \
1263 __asm__ __volatile__( \
1264 " .set push \n" \
1265 " .set noat \n" \
1266 " # mfhi %0, $ac3 \n" \
1267 " .word 0x00600810 \n" \
1268 " move %0, $1 \n" \
1269 " .set pop \n" \
1270 : "=r" (__treg)); \
1271 __treg; \
1272})
1273
1274#define mflo0() \
1275({ \
1276 unsigned long __treg; \
1277 \
1278 __asm__ __volatile__( \
1279 " .set push \n" \
1280 " .set noat \n" \
1281 " # mflo %0, $ac0 \n" \
1282 " .word 0x00000812 \n" \
1283 " move %0, $1 \n" \
1284 " .set pop \n" \
1285 : "=r" (__treg)); \
1286 __treg; \
1287})
1288
1289#define mflo1() \
1290({ \
1291 unsigned long __treg; \
1292 \
1293 __asm__ __volatile__( \
1294 " .set push \n" \
1295 " .set noat \n" \
1296 " # mflo %0, $ac1 \n" \
1297 " .word 0x00200812 \n" \
1298 " move %0, $1 \n" \
1299 " .set pop \n" \
1300 : "=r" (__treg)); \
1301 __treg; \
1302})
1303
1304#define mflo2() \
1305({ \
1306 unsigned long __treg; \
1307 \
1308 __asm__ __volatile__( \
1309 " .set push \n" \
1310 " .set noat \n" \
1311 " # mflo %0, $ac2 \n" \
1312 " .word 0x00400812 \n" \
1313 " move %0, $1 \n" \
1314 " .set pop \n" \
1315 : "=r" (__treg)); \
1316 __treg; \
1317})
1318
1319#define mflo3() \
1320({ \
1321 unsigned long __treg; \
1322 \
1323 __asm__ __volatile__( \
1324 " .set push \n" \
1325 " .set noat \n" \
1326 " # mflo %0, $ac3 \n" \
1327 " .word 0x00600812 \n" \
1328 " move %0, $1 \n" \
1329 " .set pop \n" \
1330 : "=r" (__treg)); \
1331 __treg; \
1332})
1333
1334#define mthi0(x) \
1335do { \
1336 __asm__ __volatile__( \
1337 " .set push \n" \
1338 " .set noat \n" \
1339 " move $1, %0 \n" \
1340 " # mthi $1, $ac0 \n" \
1341 " .word 0x00200011 \n" \
1342 " .set pop \n" \
1343 : \
1344 : "r" (x)); \
1345} while (0)
1346
1347#define mthi1(x) \
1348do { \
1349 __asm__ __volatile__( \
1350 " .set push \n" \
1351 " .set noat \n" \
1352 " move $1, %0 \n" \
1353 " # mthi $1, $ac1 \n" \
1354 " .word 0x00200811 \n" \
1355 " .set pop \n" \
1356 : \
1357 : "r" (x)); \
1358} while (0)
1359
1360#define mthi2(x) \
1361do { \
1362 __asm__ __volatile__( \
1363 " .set push \n" \
1364 " .set noat \n" \
1365 " move $1, %0 \n" \
1366 " # mthi $1, $ac2 \n" \
1367 " .word 0x00201011 \n" \
1368 " .set pop \n" \
1369 : \
1370 : "r" (x)); \
1371} while (0)
1372
1373#define mthi3(x) \
1374do { \
1375 __asm__ __volatile__( \
1376 " .set push \n" \
1377 " .set noat \n" \
1378 " move $1, %0 \n" \
1379 " # mthi $1, $ac3 \n" \
1380 " .word 0x00201811 \n" \
1381 " .set pop \n" \
1382 : \
1383 : "r" (x)); \
1384} while (0)
1385
1386#define mtlo0(x) \
1387do { \
1388 __asm__ __volatile__( \
1389 " .set push \n" \
1390 " .set noat \n" \
1391 " move $1, %0 \n" \
1392 " # mtlo $1, $ac0 \n" \
1393 " .word 0x00200013 \n" \
1394 " .set pop \n" \
1395 : \
1396 : "r" (x)); \
1397} while (0)
1398
1399#define mtlo1(x) \
1400do { \
1401 __asm__ __volatile__( \
1402 " .set push \n" \
1403 " .set noat \n" \
1404 " move $1, %0 \n" \
1405 " # mtlo $1, $ac1 \n" \
1406 " .word 0x00200813 \n" \
1407 " .set pop \n" \
1408 : \
1409 : "r" (x)); \
1410} while (0)
1411
1412#define mtlo2(x) \
1413do { \
1414 __asm__ __volatile__( \
1415 " .set push \n" \
1416 " .set noat \n" \
1417 " move $1, %0 \n" \
1418 " # mtlo $1, $ac2 \n" \
1419 " .word 0x00201013 \n" \
1420 " .set pop \n" \
1421 : \
1422 : "r" (x)); \
1423} while (0)
1424
1425#define mtlo3(x) \
1426do { \
1427 __asm__ __volatile__( \
1428 " .set push \n" \
1429 " .set noat \n" \
1430 " move $1, %0 \n" \
1431 " # mtlo $1, $ac3 \n" \
1432 " .word 0x00201813 \n" \
1433 " .set pop \n" \
1434 : \
1435 : "r" (x)); \
1436} while (0)
1437
1438#endif
1439
1da177e4
LT
1440/*
1441 * TLB operations.
1442 *
1443 * It is responsibility of the caller to take care of any TLB hazards.
1444 */
1445static inline void tlb_probe(void)
1446{
1447 __asm__ __volatile__(
1448 ".set noreorder\n\t"
1449 "tlbp\n\t"
1450 ".set reorder");
1451}
1452
1453static inline void tlb_read(void)
1454{
9267a30d
MSJ
1455#if MIPS34K_MISSED_ITLB_WAR
1456 int res = 0;
1457
1458 __asm__ __volatile__(
1459 " .set push \n"
1460 " .set noreorder \n"
1461 " .set noat \n"
1462 " .set mips32r2 \n"
1463 " .word 0x41610001 # dvpe $1 \n"
1464 " move %0, $1 \n"
1465 " ehb \n"
1466 " .set pop \n"
1467 : "=r" (res));
1468
1469 instruction_hazard();
1470#endif
1471
1da177e4
LT
1472 __asm__ __volatile__(
1473 ".set noreorder\n\t"
1474 "tlbr\n\t"
1475 ".set reorder");
9267a30d
MSJ
1476
1477#if MIPS34K_MISSED_ITLB_WAR
1478 if ((res & _ULCAST_(1)))
1479 __asm__ __volatile__(
1480 " .set push \n"
1481 " .set noreorder \n"
1482 " .set noat \n"
1483 " .set mips32r2 \n"
1484 " .word 0x41600021 # evpe \n"
1485 " ehb \n"
1486 " .set pop \n");
1487#endif
1da177e4
LT
1488}
1489
1490static inline void tlb_write_indexed(void)
1491{
1492 __asm__ __volatile__(
1493 ".set noreorder\n\t"
1494 "tlbwi\n\t"
1495 ".set reorder");
1496}
1497
1498static inline void tlb_write_random(void)
1499{
1500 __asm__ __volatile__(
1501 ".set noreorder\n\t"
1502 "tlbwr\n\t"
1503 ".set reorder");
1504}
1505
1506/*
1507 * Manipulate bits in a c0 register.
1508 */
41c594ab
RB
1509#ifndef CONFIG_MIPS_MT_SMTC
1510/*
1511 * SMTC Linux requires shutting-down microthread scheduling
1512 * during CP0 register read-modify-write sequences.
1513 */
1da177e4
LT
1514#define __BUILD_SET_C0(name) \
1515static inline unsigned int \
1516set_c0_##name(unsigned int set) \
1517{ \
89e18eb3 1518 unsigned int res, new; \
1da177e4
LT
1519 \
1520 res = read_c0_##name(); \
89e18eb3
RB
1521 new = res | set; \
1522 write_c0_##name(new); \
1da177e4
LT
1523 \
1524 return res; \
1525} \
1526 \
1527static inline unsigned int \
1528clear_c0_##name(unsigned int clear) \
1529{ \
89e18eb3 1530 unsigned int res, new; \
1da177e4
LT
1531 \
1532 res = read_c0_##name(); \
89e18eb3
RB
1533 new = res & ~clear; \
1534 write_c0_##name(new); \
1da177e4
LT
1535 \
1536 return res; \
1537} \
1538 \
1539static inline unsigned int \
89e18eb3 1540change_c0_##name(unsigned int change, unsigned int val) \
1da177e4 1541{ \
89e18eb3 1542 unsigned int res, new; \
1da177e4
LT
1543 \
1544 res = read_c0_##name(); \
89e18eb3
RB
1545 new = res & ~change; \
1546 new |= (val & change); \
1547 write_c0_##name(new); \
1da177e4
LT
1548 \
1549 return res; \
1550}
1551
41c594ab
RB
1552#else /* SMTC versions that manage MT scheduling */
1553
192ef366 1554#include <linux/irqflags.h>
41c594ab
RB
1555
1556/*
1557 * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
1558 * header file recursion.
1559 */
1560static inline unsigned int __dmt(void)
1561{
1562 int res;
1563
1564 __asm__ __volatile__(
1565 " .set push \n"
1566 " .set mips32r2 \n"
1567 " .set noat \n"
1568 " .word 0x41610BC1 # dmt $1 \n"
1569 " ehb \n"
1570 " move %0, $1 \n"
1571 " .set pop \n"
1572 : "=r" (res));
1573
1574 instruction_hazard();
1575
1576 return res;
1577}
1578
1579#define __VPECONTROL_TE_SHIFT 15
1580#define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
1581
1582#define __EMT_ENABLE __VPECONTROL_TE
1583
1584static inline void __emt(unsigned int previous)
1585{
1586 if ((previous & __EMT_ENABLE))
1587 __asm__ __volatile__(
41c594ab
RB
1588 " .set mips32r2 \n"
1589 " .word 0x41600be1 # emt \n"
1590 " ehb \n"
1bd5e161 1591 " .set mips0 \n");
41c594ab
RB
1592}
1593
1594static inline void __ehb(void)
1595{
1596 __asm__ __volatile__(
4277ff5e
RB
1597 " .set mips32r2 \n"
1598 " ehb \n" " .set mips0 \n");
41c594ab
RB
1599}
1600
1601/*
1602 * Note that local_irq_save/restore affect TC-specific IXMT state,
1603 * not Status.IE as in non-SMTC kernel.
1604 */
1605
1606#define __BUILD_SET_C0(name) \
1607static inline unsigned int \
1608set_c0_##name(unsigned int set) \
1609{ \
1610 unsigned int res; \
c34e6e8b 1611 unsigned int new; \
41c594ab 1612 unsigned int omt; \
b7e4226e 1613 unsigned long flags; \
41c594ab
RB
1614 \
1615 local_irq_save(flags); \
1616 omt = __dmt(); \
1617 res = read_c0_##name(); \
c34e6e8b
KK
1618 new = res | set; \
1619 write_c0_##name(new); \
41c594ab
RB
1620 __emt(omt); \
1621 local_irq_restore(flags); \
1622 \
1623 return res; \
1624} \
1625 \
1626static inline unsigned int \
1627clear_c0_##name(unsigned int clear) \
1628{ \
1629 unsigned int res; \
c34e6e8b 1630 unsigned int new; \
41c594ab 1631 unsigned int omt; \
b7e4226e 1632 unsigned long flags; \
41c594ab
RB
1633 \
1634 local_irq_save(flags); \
1635 omt = __dmt(); \
1636 res = read_c0_##name(); \
c34e6e8b
KK
1637 new = res & ~clear; \
1638 write_c0_##name(new); \
41c594ab
RB
1639 __emt(omt); \
1640 local_irq_restore(flags); \
1641 \
1642 return res; \
1643} \
1644 \
1645static inline unsigned int \
c34e6e8b 1646change_c0_##name(unsigned int change, unsigned int newbits) \
41c594ab
RB
1647{ \
1648 unsigned int res; \
c34e6e8b 1649 unsigned int new; \
41c594ab 1650 unsigned int omt; \
b7e4226e 1651 unsigned long flags; \
41c594ab
RB
1652 \
1653 local_irq_save(flags); \
1654 \
1655 omt = __dmt(); \
1656 res = read_c0_##name(); \
c34e6e8b
KK
1657 new = res & ~change; \
1658 new |= (newbits & change); \
1659 write_c0_##name(new); \
41c594ab
RB
1660 __emt(omt); \
1661 local_irq_restore(flags); \
1662 \
1663 return res; \
1664}
1665#endif
1666
1da177e4
LT
1667__BUILD_SET_C0(status)
1668__BUILD_SET_C0(cause)
1669__BUILD_SET_C0(config)
1670__BUILD_SET_C0(intcontrol)
7a0fc58c
RB
1671__BUILD_SET_C0(intctl)
1672__BUILD_SET_C0(srsmap)
020232f1
KC
1673__BUILD_SET_C0(brcm_config_0)
1674__BUILD_SET_C0(brcm_bus_pll)
1675__BUILD_SET_C0(brcm_reset)
1676__BUILD_SET_C0(brcm_cmt_intr)
1677__BUILD_SET_C0(brcm_cmt_ctrl)
1678__BUILD_SET_C0(brcm_config)
1679__BUILD_SET_C0(brcm_mode)
1da177e4
LT
1680
1681#endif /* !__ASSEMBLY__ */
1682
1683#endif /* _ASM_MIPSREGS_H */