MIPS: Use 64-bit stores to c0_entrylo on 64-bit kernels.
[linux-2.6-block.git] / arch / mips / include / asm / mipsregs.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
a3692020 10 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
4194318c 11 * Copyright (C) 2003, 2004 Maciej W. Rozycki
1da177e4
LT
12 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
1da177e4
LT
16#include <linux/linkage.h>
17#include <asm/hazards.h>
9267a30d 18#include <asm/war.h>
1da177e4
LT
19
20/*
21 * The following macros are especially useful for __asm__
22 * inline assembler.
23 */
24#ifndef __STR
25#define __STR(x) #x
26#endif
27#ifndef STR
28#define STR(x) __STR(x)
29#endif
30
31/*
32 * Configure language
33 */
34#ifdef __ASSEMBLY__
35#define _ULCAST_
36#else
37#define _ULCAST_ (unsigned long)
38#endif
39
40/*
41 * Coprocessor 0 register names
42 */
43#define CP0_INDEX $0
44#define CP0_RANDOM $1
45#define CP0_ENTRYLO0 $2
46#define CP0_ENTRYLO1 $3
47#define CP0_CONF $3
48#define CP0_CONTEXT $4
49#define CP0_PAGEMASK $5
50#define CP0_WIRED $6
51#define CP0_INFO $7
52#define CP0_BADVADDR $8
53#define CP0_COUNT $9
54#define CP0_ENTRYHI $10
55#define CP0_COMPARE $11
56#define CP0_STATUS $12
57#define CP0_CAUSE $13
58#define CP0_EPC $14
59#define CP0_PRID $15
60#define CP0_CONFIG $16
61#define CP0_LLADDR $17
62#define CP0_WATCHLO $18
63#define CP0_WATCHHI $19
64#define CP0_XCONTEXT $20
65#define CP0_FRAMEMASK $21
66#define CP0_DIAGNOSTIC $22
67#define CP0_DEBUG $23
68#define CP0_DEPC $24
69#define CP0_PERFORMANCE $25
70#define CP0_ECC $26
71#define CP0_CACHEERR $27
72#define CP0_TAGLO $28
73#define CP0_TAGHI $29
74#define CP0_ERROREPC $30
75#define CP0_DESAVE $31
76
77/*
78 * R4640/R4650 cp0 register names. These registers are listed
79 * here only for completeness; without MMU these CPUs are not useable
80 * by Linux. A future ELKS port might take make Linux run on them
81 * though ...
82 */
83#define CP0_IBASE $0
84#define CP0_IBOUND $1
85#define CP0_DBASE $2
86#define CP0_DBOUND $3
87#define CP0_CALG $17
88#define CP0_IWATCH $18
89#define CP0_DWATCH $19
90
91/*
92 * Coprocessor 0 Set 1 register names
93 */
94#define CP0_S1_DERRADDR0 $26
95#define CP0_S1_DERRADDR1 $27
96#define CP0_S1_INTCONTROL $20
97
7a0fc58c
RB
98/*
99 * Coprocessor 0 Set 2 register names
100 */
101#define CP0_S2_SRSCTL $12 /* MIPSR2 */
102
103/*
104 * Coprocessor 0 Set 3 register names
105 */
106#define CP0_S3_SRSMAP $12 /* MIPSR2 */
107
1da177e4
LT
108/*
109 * TX39 Series
110 */
111#define CP0_TX39_CACHE $7
112
113/*
114 * Coprocessor 1 (FPU) register names
115 */
116#define CP1_REVISION $0
117#define CP1_STATUS $31
118
119/*
120 * FPU Status Register Values
121 */
122/*
123 * Status Register Values
124 */
125
126#define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
127#define FPU_CSR_COND 0x00800000 /* $fcc0 */
128#define FPU_CSR_COND0 0x00800000 /* $fcc0 */
129#define FPU_CSR_COND1 0x02000000 /* $fcc1 */
130#define FPU_CSR_COND2 0x04000000 /* $fcc2 */
131#define FPU_CSR_COND3 0x08000000 /* $fcc3 */
132#define FPU_CSR_COND4 0x10000000 /* $fcc4 */
133#define FPU_CSR_COND5 0x20000000 /* $fcc5 */
134#define FPU_CSR_COND6 0x40000000 /* $fcc6 */
135#define FPU_CSR_COND7 0x80000000 /* $fcc7 */
136
137/*
138 * X the exception cause indicator
139 * E the exception enable
140 * S the sticky/flag bit
141*/
142#define FPU_CSR_ALL_X 0x0003f000
143#define FPU_CSR_UNI_X 0x00020000
144#define FPU_CSR_INV_X 0x00010000
145#define FPU_CSR_DIV_X 0x00008000
146#define FPU_CSR_OVF_X 0x00004000
147#define FPU_CSR_UDF_X 0x00002000
148#define FPU_CSR_INE_X 0x00001000
149
150#define FPU_CSR_ALL_E 0x00000f80
151#define FPU_CSR_INV_E 0x00000800
152#define FPU_CSR_DIV_E 0x00000400
153#define FPU_CSR_OVF_E 0x00000200
154#define FPU_CSR_UDF_E 0x00000100
155#define FPU_CSR_INE_E 0x00000080
156
157#define FPU_CSR_ALL_S 0x0000007c
158#define FPU_CSR_INV_S 0x00000040
159#define FPU_CSR_DIV_S 0x00000020
160#define FPU_CSR_OVF_S 0x00000010
161#define FPU_CSR_UDF_S 0x00000008
162#define FPU_CSR_INE_S 0x00000004
163
164/* rounding mode */
165#define FPU_CSR_RN 0x0 /* nearest */
166#define FPU_CSR_RZ 0x1 /* towards zero */
167#define FPU_CSR_RU 0x2 /* towards +Infinity */
168#define FPU_CSR_RD 0x3 /* towards -Infinity */
169
170
171/*
172 * Values for PageMask register
173 */
174#ifdef CONFIG_CPU_VR41XX
175
176/* Why doesn't stupidity hurt ... */
177
178#define PM_1K 0x00000000
179#define PM_4K 0x00001800
180#define PM_16K 0x00007800
181#define PM_64K 0x0001f800
182#define PM_256K 0x0007f800
183
184#else
185
186#define PM_4K 0x00000000
c52399be 187#define PM_8K 0x00002000
1da177e4 188#define PM_16K 0x00006000
c52399be 189#define PM_32K 0x0000e000
1da177e4 190#define PM_64K 0x0001e000
c52399be 191#define PM_128K 0x0003e000
1da177e4 192#define PM_256K 0x0007e000
c52399be 193#define PM_512K 0x000fe000
1da177e4 194#define PM_1M 0x001fe000
c52399be 195#define PM_2M 0x003fe000
1da177e4 196#define PM_4M 0x007fe000
c52399be 197#define PM_8M 0x00ffe000
1da177e4 198#define PM_16M 0x01ffe000
c52399be 199#define PM_32M 0x03ffe000
1da177e4
LT
200#define PM_64M 0x07ffe000
201#define PM_256M 0x1fffe000
542c1020 202#define PM_1G 0x7fffe000
1da177e4
LT
203
204#endif
205
206/*
207 * Default page size for a given kernel configuration
208 */
209#ifdef CONFIG_PAGE_SIZE_4KB
210#define PM_DEFAULT_MASK PM_4K
c52399be
RB
211#elif defined(CONFIG_PAGE_SIZE_8KB)
212#define PM_DEFAULT_MASK PM_8K
1da177e4
LT
213#elif defined(CONFIG_PAGE_SIZE_16KB)
214#define PM_DEFAULT_MASK PM_16K
c52399be
RB
215#elif defined(CONFIG_PAGE_SIZE_32KB)
216#define PM_DEFAULT_MASK PM_32K
1da177e4
LT
217#elif defined(CONFIG_PAGE_SIZE_64KB)
218#define PM_DEFAULT_MASK PM_64K
219#else
220#error Bad page size configuration!
221#endif
222
dd794392
DD
223/*
224 * Default huge tlb size for a given kernel configuration
225 */
226#ifdef CONFIG_PAGE_SIZE_4KB
227#define PM_HUGE_MASK PM_1M
228#elif defined(CONFIG_PAGE_SIZE_8KB)
229#define PM_HUGE_MASK PM_4M
230#elif defined(CONFIG_PAGE_SIZE_16KB)
231#define PM_HUGE_MASK PM_16M
232#elif defined(CONFIG_PAGE_SIZE_32KB)
233#define PM_HUGE_MASK PM_64M
234#elif defined(CONFIG_PAGE_SIZE_64KB)
235#define PM_HUGE_MASK PM_256M
236#elif defined(CONFIG_HUGETLB_PAGE)
237#error Bad page size configuration for hugetlbfs!
238#endif
1da177e4
LT
239
240/*
241 * Values used for computation of new tlb entries
242 */
243#define PL_4K 12
244#define PL_16K 14
245#define PL_64K 16
246#define PL_256K 18
247#define PL_1M 20
248#define PL_4M 22
249#define PL_16M 24
250#define PL_64M 26
251#define PL_256M 28
252
253/*
254 * R4x00 interrupt enable / cause bits
255 */
256#define IE_SW0 (_ULCAST_(1) << 8)
257#define IE_SW1 (_ULCAST_(1) << 9)
258#define IE_IRQ0 (_ULCAST_(1) << 10)
259#define IE_IRQ1 (_ULCAST_(1) << 11)
260#define IE_IRQ2 (_ULCAST_(1) << 12)
261#define IE_IRQ3 (_ULCAST_(1) << 13)
262#define IE_IRQ4 (_ULCAST_(1) << 14)
263#define IE_IRQ5 (_ULCAST_(1) << 15)
264
265/*
266 * R4x00 interrupt cause bits
267 */
268#define C_SW0 (_ULCAST_(1) << 8)
269#define C_SW1 (_ULCAST_(1) << 9)
270#define C_IRQ0 (_ULCAST_(1) << 10)
271#define C_IRQ1 (_ULCAST_(1) << 11)
272#define C_IRQ2 (_ULCAST_(1) << 12)
273#define C_IRQ3 (_ULCAST_(1) << 13)
274#define C_IRQ4 (_ULCAST_(1) << 14)
275#define C_IRQ5 (_ULCAST_(1) << 15)
276
277/*
278 * Bitfields in the R4xx0 cp0 status register
279 */
280#define ST0_IE 0x00000001
281#define ST0_EXL 0x00000002
282#define ST0_ERL 0x00000004
283#define ST0_KSU 0x00000018
284# define KSU_USER 0x00000010
285# define KSU_SUPERVISOR 0x00000008
286# define KSU_KERNEL 0x00000000
287#define ST0_UX 0x00000020
288#define ST0_SX 0x00000040
289#define ST0_KX 0x00000080
290#define ST0_DE 0x00010000
291#define ST0_CE 0x00020000
292
293/*
294 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
295 * cacheops in userspace. This bit exists only on RM7000 and RM9000
296 * processors.
297 */
298#define ST0_CO 0x08000000
299
300/*
301 * Bitfields in the R[23]000 cp0 status register.
302 */
303#define ST0_IEC 0x00000001
304#define ST0_KUC 0x00000002
305#define ST0_IEP 0x00000004
306#define ST0_KUP 0x00000008
307#define ST0_IEO 0x00000010
308#define ST0_KUO 0x00000020
309/* bits 6 & 7 are reserved on R[23]000 */
310#define ST0_ISC 0x00010000
311#define ST0_SWC 0x00020000
312#define ST0_CM 0x00080000
313
314/*
315 * Bits specific to the R4640/R4650
316 */
317#define ST0_UM (_ULCAST_(1) << 4)
318#define ST0_IL (_ULCAST_(1) << 23)
319#define ST0_DL (_ULCAST_(1) << 24)
320
e50c0a8f 321/*
3301edcb 322 * Enable the MIPS MDMX and DSP ASEs
e50c0a8f
RB
323 */
324#define ST0_MX 0x01000000
325
1da177e4
LT
326/*
327 * Bitfields in the TX39 family CP0 Configuration Register 3
328 */
329#define TX39_CONF_ICS_SHIFT 19
330#define TX39_CONF_ICS_MASK 0x00380000
331#define TX39_CONF_ICS_1KB 0x00000000
332#define TX39_CONF_ICS_2KB 0x00080000
333#define TX39_CONF_ICS_4KB 0x00100000
334#define TX39_CONF_ICS_8KB 0x00180000
335#define TX39_CONF_ICS_16KB 0x00200000
336
337#define TX39_CONF_DCS_SHIFT 16
338#define TX39_CONF_DCS_MASK 0x00070000
339#define TX39_CONF_DCS_1KB 0x00000000
340#define TX39_CONF_DCS_2KB 0x00010000
341#define TX39_CONF_DCS_4KB 0x00020000
342#define TX39_CONF_DCS_8KB 0x00030000
343#define TX39_CONF_DCS_16KB 0x00040000
344
345#define TX39_CONF_CWFON 0x00004000
346#define TX39_CONF_WBON 0x00002000
347#define TX39_CONF_RF_SHIFT 10
348#define TX39_CONF_RF_MASK 0x00000c00
349#define TX39_CONF_DOZE 0x00000200
350#define TX39_CONF_HALT 0x00000100
351#define TX39_CONF_LOCK 0x00000080
352#define TX39_CONF_ICE 0x00000020
353#define TX39_CONF_DCE 0x00000010
354#define TX39_CONF_IRSIZE_SHIFT 2
355#define TX39_CONF_IRSIZE_MASK 0x0000000c
356#define TX39_CONF_DRSIZE_SHIFT 0
357#define TX39_CONF_DRSIZE_MASK 0x00000003
358
359/*
360 * Status register bits available in all MIPS CPUs.
361 */
362#define ST0_IM 0x0000ff00
363#define STATUSB_IP0 8
364#define STATUSF_IP0 (_ULCAST_(1) << 8)
365#define STATUSB_IP1 9
366#define STATUSF_IP1 (_ULCAST_(1) << 9)
367#define STATUSB_IP2 10
368#define STATUSF_IP2 (_ULCAST_(1) << 10)
369#define STATUSB_IP3 11
370#define STATUSF_IP3 (_ULCAST_(1) << 11)
371#define STATUSB_IP4 12
372#define STATUSF_IP4 (_ULCAST_(1) << 12)
373#define STATUSB_IP5 13
374#define STATUSF_IP5 (_ULCAST_(1) << 13)
375#define STATUSB_IP6 14
376#define STATUSF_IP6 (_ULCAST_(1) << 14)
377#define STATUSB_IP7 15
378#define STATUSF_IP7 (_ULCAST_(1) << 15)
379#define STATUSB_IP8 0
380#define STATUSF_IP8 (_ULCAST_(1) << 0)
381#define STATUSB_IP9 1
382#define STATUSF_IP9 (_ULCAST_(1) << 1)
383#define STATUSB_IP10 2
384#define STATUSF_IP10 (_ULCAST_(1) << 2)
385#define STATUSB_IP11 3
386#define STATUSF_IP11 (_ULCAST_(1) << 3)
387#define STATUSB_IP12 4
388#define STATUSF_IP12 (_ULCAST_(1) << 4)
389#define STATUSB_IP13 5
390#define STATUSF_IP13 (_ULCAST_(1) << 5)
391#define STATUSB_IP14 6
392#define STATUSF_IP14 (_ULCAST_(1) << 6)
393#define STATUSB_IP15 7
394#define STATUSF_IP15 (_ULCAST_(1) << 7)
395#define ST0_CH 0x00040000
396#define ST0_SR 0x00100000
397#define ST0_TS 0x00200000
398#define ST0_BEV 0x00400000
399#define ST0_RE 0x02000000
400#define ST0_FR 0x04000000
401#define ST0_CU 0xf0000000
402#define ST0_CU0 0x10000000
403#define ST0_CU1 0x20000000
404#define ST0_CU2 0x40000000
405#define ST0_CU3 0x80000000
406#define ST0_XX 0x80000000 /* MIPS IV naming */
407
010c108d
DV
408/*
409 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
410 *
411 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
412 */
413#define INTCTLB_IPPCI 26
414#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
415#define INTCTLB_IPTI 29
416#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
417
1da177e4
LT
418/*
419 * Bitfields and bit numbers in the coprocessor 0 cause register.
420 *
421 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
422 */
423#define CAUSEB_EXCCODE 2
424#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
425#define CAUSEB_IP 8
426#define CAUSEF_IP (_ULCAST_(255) << 8)
427#define CAUSEB_IP0 8
428#define CAUSEF_IP0 (_ULCAST_(1) << 8)
429#define CAUSEB_IP1 9
430#define CAUSEF_IP1 (_ULCAST_(1) << 9)
431#define CAUSEB_IP2 10
432#define CAUSEF_IP2 (_ULCAST_(1) << 10)
433#define CAUSEB_IP3 11
434#define CAUSEF_IP3 (_ULCAST_(1) << 11)
435#define CAUSEB_IP4 12
436#define CAUSEF_IP4 (_ULCAST_(1) << 12)
437#define CAUSEB_IP5 13
438#define CAUSEF_IP5 (_ULCAST_(1) << 13)
439#define CAUSEB_IP6 14
440#define CAUSEF_IP6 (_ULCAST_(1) << 14)
441#define CAUSEB_IP7 15
442#define CAUSEF_IP7 (_ULCAST_(1) << 15)
443#define CAUSEB_IV 23
444#define CAUSEF_IV (_ULCAST_(1) << 23)
445#define CAUSEB_CE 28
446#define CAUSEF_CE (_ULCAST_(3) << 28)
010c108d
DV
447#define CAUSEB_TI 30
448#define CAUSEF_TI (_ULCAST_(1) << 30)
1da177e4
LT
449#define CAUSEB_BD 31
450#define CAUSEF_BD (_ULCAST_(1) << 31)
451
452/*
453 * Bits in the coprocessor 0 config register.
454 */
455/* Generic bits. */
456#define CONF_CM_CACHABLE_NO_WA 0
457#define CONF_CM_CACHABLE_WA 1
458#define CONF_CM_UNCACHED 2
459#define CONF_CM_CACHABLE_NONCOHERENT 3
460#define CONF_CM_CACHABLE_CE 4
461#define CONF_CM_CACHABLE_COW 5
462#define CONF_CM_CACHABLE_CUW 6
463#define CONF_CM_CACHABLE_ACCELERATED 7
464#define CONF_CM_CMASK 7
465#define CONF_BE (_ULCAST_(1) << 15)
466
467/* Bits common to various processors. */
468#define CONF_CU (_ULCAST_(1) << 3)
469#define CONF_DB (_ULCAST_(1) << 4)
470#define CONF_IB (_ULCAST_(1) << 5)
471#define CONF_DC (_ULCAST_(7) << 6)
472#define CONF_IC (_ULCAST_(7) << 9)
473#define CONF_EB (_ULCAST_(1) << 13)
474#define CONF_EM (_ULCAST_(1) << 14)
475#define CONF_SM (_ULCAST_(1) << 16)
476#define CONF_SC (_ULCAST_(1) << 17)
477#define CONF_EW (_ULCAST_(3) << 18)
478#define CONF_EP (_ULCAST_(15)<< 24)
479#define CONF_EC (_ULCAST_(7) << 28)
480#define CONF_CM (_ULCAST_(1) << 31)
481
482/* Bits specific to the R4xx0. */
483#define R4K_CONF_SW (_ULCAST_(1) << 20)
484#define R4K_CONF_SS (_ULCAST_(1) << 21)
e20368d5 485#define R4K_CONF_SB (_ULCAST_(3) << 22)
1da177e4
LT
486
487/* Bits specific to the R5000. */
488#define R5K_CONF_SE (_ULCAST_(1) << 12)
489#define R5K_CONF_SS (_ULCAST_(3) << 20)
490
ba5187db 491/* Bits specific to the RM7000. */
c6ad7b7d
MR
492#define RM7K_CONF_SE (_ULCAST_(1) << 3)
493#define RM7K_CONF_TE (_ULCAST_(1) << 12)
494#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
495#define RM7K_CONF_TC (_ULCAST_(1) << 17)
496#define RM7K_CONF_SI (_ULCAST_(3) << 20)
497#define RM7K_CONF_SC (_ULCAST_(1) << 31)
ba5187db 498
1da177e4
LT
499/* Bits specific to the R10000. */
500#define R10K_CONF_DN (_ULCAST_(3) << 3)
501#define R10K_CONF_CT (_ULCAST_(1) << 5)
502#define R10K_CONF_PE (_ULCAST_(1) << 6)
503#define R10K_CONF_PM (_ULCAST_(3) << 7)
504#define R10K_CONF_EC (_ULCAST_(15)<< 9)
505#define R10K_CONF_SB (_ULCAST_(1) << 13)
506#define R10K_CONF_SK (_ULCAST_(1) << 14)
507#define R10K_CONF_SS (_ULCAST_(7) << 16)
508#define R10K_CONF_SC (_ULCAST_(7) << 19)
509#define R10K_CONF_DC (_ULCAST_(7) << 26)
510#define R10K_CONF_IC (_ULCAST_(7) << 29)
511
512/* Bits specific to the VR41xx. */
513#define VR41_CONF_CS (_ULCAST_(1) << 12)
2874fe55 514#define VR41_CONF_P4K (_ULCAST_(1) << 13)
4e8ab361 515#define VR41_CONF_BP (_ULCAST_(1) << 16)
1da177e4
LT
516#define VR41_CONF_M16 (_ULCAST_(1) << 20)
517#define VR41_CONF_AD (_ULCAST_(1) << 23)
518
519/* Bits specific to the R30xx. */
520#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
521#define R30XX_CONF_REV (_ULCAST_(1) << 22)
522#define R30XX_CONF_AC (_ULCAST_(1) << 23)
523#define R30XX_CONF_RF (_ULCAST_(1) << 24)
524#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
525#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
526#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
527#define R30XX_CONF_SB (_ULCAST_(1) << 30)
528#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
529
530/* Bits specific to the TX49. */
531#define TX49_CONF_DC (_ULCAST_(1) << 16)
532#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
533#define TX49_CONF_HALT (_ULCAST_(1) << 18)
534#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
535
536/* Bits specific to the MIPS32/64 PRA. */
537#define MIPS_CONF_MT (_ULCAST_(7) << 7)
538#define MIPS_CONF_AR (_ULCAST_(7) << 10)
539#define MIPS_CONF_AT (_ULCAST_(3) << 13)
540#define MIPS_CONF_M (_ULCAST_(1) << 31)
541
4194318c
RB
542/*
543 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
544 */
545#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
546#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
547#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
548#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
549#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
550#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
551#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
552#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
553#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
554#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
555#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
556#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
557#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
558#define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
559
560#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
561#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
562#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
563#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
564#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
565#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
566#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
567#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
568
569#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
570#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
8f40611d 571#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
4194318c
RB
572#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
573#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
574#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
575#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
e50c0a8f 576#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
a3692020 577#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
4194318c 578
1b362e3e
DD
579#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
580#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
581#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
582
4b3e975e
RB
583#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
584
9267a30d
MSJ
585#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
586
587
4194318c
RB
588/*
589 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
590 */
591#define MIPS_FPIR_S (_ULCAST_(1) << 16)
592#define MIPS_FPIR_D (_ULCAST_(1) << 17)
593#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
594#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
595#define MIPS_FPIR_W (_ULCAST_(1) << 20)
596#define MIPS_FPIR_L (_ULCAST_(1) << 21)
597#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
598
1da177e4
LT
599#ifndef __ASSEMBLY__
600
601/*
602 * Functions to access the R10000 performance counters. These are basically
603 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
604 * performance counter number encoded into bits 1 ... 5 of the instruction.
605 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
606 * disassembler these will look like an access to sel 0 or 1.
607 */
608#define read_r10k_perf_cntr(counter) \
609({ \
610 unsigned int __res; \
611 __asm__ __volatile__( \
612 "mfpc\t%0, %1" \
613 : "=r" (__res) \
614 : "i" (counter)); \
615 \
616 __res; \
617})
618
619#define write_r10k_perf_cntr(counter,val) \
620do { \
621 __asm__ __volatile__( \
622 "mtpc\t%0, %1" \
623 : \
624 : "r" (val), "i" (counter)); \
625} while (0)
626
627#define read_r10k_perf_event(counter) \
628({ \
629 unsigned int __res; \
630 __asm__ __volatile__( \
631 "mfps\t%0, %1" \
632 : "=r" (__res) \
633 : "i" (counter)); \
634 \
635 __res; \
636})
637
638#define write_r10k_perf_cntl(counter,val) \
639do { \
640 __asm__ __volatile__( \
641 "mtps\t%0, %1" \
642 : \
643 : "r" (val), "i" (counter)); \
644} while (0)
645
646
647/*
648 * Macros to access the system control coprocessor
649 */
650
651#define __read_32bit_c0_register(source, sel) \
652({ int __res; \
653 if (sel == 0) \
654 __asm__ __volatile__( \
655 "mfc0\t%0, " #source "\n\t" \
656 : "=r" (__res)); \
657 else \
658 __asm__ __volatile__( \
659 ".set\tmips32\n\t" \
660 "mfc0\t%0, " #source ", " #sel "\n\t" \
661 ".set\tmips0\n\t" \
662 : "=r" (__res)); \
663 __res; \
664})
665
666#define __read_64bit_c0_register(source, sel) \
667({ unsigned long long __res; \
668 if (sizeof(unsigned long) == 4) \
669 __res = __read_64bit_c0_split(source, sel); \
670 else if (sel == 0) \
671 __asm__ __volatile__( \
672 ".set\tmips3\n\t" \
673 "dmfc0\t%0, " #source "\n\t" \
674 ".set\tmips0" \
675 : "=r" (__res)); \
676 else \
677 __asm__ __volatile__( \
678 ".set\tmips64\n\t" \
679 "dmfc0\t%0, " #source ", " #sel "\n\t" \
680 ".set\tmips0" \
681 : "=r" (__res)); \
682 __res; \
683})
684
685#define __write_32bit_c0_register(register, sel, value) \
686do { \
687 if (sel == 0) \
688 __asm__ __volatile__( \
689 "mtc0\t%z0, " #register "\n\t" \
0952e290 690 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
691 else \
692 __asm__ __volatile__( \
693 ".set\tmips32\n\t" \
694 "mtc0\t%z0, " #register ", " #sel "\n\t" \
695 ".set\tmips0" \
0952e290 696 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
697} while (0)
698
699#define __write_64bit_c0_register(register, sel, value) \
700do { \
701 if (sizeof(unsigned long) == 4) \
702 __write_64bit_c0_split(register, sel, value); \
703 else if (sel == 0) \
704 __asm__ __volatile__( \
705 ".set\tmips3\n\t" \
706 "dmtc0\t%z0, " #register "\n\t" \
707 ".set\tmips0" \
708 : : "Jr" (value)); \
709 else \
710 __asm__ __volatile__( \
711 ".set\tmips64\n\t" \
712 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
713 ".set\tmips0" \
714 : : "Jr" (value)); \
715} while (0)
716
717#define __read_ulong_c0_register(reg, sel) \
718 ((sizeof(unsigned long) == 4) ? \
719 (unsigned long) __read_32bit_c0_register(reg, sel) : \
720 (unsigned long) __read_64bit_c0_register(reg, sel))
721
722#define __write_ulong_c0_register(reg, sel, val) \
723do { \
724 if (sizeof(unsigned long) == 4) \
725 __write_32bit_c0_register(reg, sel, val); \
726 else \
727 __write_64bit_c0_register(reg, sel, val); \
728} while (0)
729
730/*
731 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
732 */
733#define __read_32bit_c0_ctrl_register(source) \
734({ int __res; \
735 __asm__ __volatile__( \
736 "cfc0\t%0, " #source "\n\t" \
737 : "=r" (__res)); \
738 __res; \
739})
740
741#define __write_32bit_c0_ctrl_register(register, value) \
742do { \
743 __asm__ __volatile__( \
744 "ctc0\t%z0, " #register "\n\t" \
0952e290 745 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
746} while (0)
747
748/*
749 * These versions are only needed for systems with more than 38 bits of
750 * physical address space running the 32-bit kernel. That's none atm :-)
751 */
752#define __read_64bit_c0_split(source, sel) \
753({ \
87d43dd4
AN
754 unsigned long long __val; \
755 unsigned long __flags; \
1da177e4 756 \
87d43dd4 757 local_irq_save(__flags); \
1da177e4
LT
758 if (sel == 0) \
759 __asm__ __volatile__( \
760 ".set\tmips64\n\t" \
761 "dmfc0\t%M0, " #source "\n\t" \
762 "dsll\t%L0, %M0, 32\n\t" \
0b543526
RB
763 "dsra\t%M0, %M0, 32\n\t" \
764 "dsra\t%L0, %L0, 32\n\t" \
1da177e4 765 ".set\tmips0" \
87d43dd4 766 : "=r" (__val)); \
1da177e4
LT
767 else \
768 __asm__ __volatile__( \
769 ".set\tmips64\n\t" \
770 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
771 "dsll\t%L0, %M0, 32\n\t" \
0b543526
RB
772 "dsra\t%M0, %M0, 32\n\t" \
773 "dsra\t%L0, %L0, 32\n\t" \
1da177e4 774 ".set\tmips0" \
87d43dd4
AN
775 : "=r" (__val)); \
776 local_irq_restore(__flags); \
1da177e4 777 \
87d43dd4 778 __val; \
1da177e4
LT
779})
780
781#define __write_64bit_c0_split(source, sel, val) \
782do { \
87d43dd4 783 unsigned long __flags; \
1da177e4 784 \
87d43dd4 785 local_irq_save(__flags); \
1da177e4
LT
786 if (sel == 0) \
787 __asm__ __volatile__( \
788 ".set\tmips64\n\t" \
789 "dsll\t%L0, %L0, 32\n\t" \
790 "dsrl\t%L0, %L0, 32\n\t" \
791 "dsll\t%M0, %M0, 32\n\t" \
792 "or\t%L0, %L0, %M0\n\t" \
793 "dmtc0\t%L0, " #source "\n\t" \
794 ".set\tmips0" \
795 : : "r" (val)); \
796 else \
797 __asm__ __volatile__( \
798 ".set\tmips64\n\t" \
799 "dsll\t%L0, %L0, 32\n\t" \
800 "dsrl\t%L0, %L0, 32\n\t" \
801 "dsll\t%M0, %M0, 32\n\t" \
802 "or\t%L0, %L0, %M0\n\t" \
803 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
804 ".set\tmips0" \
805 : : "r" (val)); \
87d43dd4 806 local_irq_restore(__flags); \
1da177e4
LT
807} while (0)
808
809#define read_c0_index() __read_32bit_c0_register($0, 0)
810#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
811
272bace7
RB
812#define read_c0_random() __read_32bit_c0_register($1, 0)
813#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
814
1da177e4
LT
815#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
816#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
817
818#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
819#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
820
821#define read_c0_conf() __read_32bit_c0_register($3, 0)
822#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
823
824#define read_c0_context() __read_ulong_c0_register($4, 0)
825#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
826
a3692020
RB
827#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
828#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
829
1da177e4
LT
830#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
831#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
832
833#define read_c0_wired() __read_32bit_c0_register($6, 0)
834#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
835
836#define read_c0_info() __read_32bit_c0_register($7, 0)
837
838#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
839#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
840
15c4f67a
RB
841#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
842#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
843
1da177e4
LT
844#define read_c0_count() __read_32bit_c0_register($9, 0)
845#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
846
bdf21b18
PP
847#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
848#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
849
850#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
851#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
852
1da177e4
LT
853#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
854#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
855
856#define read_c0_compare() __read_32bit_c0_register($11, 0)
857#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
858
bdf21b18
PP
859#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
860#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
861
862#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
863#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
864
1da177e4 865#define read_c0_status() __read_32bit_c0_register($12, 0)
41c594ab
RB
866#ifdef CONFIG_MIPS_MT_SMTC
867#define write_c0_status(val) \
868do { \
869 __write_32bit_c0_register($12, 0, val); \
870 __ehb(); \
871} while (0)
872#else
873/*
874 * Legacy non-SMTC code, which may be hazardous
875 * but which might not support EHB
876 */
1da177e4 877#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
41c594ab 878#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
879
880#define read_c0_cause() __read_32bit_c0_register($13, 0)
881#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
882
883#define read_c0_epc() __read_ulong_c0_register($14, 0)
884#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
885
886#define read_c0_prid() __read_32bit_c0_register($15, 0)
887
888#define read_c0_config() __read_32bit_c0_register($16, 0)
889#define read_c0_config1() __read_32bit_c0_register($16, 1)
890#define read_c0_config2() __read_32bit_c0_register($16, 2)
891#define read_c0_config3() __read_32bit_c0_register($16, 3)
0efe2761
RB
892#define read_c0_config4() __read_32bit_c0_register($16, 4)
893#define read_c0_config5() __read_32bit_c0_register($16, 5)
894#define read_c0_config6() __read_32bit_c0_register($16, 6)
895#define read_c0_config7() __read_32bit_c0_register($16, 7)
1da177e4
LT
896#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
897#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
898#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
899#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
0efe2761
RB
900#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
901#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
902#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
903#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
1da177e4
LT
904
905/*
906 * The WatchLo register. There may be upto 8 of them.
907 */
908#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
909#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
910#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
911#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
912#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
913#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
914#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
915#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
916#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
917#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
918#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
919#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
920#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
921#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
922#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
923#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
924
925/*
926 * The WatchHi register. There may be upto 8 of them.
927 */
928#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
929#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
930#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
931#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
932#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
933#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
934#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
935#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
936
937#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
938#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
939#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
940#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
941#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
942#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
943#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
944#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
945
946#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
947#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
948
949#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
950#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
951
952#define read_c0_framemask() __read_32bit_c0_register($21, 0)
953#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
954
955/* RM9000 PerfControl performance counter control register */
956#define read_c0_perfcontrol() __read_32bit_c0_register($22, 0)
957#define write_c0_perfcontrol(val) __write_32bit_c0_register($22, 0, val)
958
959#define read_c0_diag() __read_32bit_c0_register($22, 0)
960#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
961
962#define read_c0_diag1() __read_32bit_c0_register($22, 1)
963#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
964
965#define read_c0_diag2() __read_32bit_c0_register($22, 2)
966#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
967
968#define read_c0_diag3() __read_32bit_c0_register($22, 3)
969#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
970
971#define read_c0_diag4() __read_32bit_c0_register($22, 4)
972#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
973
974#define read_c0_diag5() __read_32bit_c0_register($22, 5)
975#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
976
977#define read_c0_debug() __read_32bit_c0_register($23, 0)
978#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
979
980#define read_c0_depc() __read_ulong_c0_register($24, 0)
981#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
982
983/*
984 * MIPS32 / MIPS64 performance counters
985 */
986#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
987#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
988#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
989#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
990#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
991#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
992#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
993#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
994#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
995#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
996#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
997#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
998#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
999#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1000#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
1001#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
1002
1003/* RM9000 PerfCount performance counter register */
1004#define read_c0_perfcount() __read_64bit_c0_register($25, 0)
1005#define write_c0_perfcount(val) __write_64bit_c0_register($25, 0, val)
1006
1007#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1008#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1009
1010#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
1011#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1012
1013#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1014
1015#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
1016#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1017
1018#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1019#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1020
41c594ab
RB
1021#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1022#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1023
1da177e4
LT
1024#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1025#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1026
1027#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1028#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1029
7a0fc58c 1030/* MIPSR2 */
21a151d8 1031#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
7a0fc58c
RB
1032#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1033
1034#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1035#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1036
1037#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1038#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1039
1040#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1041#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1042
21a151d8 1043#define read_c0_ebase() __read_32bit_c0_register($15, 1)
7a0fc58c
RB
1044#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1045
ed918c2d
DD
1046
1047/* Cavium OCTEON (cnMIPS) */
1048#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1049#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1050
1051#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1052#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1053
1054#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
1055#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1056/*
1057 * The cacheerr registers are not standardized. On OCTEON, they are
1058 * 64 bits wide.
1059 */
1060#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1061#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1062
1063#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1064#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1065
1da177e4
LT
1066/*
1067 * Macros to access the floating point coprocessor control registers
1068 */
1069#define read_32bit_cp1_register(source) \
1070({ int __res; \
1071 __asm__ __volatile__( \
1072 ".set\tpush\n\t" \
1073 ".set\treorder\n\t" \
25c30003
DD
1074 /* gas fails to assemble cfc1 for some archs (octeon).*/ \
1075 ".set\tmips1\n\t" \
1da177e4
LT
1076 "cfc1\t%0,"STR(source)"\n\t" \
1077 ".set\tpop" \
1078 : "=r" (__res)); \
1079 __res;})
1080
e50c0a8f
RB
1081#define rddsp(mask) \
1082({ \
1083 unsigned int __res; \
1084 \
1085 __asm__ __volatile__( \
1086 " .set push \n" \
1087 " .set noat \n" \
1088 " # rddsp $1, %x1 \n" \
1089 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1090 " move %0, $1 \n" \
1091 " .set pop \n" \
1092 : "=r" (__res) \
1093 : "i" (mask)); \
1094 __res; \
1095})
1096
1097#define wrdsp(val, mask) \
1098do { \
e50c0a8f
RB
1099 __asm__ __volatile__( \
1100 " .set push \n" \
1101 " .set noat \n" \
1102 " move $1, %0 \n" \
1103 " # wrdsp $1, %x1 \n" \
26487957 1104 " .word 0x7c2004f8 | (%x1 << 11) \n" \
e50c0a8f
RB
1105 " .set pop \n" \
1106 : \
1107 : "r" (val), "i" (mask)); \
e50c0a8f
RB
1108} while (0)
1109
1110#if 0 /* Need DSP ASE capable assembler ... */
1111#define mflo0() ({ long mflo0; __asm__("mflo %0, $ac0" : "=r" (mflo0)); mflo0;})
1112#define mflo1() ({ long mflo1; __asm__("mflo %0, $ac1" : "=r" (mflo1)); mflo1;})
1113#define mflo2() ({ long mflo2; __asm__("mflo %0, $ac2" : "=r" (mflo2)); mflo2;})
1114#define mflo3() ({ long mflo3; __asm__("mflo %0, $ac3" : "=r" (mflo3)); mflo3;})
1115
1116#define mfhi0() ({ long mfhi0; __asm__("mfhi %0, $ac0" : "=r" (mfhi0)); mfhi0;})
1117#define mfhi1() ({ long mfhi1; __asm__("mfhi %0, $ac1" : "=r" (mfhi1)); mfhi1;})
1118#define mfhi2() ({ long mfhi2; __asm__("mfhi %0, $ac2" : "=r" (mfhi2)); mfhi2;})
1119#define mfhi3() ({ long mfhi3; __asm__("mfhi %0, $ac3" : "=r" (mfhi3)); mfhi3;})
1120
1121#define mtlo0(x) __asm__("mtlo %0, $ac0" ::"r" (x))
1122#define mtlo1(x) __asm__("mtlo %0, $ac1" ::"r" (x))
1123#define mtlo2(x) __asm__("mtlo %0, $ac2" ::"r" (x))
1124#define mtlo3(x) __asm__("mtlo %0, $ac3" ::"r" (x))
1125
1126#define mthi0(x) __asm__("mthi %0, $ac0" ::"r" (x))
1127#define mthi1(x) __asm__("mthi %0, $ac1" ::"r" (x))
1128#define mthi2(x) __asm__("mthi %0, $ac2" ::"r" (x))
1129#define mthi3(x) __asm__("mthi %0, $ac3" ::"r" (x))
1130
1131#else
1132
1133#define mfhi0() \
1134({ \
1135 unsigned long __treg; \
1136 \
1137 __asm__ __volatile__( \
1138 " .set push \n" \
1139 " .set noat \n" \
1140 " # mfhi %0, $ac0 \n" \
1141 " .word 0x00000810 \n" \
1142 " move %0, $1 \n" \
1143 " .set pop \n" \
1144 : "=r" (__treg)); \
1145 __treg; \
1146})
1147
1148#define mfhi1() \
1149({ \
1150 unsigned long __treg; \
1151 \
1152 __asm__ __volatile__( \
1153 " .set push \n" \
1154 " .set noat \n" \
1155 " # mfhi %0, $ac1 \n" \
1156 " .word 0x00200810 \n" \
1157 " move %0, $1 \n" \
1158 " .set pop \n" \
1159 : "=r" (__treg)); \
1160 __treg; \
1161})
1162
1163#define mfhi2() \
1164({ \
1165 unsigned long __treg; \
1166 \
1167 __asm__ __volatile__( \
1168 " .set push \n" \
1169 " .set noat \n" \
1170 " # mfhi %0, $ac2 \n" \
1171 " .word 0x00400810 \n" \
1172 " move %0, $1 \n" \
1173 " .set pop \n" \
1174 : "=r" (__treg)); \
1175 __treg; \
1176})
1177
1178#define mfhi3() \
1179({ \
1180 unsigned long __treg; \
1181 \
1182 __asm__ __volatile__( \
1183 " .set push \n" \
1184 " .set noat \n" \
1185 " # mfhi %0, $ac3 \n" \
1186 " .word 0x00600810 \n" \
1187 " move %0, $1 \n" \
1188 " .set pop \n" \
1189 : "=r" (__treg)); \
1190 __treg; \
1191})
1192
1193#define mflo0() \
1194({ \
1195 unsigned long __treg; \
1196 \
1197 __asm__ __volatile__( \
1198 " .set push \n" \
1199 " .set noat \n" \
1200 " # mflo %0, $ac0 \n" \
1201 " .word 0x00000812 \n" \
1202 " move %0, $1 \n" \
1203 " .set pop \n" \
1204 : "=r" (__treg)); \
1205 __treg; \
1206})
1207
1208#define mflo1() \
1209({ \
1210 unsigned long __treg; \
1211 \
1212 __asm__ __volatile__( \
1213 " .set push \n" \
1214 " .set noat \n" \
1215 " # mflo %0, $ac1 \n" \
1216 " .word 0x00200812 \n" \
1217 " move %0, $1 \n" \
1218 " .set pop \n" \
1219 : "=r" (__treg)); \
1220 __treg; \
1221})
1222
1223#define mflo2() \
1224({ \
1225 unsigned long __treg; \
1226 \
1227 __asm__ __volatile__( \
1228 " .set push \n" \
1229 " .set noat \n" \
1230 " # mflo %0, $ac2 \n" \
1231 " .word 0x00400812 \n" \
1232 " move %0, $1 \n" \
1233 " .set pop \n" \
1234 : "=r" (__treg)); \
1235 __treg; \
1236})
1237
1238#define mflo3() \
1239({ \
1240 unsigned long __treg; \
1241 \
1242 __asm__ __volatile__( \
1243 " .set push \n" \
1244 " .set noat \n" \
1245 " # mflo %0, $ac3 \n" \
1246 " .word 0x00600812 \n" \
1247 " move %0, $1 \n" \
1248 " .set pop \n" \
1249 : "=r" (__treg)); \
1250 __treg; \
1251})
1252
1253#define mthi0(x) \
1254do { \
1255 __asm__ __volatile__( \
1256 " .set push \n" \
1257 " .set noat \n" \
1258 " move $1, %0 \n" \
1259 " # mthi $1, $ac0 \n" \
1260 " .word 0x00200011 \n" \
1261 " .set pop \n" \
1262 : \
1263 : "r" (x)); \
1264} while (0)
1265
1266#define mthi1(x) \
1267do { \
1268 __asm__ __volatile__( \
1269 " .set push \n" \
1270 " .set noat \n" \
1271 " move $1, %0 \n" \
1272 " # mthi $1, $ac1 \n" \
1273 " .word 0x00200811 \n" \
1274 " .set pop \n" \
1275 : \
1276 : "r" (x)); \
1277} while (0)
1278
1279#define mthi2(x) \
1280do { \
1281 __asm__ __volatile__( \
1282 " .set push \n" \
1283 " .set noat \n" \
1284 " move $1, %0 \n" \
1285 " # mthi $1, $ac2 \n" \
1286 " .word 0x00201011 \n" \
1287 " .set pop \n" \
1288 : \
1289 : "r" (x)); \
1290} while (0)
1291
1292#define mthi3(x) \
1293do { \
1294 __asm__ __volatile__( \
1295 " .set push \n" \
1296 " .set noat \n" \
1297 " move $1, %0 \n" \
1298 " # mthi $1, $ac3 \n" \
1299 " .word 0x00201811 \n" \
1300 " .set pop \n" \
1301 : \
1302 : "r" (x)); \
1303} while (0)
1304
1305#define mtlo0(x) \
1306do { \
1307 __asm__ __volatile__( \
1308 " .set push \n" \
1309 " .set noat \n" \
1310 " move $1, %0 \n" \
1311 " # mtlo $1, $ac0 \n" \
1312 " .word 0x00200013 \n" \
1313 " .set pop \n" \
1314 : \
1315 : "r" (x)); \
1316} while (0)
1317
1318#define mtlo1(x) \
1319do { \
1320 __asm__ __volatile__( \
1321 " .set push \n" \
1322 " .set noat \n" \
1323 " move $1, %0 \n" \
1324 " # mtlo $1, $ac1 \n" \
1325 " .word 0x00200813 \n" \
1326 " .set pop \n" \
1327 : \
1328 : "r" (x)); \
1329} while (0)
1330
1331#define mtlo2(x) \
1332do { \
1333 __asm__ __volatile__( \
1334 " .set push \n" \
1335 " .set noat \n" \
1336 " move $1, %0 \n" \
1337 " # mtlo $1, $ac2 \n" \
1338 " .word 0x00201013 \n" \
1339 " .set pop \n" \
1340 : \
1341 : "r" (x)); \
1342} while (0)
1343
1344#define mtlo3(x) \
1345do { \
1346 __asm__ __volatile__( \
1347 " .set push \n" \
1348 " .set noat \n" \
1349 " move $1, %0 \n" \
1350 " # mtlo $1, $ac3 \n" \
1351 " .word 0x00201813 \n" \
1352 " .set pop \n" \
1353 : \
1354 : "r" (x)); \
1355} while (0)
1356
1357#endif
1358
1da177e4
LT
1359/*
1360 * TLB operations.
1361 *
1362 * It is responsibility of the caller to take care of any TLB hazards.
1363 */
1364static inline void tlb_probe(void)
1365{
1366 __asm__ __volatile__(
1367 ".set noreorder\n\t"
1368 "tlbp\n\t"
1369 ".set reorder");
1370}
1371
1372static inline void tlb_read(void)
1373{
9267a30d
MSJ
1374#if MIPS34K_MISSED_ITLB_WAR
1375 int res = 0;
1376
1377 __asm__ __volatile__(
1378 " .set push \n"
1379 " .set noreorder \n"
1380 " .set noat \n"
1381 " .set mips32r2 \n"
1382 " .word 0x41610001 # dvpe $1 \n"
1383 " move %0, $1 \n"
1384 " ehb \n"
1385 " .set pop \n"
1386 : "=r" (res));
1387
1388 instruction_hazard();
1389#endif
1390
1da177e4
LT
1391 __asm__ __volatile__(
1392 ".set noreorder\n\t"
1393 "tlbr\n\t"
1394 ".set reorder");
9267a30d
MSJ
1395
1396#if MIPS34K_MISSED_ITLB_WAR
1397 if ((res & _ULCAST_(1)))
1398 __asm__ __volatile__(
1399 " .set push \n"
1400 " .set noreorder \n"
1401 " .set noat \n"
1402 " .set mips32r2 \n"
1403 " .word 0x41600021 # evpe \n"
1404 " ehb \n"
1405 " .set pop \n");
1406#endif
1da177e4
LT
1407}
1408
1409static inline void tlb_write_indexed(void)
1410{
1411 __asm__ __volatile__(
1412 ".set noreorder\n\t"
1413 "tlbwi\n\t"
1414 ".set reorder");
1415}
1416
1417static inline void tlb_write_random(void)
1418{
1419 __asm__ __volatile__(
1420 ".set noreorder\n\t"
1421 "tlbwr\n\t"
1422 ".set reorder");
1423}
1424
1425/*
1426 * Manipulate bits in a c0 register.
1427 */
41c594ab
RB
1428#ifndef CONFIG_MIPS_MT_SMTC
1429/*
1430 * SMTC Linux requires shutting-down microthread scheduling
1431 * during CP0 register read-modify-write sequences.
1432 */
1da177e4
LT
1433#define __BUILD_SET_C0(name) \
1434static inline unsigned int \
1435set_c0_##name(unsigned int set) \
1436{ \
89e18eb3 1437 unsigned int res, new; \
1da177e4
LT
1438 \
1439 res = read_c0_##name(); \
89e18eb3
RB
1440 new = res | set; \
1441 write_c0_##name(new); \
1da177e4
LT
1442 \
1443 return res; \
1444} \
1445 \
1446static inline unsigned int \
1447clear_c0_##name(unsigned int clear) \
1448{ \
89e18eb3 1449 unsigned int res, new; \
1da177e4
LT
1450 \
1451 res = read_c0_##name(); \
89e18eb3
RB
1452 new = res & ~clear; \
1453 write_c0_##name(new); \
1da177e4
LT
1454 \
1455 return res; \
1456} \
1457 \
1458static inline unsigned int \
89e18eb3 1459change_c0_##name(unsigned int change, unsigned int val) \
1da177e4 1460{ \
89e18eb3 1461 unsigned int res, new; \
1da177e4
LT
1462 \
1463 res = read_c0_##name(); \
89e18eb3
RB
1464 new = res & ~change; \
1465 new |= (val & change); \
1466 write_c0_##name(new); \
1da177e4
LT
1467 \
1468 return res; \
1469}
1470
41c594ab
RB
1471#else /* SMTC versions that manage MT scheduling */
1472
192ef366 1473#include <linux/irqflags.h>
41c594ab
RB
1474
1475/*
1476 * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
1477 * header file recursion.
1478 */
1479static inline unsigned int __dmt(void)
1480{
1481 int res;
1482
1483 __asm__ __volatile__(
1484 " .set push \n"
1485 " .set mips32r2 \n"
1486 " .set noat \n"
1487 " .word 0x41610BC1 # dmt $1 \n"
1488 " ehb \n"
1489 " move %0, $1 \n"
1490 " .set pop \n"
1491 : "=r" (res));
1492
1493 instruction_hazard();
1494
1495 return res;
1496}
1497
1498#define __VPECONTROL_TE_SHIFT 15
1499#define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
1500
1501#define __EMT_ENABLE __VPECONTROL_TE
1502
1503static inline void __emt(unsigned int previous)
1504{
1505 if ((previous & __EMT_ENABLE))
1506 __asm__ __volatile__(
41c594ab
RB
1507 " .set mips32r2 \n"
1508 " .word 0x41600be1 # emt \n"
1509 " ehb \n"
1bd5e161 1510 " .set mips0 \n");
41c594ab
RB
1511}
1512
1513static inline void __ehb(void)
1514{
1515 __asm__ __volatile__(
4277ff5e
RB
1516 " .set mips32r2 \n"
1517 " ehb \n" " .set mips0 \n");
41c594ab
RB
1518}
1519
1520/*
1521 * Note that local_irq_save/restore affect TC-specific IXMT state,
1522 * not Status.IE as in non-SMTC kernel.
1523 */
1524
1525#define __BUILD_SET_C0(name) \
1526static inline unsigned int \
1527set_c0_##name(unsigned int set) \
1528{ \
1529 unsigned int res; \
c34e6e8b 1530 unsigned int new; \
41c594ab 1531 unsigned int omt; \
b7e4226e 1532 unsigned long flags; \
41c594ab
RB
1533 \
1534 local_irq_save(flags); \
1535 omt = __dmt(); \
1536 res = read_c0_##name(); \
c34e6e8b
KK
1537 new = res | set; \
1538 write_c0_##name(new); \
41c594ab
RB
1539 __emt(omt); \
1540 local_irq_restore(flags); \
1541 \
1542 return res; \
1543} \
1544 \
1545static inline unsigned int \
1546clear_c0_##name(unsigned int clear) \
1547{ \
1548 unsigned int res; \
c34e6e8b 1549 unsigned int new; \
41c594ab 1550 unsigned int omt; \
b7e4226e 1551 unsigned long flags; \
41c594ab
RB
1552 \
1553 local_irq_save(flags); \
1554 omt = __dmt(); \
1555 res = read_c0_##name(); \
c34e6e8b
KK
1556 new = res & ~clear; \
1557 write_c0_##name(new); \
41c594ab
RB
1558 __emt(omt); \
1559 local_irq_restore(flags); \
1560 \
1561 return res; \
1562} \
1563 \
1564static inline unsigned int \
c34e6e8b 1565change_c0_##name(unsigned int change, unsigned int newbits) \
41c594ab
RB
1566{ \
1567 unsigned int res; \
c34e6e8b 1568 unsigned int new; \
41c594ab 1569 unsigned int omt; \
b7e4226e 1570 unsigned long flags; \
41c594ab
RB
1571 \
1572 local_irq_save(flags); \
1573 \
1574 omt = __dmt(); \
1575 res = read_c0_##name(); \
c34e6e8b
KK
1576 new = res & ~change; \
1577 new |= (newbits & change); \
1578 write_c0_##name(new); \
41c594ab
RB
1579 __emt(omt); \
1580 local_irq_restore(flags); \
1581 \
1582 return res; \
1583}
1584#endif
1585
1da177e4
LT
1586__BUILD_SET_C0(status)
1587__BUILD_SET_C0(cause)
1588__BUILD_SET_C0(config)
1589__BUILD_SET_C0(intcontrol)
7a0fc58c
RB
1590__BUILD_SET_C0(intctl)
1591__BUILD_SET_C0(srsmap)
1da177e4
LT
1592
1593#endif /* !__ASSEMBLY__ */
1594
1595#endif /* _ASM_MIPSREGS_H */