MIPS: mm: Use the TLBINVF instruction to flush the VTLB
[linux-2.6-block.git] / arch / mips / include / asm / mipsregs.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
a3692020 10 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
4194318c 11 * Copyright (C) 2003, 2004 Maciej W. Rozycki
1da177e4
LT
12 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
1da177e4
LT
16#include <linux/linkage.h>
17#include <asm/hazards.h>
9267a30d 18#include <asm/war.h>
1da177e4
LT
19
20/*
21 * The following macros are especially useful for __asm__
22 * inline assembler.
23 */
24#ifndef __STR
25#define __STR(x) #x
26#endif
27#ifndef STR
28#define STR(x) __STR(x)
29#endif
30
31/*
32 * Configure language
33 */
34#ifdef __ASSEMBLY__
35#define _ULCAST_
36#else
37#define _ULCAST_ (unsigned long)
38#endif
39
40/*
41 * Coprocessor 0 register names
42 */
43#define CP0_INDEX $0
44#define CP0_RANDOM $1
45#define CP0_ENTRYLO0 $2
46#define CP0_ENTRYLO1 $3
47#define CP0_CONF $3
48#define CP0_CONTEXT $4
49#define CP0_PAGEMASK $5
50#define CP0_WIRED $6
51#define CP0_INFO $7
52#define CP0_BADVADDR $8
53#define CP0_COUNT $9
54#define CP0_ENTRYHI $10
55#define CP0_COMPARE $11
56#define CP0_STATUS $12
57#define CP0_CAUSE $13
58#define CP0_EPC $14
59#define CP0_PRID $15
60#define CP0_CONFIG $16
61#define CP0_LLADDR $17
62#define CP0_WATCHLO $18
63#define CP0_WATCHHI $19
64#define CP0_XCONTEXT $20
65#define CP0_FRAMEMASK $21
66#define CP0_DIAGNOSTIC $22
67#define CP0_DEBUG $23
68#define CP0_DEPC $24
69#define CP0_PERFORMANCE $25
70#define CP0_ECC $26
71#define CP0_CACHEERR $27
72#define CP0_TAGLO $28
73#define CP0_TAGHI $29
74#define CP0_ERROREPC $30
75#define CP0_DESAVE $31
76
77/*
78 * R4640/R4650 cp0 register names. These registers are listed
79 * here only for completeness; without MMU these CPUs are not useable
80 * by Linux. A future ELKS port might take make Linux run on them
81 * though ...
82 */
83#define CP0_IBASE $0
84#define CP0_IBOUND $1
85#define CP0_DBASE $2
86#define CP0_DBOUND $3
87#define CP0_CALG $17
88#define CP0_IWATCH $18
89#define CP0_DWATCH $19
90
91/*
92 * Coprocessor 0 Set 1 register names
93 */
94#define CP0_S1_DERRADDR0 $26
95#define CP0_S1_DERRADDR1 $27
96#define CP0_S1_INTCONTROL $20
97
7a0fc58c
RB
98/*
99 * Coprocessor 0 Set 2 register names
100 */
101#define CP0_S2_SRSCTL $12 /* MIPSR2 */
102
103/*
104 * Coprocessor 0 Set 3 register names
105 */
106#define CP0_S3_SRSMAP $12 /* MIPSR2 */
107
1da177e4
LT
108/*
109 * TX39 Series
110 */
111#define CP0_TX39_CACHE $7
112
113/*
114 * Coprocessor 1 (FPU) register names
115 */
116#define CP1_REVISION $0
117#define CP1_STATUS $31
118
119/*
120 * FPU Status Register Values
121 */
122/*
123 * Status Register Values
124 */
125
70342287
RB
126#define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
127#define FPU_CSR_COND 0x00800000 /* $fcc0 */
128#define FPU_CSR_COND0 0x00800000 /* $fcc0 */
129#define FPU_CSR_COND1 0x02000000 /* $fcc1 */
130#define FPU_CSR_COND2 0x04000000 /* $fcc2 */
131#define FPU_CSR_COND3 0x08000000 /* $fcc3 */
132#define FPU_CSR_COND4 0x10000000 /* $fcc4 */
133#define FPU_CSR_COND5 0x20000000 /* $fcc5 */
134#define FPU_CSR_COND6 0x40000000 /* $fcc6 */
135#define FPU_CSR_COND7 0x80000000 /* $fcc7 */
1da177e4 136
95e8f634
SM
137/*
138 * Bits 18 - 20 of the FPU Status Register will be read as 0,
139 * and should be written as zero.
140 */
141#define FPU_CSR_RSVD 0x001c0000
142
1da177e4
LT
143/*
144 * X the exception cause indicator
145 * E the exception enable
146 * S the sticky/flag bit
147*/
70342287
RB
148#define FPU_CSR_ALL_X 0x0003f000
149#define FPU_CSR_UNI_X 0x00020000
150#define FPU_CSR_INV_X 0x00010000
151#define FPU_CSR_DIV_X 0x00008000
152#define FPU_CSR_OVF_X 0x00004000
153#define FPU_CSR_UDF_X 0x00002000
154#define FPU_CSR_INE_X 0x00001000
155
156#define FPU_CSR_ALL_E 0x00000f80
157#define FPU_CSR_INV_E 0x00000800
158#define FPU_CSR_DIV_E 0x00000400
159#define FPU_CSR_OVF_E 0x00000200
160#define FPU_CSR_UDF_E 0x00000100
161#define FPU_CSR_INE_E 0x00000080
162
163#define FPU_CSR_ALL_S 0x0000007c
164#define FPU_CSR_INV_S 0x00000040
165#define FPU_CSR_DIV_S 0x00000020
166#define FPU_CSR_OVF_S 0x00000010
167#define FPU_CSR_UDF_S 0x00000008
168#define FPU_CSR_INE_S 0x00000004
1da177e4 169
95e8f634
SM
170/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
171#define FPU_CSR_RM 0x00000003
70342287
RB
172#define FPU_CSR_RN 0x0 /* nearest */
173#define FPU_CSR_RZ 0x1 /* towards zero */
174#define FPU_CSR_RU 0x2 /* towards +Infinity */
175#define FPU_CSR_RD 0x3 /* towards -Infinity */
1da177e4
LT
176
177
178/*
179 * Values for PageMask register
180 */
181#ifdef CONFIG_CPU_VR41XX
182
183/* Why doesn't stupidity hurt ... */
184
185#define PM_1K 0x00000000
186#define PM_4K 0x00001800
187#define PM_16K 0x00007800
188#define PM_64K 0x0001f800
189#define PM_256K 0x0007f800
190
191#else
192
193#define PM_4K 0x00000000
c52399be 194#define PM_8K 0x00002000
1da177e4 195#define PM_16K 0x00006000
c52399be 196#define PM_32K 0x0000e000
1da177e4 197#define PM_64K 0x0001e000
c52399be 198#define PM_128K 0x0003e000
1da177e4 199#define PM_256K 0x0007e000
c52399be 200#define PM_512K 0x000fe000
1da177e4 201#define PM_1M 0x001fe000
c52399be 202#define PM_2M 0x003fe000
1da177e4 203#define PM_4M 0x007fe000
c52399be 204#define PM_8M 0x00ffe000
1da177e4 205#define PM_16M 0x01ffe000
c52399be 206#define PM_32M 0x03ffe000
1da177e4
LT
207#define PM_64M 0x07ffe000
208#define PM_256M 0x1fffe000
542c1020 209#define PM_1G 0x7fffe000
1da177e4
LT
210
211#endif
212
213/*
214 * Default page size for a given kernel configuration
215 */
216#ifdef CONFIG_PAGE_SIZE_4KB
70342287 217#define PM_DEFAULT_MASK PM_4K
c52399be 218#elif defined(CONFIG_PAGE_SIZE_8KB)
70342287 219#define PM_DEFAULT_MASK PM_8K
1da177e4 220#elif defined(CONFIG_PAGE_SIZE_16KB)
70342287 221#define PM_DEFAULT_MASK PM_16K
c52399be 222#elif defined(CONFIG_PAGE_SIZE_32KB)
70342287 223#define PM_DEFAULT_MASK PM_32K
1da177e4 224#elif defined(CONFIG_PAGE_SIZE_64KB)
70342287 225#define PM_DEFAULT_MASK PM_64K
1da177e4
LT
226#else
227#error Bad page size configuration!
228#endif
229
dd794392
DD
230/*
231 * Default huge tlb size for a given kernel configuration
232 */
233#ifdef CONFIG_PAGE_SIZE_4KB
234#define PM_HUGE_MASK PM_1M
235#elif defined(CONFIG_PAGE_SIZE_8KB)
236#define PM_HUGE_MASK PM_4M
237#elif defined(CONFIG_PAGE_SIZE_16KB)
238#define PM_HUGE_MASK PM_16M
239#elif defined(CONFIG_PAGE_SIZE_32KB)
240#define PM_HUGE_MASK PM_64M
241#elif defined(CONFIG_PAGE_SIZE_64KB)
242#define PM_HUGE_MASK PM_256M
aa1762f4 243#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
dd794392
DD
244#error Bad page size configuration for hugetlbfs!
245#endif
1da177e4
LT
246
247/*
248 * Values used for computation of new tlb entries
249 */
250#define PL_4K 12
251#define PL_16K 14
252#define PL_64K 16
253#define PL_256K 18
254#define PL_1M 20
255#define PL_4M 22
256#define PL_16M 24
257#define PL_64M 26
258#define PL_256M 28
259
9fe2e9d6
DD
260/*
261 * PageGrain bits
262 */
70342287
RB
263#define PG_RIE (_ULCAST_(1) << 31)
264#define PG_XIE (_ULCAST_(1) << 30)
265#define PG_ELPA (_ULCAST_(1) << 29)
266#define PG_ESP (_ULCAST_(1) << 28)
9fe2e9d6 267
1da177e4
LT
268/*
269 * R4x00 interrupt enable / cause bits
270 */
70342287
RB
271#define IE_SW0 (_ULCAST_(1) << 8)
272#define IE_SW1 (_ULCAST_(1) << 9)
273#define IE_IRQ0 (_ULCAST_(1) << 10)
274#define IE_IRQ1 (_ULCAST_(1) << 11)
275#define IE_IRQ2 (_ULCAST_(1) << 12)
276#define IE_IRQ3 (_ULCAST_(1) << 13)
277#define IE_IRQ4 (_ULCAST_(1) << 14)
278#define IE_IRQ5 (_ULCAST_(1) << 15)
1da177e4
LT
279
280/*
281 * R4x00 interrupt cause bits
282 */
70342287
RB
283#define C_SW0 (_ULCAST_(1) << 8)
284#define C_SW1 (_ULCAST_(1) << 9)
285#define C_IRQ0 (_ULCAST_(1) << 10)
286#define C_IRQ1 (_ULCAST_(1) << 11)
287#define C_IRQ2 (_ULCAST_(1) << 12)
288#define C_IRQ3 (_ULCAST_(1) << 13)
289#define C_IRQ4 (_ULCAST_(1) << 14)
290#define C_IRQ5 (_ULCAST_(1) << 15)
1da177e4
LT
291
292/*
293 * Bitfields in the R4xx0 cp0 status register
294 */
295#define ST0_IE 0x00000001
296#define ST0_EXL 0x00000002
297#define ST0_ERL 0x00000004
298#define ST0_KSU 0x00000018
299# define KSU_USER 0x00000010
300# define KSU_SUPERVISOR 0x00000008
301# define KSU_KERNEL 0x00000000
302#define ST0_UX 0x00000020
303#define ST0_SX 0x00000040
70342287 304#define ST0_KX 0x00000080
1da177e4
LT
305#define ST0_DE 0x00010000
306#define ST0_CE 0x00020000
307
308/*
309 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
310 * cacheops in userspace. This bit exists only on RM7000 and RM9000
311 * processors.
312 */
313#define ST0_CO 0x08000000
314
315/*
316 * Bitfields in the R[23]000 cp0 status register.
317 */
70342287 318#define ST0_IEC 0x00000001
1da177e4
LT
319#define ST0_KUC 0x00000002
320#define ST0_IEP 0x00000004
321#define ST0_KUP 0x00000008
322#define ST0_IEO 0x00000010
323#define ST0_KUO 0x00000020
324/* bits 6 & 7 are reserved on R[23]000 */
325#define ST0_ISC 0x00010000
326#define ST0_SWC 0x00020000
327#define ST0_CM 0x00080000
328
329/*
330 * Bits specific to the R4640/R4650
331 */
70342287 332#define ST0_UM (_ULCAST_(1) << 4)
1da177e4
LT
333#define ST0_IL (_ULCAST_(1) << 23)
334#define ST0_DL (_ULCAST_(1) << 24)
335
e50c0a8f 336/*
3301edcb 337 * Enable the MIPS MDMX and DSP ASEs
e50c0a8f
RB
338 */
339#define ST0_MX 0x01000000
340
1da177e4
LT
341/*
342 * Bitfields in the TX39 family CP0 Configuration Register 3
343 */
344#define TX39_CONF_ICS_SHIFT 19
345#define TX39_CONF_ICS_MASK 0x00380000
70342287
RB
346#define TX39_CONF_ICS_1KB 0x00000000
347#define TX39_CONF_ICS_2KB 0x00080000
348#define TX39_CONF_ICS_4KB 0x00100000
349#define TX39_CONF_ICS_8KB 0x00180000
350#define TX39_CONF_ICS_16KB 0x00200000
1da177e4
LT
351
352#define TX39_CONF_DCS_SHIFT 16
353#define TX39_CONF_DCS_MASK 0x00070000
70342287
RB
354#define TX39_CONF_DCS_1KB 0x00000000
355#define TX39_CONF_DCS_2KB 0x00010000
356#define TX39_CONF_DCS_4KB 0x00020000
357#define TX39_CONF_DCS_8KB 0x00030000
358#define TX39_CONF_DCS_16KB 0x00040000
359
360#define TX39_CONF_CWFON 0x00004000
361#define TX39_CONF_WBON 0x00002000
1da177e4
LT
362#define TX39_CONF_RF_SHIFT 10
363#define TX39_CONF_RF_MASK 0x00000c00
364#define TX39_CONF_DOZE 0x00000200
365#define TX39_CONF_HALT 0x00000100
366#define TX39_CONF_LOCK 0x00000080
367#define TX39_CONF_ICE 0x00000020
368#define TX39_CONF_DCE 0x00000010
369#define TX39_CONF_IRSIZE_SHIFT 2
370#define TX39_CONF_IRSIZE_MASK 0x0000000c
371#define TX39_CONF_DRSIZE_SHIFT 0
372#define TX39_CONF_DRSIZE_MASK 0x00000003
373
374/*
375 * Status register bits available in all MIPS CPUs.
376 */
377#define ST0_IM 0x0000ff00
70342287
RB
378#define STATUSB_IP0 8
379#define STATUSF_IP0 (_ULCAST_(1) << 8)
380#define STATUSB_IP1 9
381#define STATUSF_IP1 (_ULCAST_(1) << 9)
382#define STATUSB_IP2 10
383#define STATUSF_IP2 (_ULCAST_(1) << 10)
384#define STATUSB_IP3 11
385#define STATUSF_IP3 (_ULCAST_(1) << 11)
386#define STATUSB_IP4 12
387#define STATUSF_IP4 (_ULCAST_(1) << 12)
388#define STATUSB_IP5 13
389#define STATUSF_IP5 (_ULCAST_(1) << 13)
390#define STATUSB_IP6 14
391#define STATUSF_IP6 (_ULCAST_(1) << 14)
392#define STATUSB_IP7 15
393#define STATUSF_IP7 (_ULCAST_(1) << 15)
394#define STATUSB_IP8 0
395#define STATUSF_IP8 (_ULCAST_(1) << 0)
396#define STATUSB_IP9 1
397#define STATUSF_IP9 (_ULCAST_(1) << 1)
398#define STATUSB_IP10 2
399#define STATUSF_IP10 (_ULCAST_(1) << 2)
400#define STATUSB_IP11 3
401#define STATUSF_IP11 (_ULCAST_(1) << 3)
402#define STATUSB_IP12 4
403#define STATUSF_IP12 (_ULCAST_(1) << 4)
404#define STATUSB_IP13 5
405#define STATUSF_IP13 (_ULCAST_(1) << 5)
406#define STATUSB_IP14 6
407#define STATUSF_IP14 (_ULCAST_(1) << 6)
408#define STATUSB_IP15 7
409#define STATUSF_IP15 (_ULCAST_(1) << 7)
1da177e4 410#define ST0_CH 0x00040000
96ffa02d 411#define ST0_NMI 0x00080000
1da177e4
LT
412#define ST0_SR 0x00100000
413#define ST0_TS 0x00200000
414#define ST0_BEV 0x00400000
415#define ST0_RE 0x02000000
416#define ST0_FR 0x04000000
417#define ST0_CU 0xf0000000
418#define ST0_CU0 0x10000000
419#define ST0_CU1 0x20000000
420#define ST0_CU2 0x40000000
421#define ST0_CU3 0x80000000
422#define ST0_XX 0x80000000 /* MIPS IV naming */
423
010c108d
DV
424/*
425 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
426 *
427 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
428 */
429#define INTCTLB_IPPCI 26
430#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
431#define INTCTLB_IPTI 29
432#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
433
1da177e4
LT
434/*
435 * Bitfields and bit numbers in the coprocessor 0 cause register.
436 *
437 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
438 */
70342287
RB
439#define CAUSEB_EXCCODE 2
440#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
441#define CAUSEB_IP 8
442#define CAUSEF_IP (_ULCAST_(255) << 8)
443#define CAUSEB_IP0 8
444#define CAUSEF_IP0 (_ULCAST_(1) << 8)
445#define CAUSEB_IP1 9
446#define CAUSEF_IP1 (_ULCAST_(1) << 9)
447#define CAUSEB_IP2 10
448#define CAUSEF_IP2 (_ULCAST_(1) << 10)
449#define CAUSEB_IP3 11
450#define CAUSEF_IP3 (_ULCAST_(1) << 11)
451#define CAUSEB_IP4 12
452#define CAUSEF_IP4 (_ULCAST_(1) << 12)
453#define CAUSEB_IP5 13
454#define CAUSEF_IP5 (_ULCAST_(1) << 13)
455#define CAUSEB_IP6 14
456#define CAUSEF_IP6 (_ULCAST_(1) << 14)
457#define CAUSEB_IP7 15
458#define CAUSEF_IP7 (_ULCAST_(1) << 15)
459#define CAUSEB_IV 23
460#define CAUSEF_IV (_ULCAST_(1) << 23)
461#define CAUSEB_PCI 26
462#define CAUSEF_PCI (_ULCAST_(1) << 26)
463#define CAUSEB_CE 28
464#define CAUSEF_CE (_ULCAST_(3) << 28)
465#define CAUSEB_TI 30
466#define CAUSEF_TI (_ULCAST_(1) << 30)
467#define CAUSEB_BD 31
468#define CAUSEF_BD (_ULCAST_(1) << 31)
1da177e4
LT
469
470/*
471 * Bits in the coprocessor 0 config register.
472 */
473/* Generic bits. */
474#define CONF_CM_CACHABLE_NO_WA 0
475#define CONF_CM_CACHABLE_WA 1
476#define CONF_CM_UNCACHED 2
477#define CONF_CM_CACHABLE_NONCOHERENT 3
478#define CONF_CM_CACHABLE_CE 4
479#define CONF_CM_CACHABLE_COW 5
480#define CONF_CM_CACHABLE_CUW 6
481#define CONF_CM_CACHABLE_ACCELERATED 7
482#define CONF_CM_CMASK 7
483#define CONF_BE (_ULCAST_(1) << 15)
484
485/* Bits common to various processors. */
70342287
RB
486#define CONF_CU (_ULCAST_(1) << 3)
487#define CONF_DB (_ULCAST_(1) << 4)
488#define CONF_IB (_ULCAST_(1) << 5)
489#define CONF_DC (_ULCAST_(7) << 6)
490#define CONF_IC (_ULCAST_(7) << 9)
1da177e4
LT
491#define CONF_EB (_ULCAST_(1) << 13)
492#define CONF_EM (_ULCAST_(1) << 14)
493#define CONF_SM (_ULCAST_(1) << 16)
494#define CONF_SC (_ULCAST_(1) << 17)
495#define CONF_EW (_ULCAST_(3) << 18)
496#define CONF_EP (_ULCAST_(15)<< 24)
497#define CONF_EC (_ULCAST_(7) << 28)
498#define CONF_CM (_ULCAST_(1) << 31)
499
70342287 500/* Bits specific to the R4xx0. */
1da177e4
LT
501#define R4K_CONF_SW (_ULCAST_(1) << 20)
502#define R4K_CONF_SS (_ULCAST_(1) << 21)
e20368d5 503#define R4K_CONF_SB (_ULCAST_(3) << 22)
1da177e4 504
70342287 505/* Bits specific to the R5000. */
1da177e4
LT
506#define R5K_CONF_SE (_ULCAST_(1) << 12)
507#define R5K_CONF_SS (_ULCAST_(3) << 20)
508
70342287
RB
509/* Bits specific to the RM7000. */
510#define RM7K_CONF_SE (_ULCAST_(1) << 3)
c6ad7b7d
MR
511#define RM7K_CONF_TE (_ULCAST_(1) << 12)
512#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
513#define RM7K_CONF_TC (_ULCAST_(1) << 17)
514#define RM7K_CONF_SI (_ULCAST_(3) << 20)
515#define RM7K_CONF_SC (_ULCAST_(1) << 31)
ba5187db 516
70342287
RB
517/* Bits specific to the R10000. */
518#define R10K_CONF_DN (_ULCAST_(3) << 3)
519#define R10K_CONF_CT (_ULCAST_(1) << 5)
520#define R10K_CONF_PE (_ULCAST_(1) << 6)
521#define R10K_CONF_PM (_ULCAST_(3) << 7)
522#define R10K_CONF_EC (_ULCAST_(15)<< 9)
1da177e4
LT
523#define R10K_CONF_SB (_ULCAST_(1) << 13)
524#define R10K_CONF_SK (_ULCAST_(1) << 14)
525#define R10K_CONF_SS (_ULCAST_(7) << 16)
526#define R10K_CONF_SC (_ULCAST_(7) << 19)
527#define R10K_CONF_DC (_ULCAST_(7) << 26)
528#define R10K_CONF_IC (_ULCAST_(7) << 29)
529
70342287 530/* Bits specific to the VR41xx. */
1da177e4 531#define VR41_CONF_CS (_ULCAST_(1) << 12)
2874fe55 532#define VR41_CONF_P4K (_ULCAST_(1) << 13)
4e8ab361 533#define VR41_CONF_BP (_ULCAST_(1) << 16)
1da177e4
LT
534#define VR41_CONF_M16 (_ULCAST_(1) << 20)
535#define VR41_CONF_AD (_ULCAST_(1) << 23)
536
70342287 537/* Bits specific to the R30xx. */
1da177e4
LT
538#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
539#define R30XX_CONF_REV (_ULCAST_(1) << 22)
540#define R30XX_CONF_AC (_ULCAST_(1) << 23)
541#define R30XX_CONF_RF (_ULCAST_(1) << 24)
542#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
543#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
544#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
545#define R30XX_CONF_SB (_ULCAST_(1) << 30)
546#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
547
548/* Bits specific to the TX49. */
549#define TX49_CONF_DC (_ULCAST_(1) << 16)
550#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
551#define TX49_CONF_HALT (_ULCAST_(1) << 18)
552#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
553
70342287
RB
554/* Bits specific to the MIPS32/64 PRA. */
555#define MIPS_CONF_MT (_ULCAST_(7) << 7)
1da177e4
LT
556#define MIPS_CONF_AR (_ULCAST_(7) << 10)
557#define MIPS_CONF_AT (_ULCAST_(3) << 13)
558#define MIPS_CONF_M (_ULCAST_(1) << 31)
559
4194318c
RB
560/*
561 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
562 */
70342287
RB
563#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
564#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
565#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
566#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
567#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
568#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
569#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
570#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
4194318c
RB
571#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
572#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
573#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
574#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
575#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
691038ba
LY
576#define MIPS_CONF1_TLBS_SHIFT (25)
577#define MIPS_CONF1_TLBS_SIZE (6)
578#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
4194318c 579
70342287
RB
580#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
581#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
582#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
4194318c
RB
583#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
584#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
585#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
586#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
587#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
588
70342287
RB
589#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
590#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
591#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
691038ba 592#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
70342287
RB
593#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
594#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
595#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
596#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
691038ba
LY
597#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
598#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
e50c0a8f 599#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
ee80f7c7 600#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
b2ab4f08 601#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
a3692020 602#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
f8fa4811 603#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
c6213c6c 604#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
691038ba
LY
605#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
606#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
607#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
1e7decdb 608#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
691038ba
LY
609#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
610#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
611#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
612#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
613#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
614#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
615#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
616
617#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
1b362e3e 618#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
691038ba
LY
619#define MIPS_CONF4_FTLBSETS_SHIFT (0)
620#define MIPS_CONF4_FTLBSETS_SHIFT (0)
621#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
622#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
623#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
624#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
625/* bits 10:8 in FTLB-only configurations */
626#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
627/* bits 12:8 in VTLB-FTLB only configurations */
628#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
1b362e3e
DD
629#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
630#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
691038ba
LY
631#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
632#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
633#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << 16)
634#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
635#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
636#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
637#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
638#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
1b362e3e 639
2f9ee82c
RB
640#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
641#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
642#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
643#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
644#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
645#define MIPS_CONF5_K (_ULCAST_(1) << 30)
646
006a851b
SH
647#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
648
4b3e975e
RB
649#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
650
9267a30d
MSJ
651#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
652
691038ba
LY
653/* EntryHI bit definition */
654#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
9267a30d 655
4194318c
RB
656/*
657 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
658 */
659#define MIPS_FPIR_S (_ULCAST_(1) << 16)
660#define MIPS_FPIR_D (_ULCAST_(1) << 17)
661#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
662#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
663#define MIPS_FPIR_W (_ULCAST_(1) << 20)
664#define MIPS_FPIR_L (_ULCAST_(1) << 21)
665#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
666
4a0156fb
SH
667/*
668 * Bits in the MIPS32 Memory Segmentation registers.
669 */
670#define MIPS_SEGCFG_PA_SHIFT 9
671#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
672#define MIPS_SEGCFG_AM_SHIFT 4
673#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
674#define MIPS_SEGCFG_EU_SHIFT 3
675#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
676#define MIPS_SEGCFG_C_SHIFT 0
677#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
678
679#define MIPS_SEGCFG_UUSK _ULCAST_(7)
680#define MIPS_SEGCFG_USK _ULCAST_(5)
681#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
682#define MIPS_SEGCFG_MUSK _ULCAST_(3)
683#define MIPS_SEGCFG_MSK _ULCAST_(2)
684#define MIPS_SEGCFG_MK _ULCAST_(1)
685#define MIPS_SEGCFG_UK _ULCAST_(0)
686
1da177e4
LT
687#ifndef __ASSEMBLY__
688
bfd08baa
SH
689/*
690 * Macros for handling the ISA mode bit for microMIPS.
691 */
692#define get_isa16_mode(x) ((x) & 0x1)
693#define msk_isa16_mode(x) ((x) & ~0x1)
694#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
695
696/*
697 * microMIPS instructions can be 16-bit or 32-bit in length. This
698 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
699 */
700static inline int mm_insn_16bit(u16 insn)
701{
702 u16 opcode = (insn >> 10) & 0x7;
703
704 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
705}
706
198bb4ce
LY
707/*
708 * TLB Invalidate Flush
709 */
710static inline void tlbinvf(void)
711{
712 __asm__ __volatile__(
713 ".set push\n\t"
714 ".set noreorder\n\t"
715 ".word 0x42000004\n\t" /* tlbinvf */
716 ".set pop");
717}
718
719
1da177e4 720/*
70342287 721 * Functions to access the R10000 performance counters. These are basically
1da177e4
LT
722 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
723 * performance counter number encoded into bits 1 ... 5 of the instruction.
724 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
725 * disassembler these will look like an access to sel 0 or 1.
726 */
727#define read_r10k_perf_cntr(counter) \
728({ \
729 unsigned int __res; \
730 __asm__ __volatile__( \
731 "mfpc\t%0, %1" \
70342287 732 : "=r" (__res) \
1da177e4
LT
733 : "i" (counter)); \
734 \
70342287 735 __res; \
1da177e4
LT
736})
737
70342287 738#define write_r10k_perf_cntr(counter,val) \
1da177e4
LT
739do { \
740 __asm__ __volatile__( \
741 "mtpc\t%0, %1" \
742 : \
743 : "r" (val), "i" (counter)); \
744} while (0)
745
746#define read_r10k_perf_event(counter) \
747({ \
748 unsigned int __res; \
749 __asm__ __volatile__( \
750 "mfps\t%0, %1" \
70342287 751 : "=r" (__res) \
1da177e4
LT
752 : "i" (counter)); \
753 \
70342287 754 __res; \
1da177e4
LT
755})
756
70342287 757#define write_r10k_perf_cntl(counter,val) \
1da177e4
LT
758do { \
759 __asm__ __volatile__( \
760 "mtps\t%0, %1" \
761 : \
762 : "r" (val), "i" (counter)); \
763} while (0)
764
765
766/*
767 * Macros to access the system control coprocessor
768 */
769
770#define __read_32bit_c0_register(source, sel) \
771({ int __res; \
772 if (sel == 0) \
773 __asm__ __volatile__( \
774 "mfc0\t%0, " #source "\n\t" \
775 : "=r" (__res)); \
776 else \
777 __asm__ __volatile__( \
778 ".set\tmips32\n\t" \
779 "mfc0\t%0, " #source ", " #sel "\n\t" \
780 ".set\tmips0\n\t" \
781 : "=r" (__res)); \
782 __res; \
783})
784
785#define __read_64bit_c0_register(source, sel) \
786({ unsigned long long __res; \
787 if (sizeof(unsigned long) == 4) \
788 __res = __read_64bit_c0_split(source, sel); \
789 else if (sel == 0) \
790 __asm__ __volatile__( \
791 ".set\tmips3\n\t" \
792 "dmfc0\t%0, " #source "\n\t" \
793 ".set\tmips0" \
794 : "=r" (__res)); \
795 else \
796 __asm__ __volatile__( \
797 ".set\tmips64\n\t" \
798 "dmfc0\t%0, " #source ", " #sel "\n\t" \
799 ".set\tmips0" \
800 : "=r" (__res)); \
801 __res; \
802})
803
804#define __write_32bit_c0_register(register, sel, value) \
805do { \
806 if (sel == 0) \
807 __asm__ __volatile__( \
808 "mtc0\t%z0, " #register "\n\t" \
0952e290 809 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
810 else \
811 __asm__ __volatile__( \
812 ".set\tmips32\n\t" \
813 "mtc0\t%z0, " #register ", " #sel "\n\t" \
814 ".set\tmips0" \
0952e290 815 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
816} while (0)
817
818#define __write_64bit_c0_register(register, sel, value) \
819do { \
820 if (sizeof(unsigned long) == 4) \
821 __write_64bit_c0_split(register, sel, value); \
822 else if (sel == 0) \
823 __asm__ __volatile__( \
824 ".set\tmips3\n\t" \
825 "dmtc0\t%z0, " #register "\n\t" \
826 ".set\tmips0" \
827 : : "Jr" (value)); \
828 else \
829 __asm__ __volatile__( \
830 ".set\tmips64\n\t" \
831 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
832 ".set\tmips0" \
833 : : "Jr" (value)); \
834} while (0)
835
836#define __read_ulong_c0_register(reg, sel) \
837 ((sizeof(unsigned long) == 4) ? \
838 (unsigned long) __read_32bit_c0_register(reg, sel) : \
839 (unsigned long) __read_64bit_c0_register(reg, sel))
840
841#define __write_ulong_c0_register(reg, sel, val) \
842do { \
843 if (sizeof(unsigned long) == 4) \
844 __write_32bit_c0_register(reg, sel, val); \
845 else \
846 __write_64bit_c0_register(reg, sel, val); \
847} while (0)
848
849/*
850 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
851 */
852#define __read_32bit_c0_ctrl_register(source) \
853({ int __res; \
854 __asm__ __volatile__( \
855 "cfc0\t%0, " #source "\n\t" \
856 : "=r" (__res)); \
857 __res; \
858})
859
860#define __write_32bit_c0_ctrl_register(register, value) \
861do { \
862 __asm__ __volatile__( \
863 "ctc0\t%z0, " #register "\n\t" \
0952e290 864 : : "Jr" ((unsigned int)(value))); \
1da177e4
LT
865} while (0)
866
867/*
868 * These versions are only needed for systems with more than 38 bits of
869 * physical address space running the 32-bit kernel. That's none atm :-)
870 */
871#define __read_64bit_c0_split(source, sel) \
872({ \
87d43dd4
AN
873 unsigned long long __val; \
874 unsigned long __flags; \
1da177e4 875 \
87d43dd4 876 local_irq_save(__flags); \
1da177e4
LT
877 if (sel == 0) \
878 __asm__ __volatile__( \
879 ".set\tmips64\n\t" \
880 "dmfc0\t%M0, " #source "\n\t" \
881 "dsll\t%L0, %M0, 32\n\t" \
0b543526
RB
882 "dsra\t%M0, %M0, 32\n\t" \
883 "dsra\t%L0, %L0, 32\n\t" \
1da177e4 884 ".set\tmips0" \
87d43dd4 885 : "=r" (__val)); \
1da177e4
LT
886 else \
887 __asm__ __volatile__( \
888 ".set\tmips64\n\t" \
889 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
890 "dsll\t%L0, %M0, 32\n\t" \
0b543526
RB
891 "dsra\t%M0, %M0, 32\n\t" \
892 "dsra\t%L0, %L0, 32\n\t" \
1da177e4 893 ".set\tmips0" \
87d43dd4
AN
894 : "=r" (__val)); \
895 local_irq_restore(__flags); \
1da177e4 896 \
87d43dd4 897 __val; \
1da177e4
LT
898})
899
900#define __write_64bit_c0_split(source, sel, val) \
901do { \
87d43dd4 902 unsigned long __flags; \
1da177e4 903 \
87d43dd4 904 local_irq_save(__flags); \
1da177e4
LT
905 if (sel == 0) \
906 __asm__ __volatile__( \
907 ".set\tmips64\n\t" \
908 "dsll\t%L0, %L0, 32\n\t" \
909 "dsrl\t%L0, %L0, 32\n\t" \
910 "dsll\t%M0, %M0, 32\n\t" \
911 "or\t%L0, %L0, %M0\n\t" \
912 "dmtc0\t%L0, " #source "\n\t" \
913 ".set\tmips0" \
914 : : "r" (val)); \
915 else \
916 __asm__ __volatile__( \
917 ".set\tmips64\n\t" \
918 "dsll\t%L0, %L0, 32\n\t" \
919 "dsrl\t%L0, %L0, 32\n\t" \
920 "dsll\t%M0, %M0, 32\n\t" \
921 "or\t%L0, %L0, %M0\n\t" \
922 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
923 ".set\tmips0" \
924 : : "r" (val)); \
87d43dd4 925 local_irq_restore(__flags); \
1da177e4
LT
926} while (0)
927
928#define read_c0_index() __read_32bit_c0_register($0, 0)
929#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
930
272bace7
RB
931#define read_c0_random() __read_32bit_c0_register($1, 0)
932#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
933
1da177e4
LT
934#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
935#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
936
937#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
938#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
939
940#define read_c0_conf() __read_32bit_c0_register($3, 0)
941#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
942
943#define read_c0_context() __read_ulong_c0_register($4, 0)
944#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
945
a3692020 946#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
70342287 947#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
a3692020 948
1da177e4
LT
949#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
950#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
951
9fe2e9d6 952#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
70342287 953#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
9fe2e9d6 954
1da177e4
LT
955#define read_c0_wired() __read_32bit_c0_register($6, 0)
956#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
957
958#define read_c0_info() __read_32bit_c0_register($7, 0)
959
70342287 960#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
1da177e4
LT
961#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
962
15c4f67a
RB
963#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
964#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
965
1da177e4
LT
966#define read_c0_count() __read_32bit_c0_register($9, 0)
967#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
968
bdf21b18
PP
969#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
970#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
971
972#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
973#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
974
1da177e4
LT
975#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
976#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
977
978#define read_c0_compare() __read_32bit_c0_register($11, 0)
979#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
980
bdf21b18
PP
981#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
982#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
983
984#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
985#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
986
1da177e4 987#define read_c0_status() __read_32bit_c0_register($12, 0)
41c594ab
RB
988#ifdef CONFIG_MIPS_MT_SMTC
989#define write_c0_status(val) \
990do { \
991 __write_32bit_c0_register($12, 0, val); \
992 __ehb(); \
993} while (0)
994#else
995/*
996 * Legacy non-SMTC code, which may be hazardous
997 * but which might not support EHB
998 */
1da177e4 999#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
41c594ab 1000#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1001
1002#define read_c0_cause() __read_32bit_c0_register($13, 0)
1003#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1004
1005#define read_c0_epc() __read_ulong_c0_register($14, 0)
1006#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1007
1008#define read_c0_prid() __read_32bit_c0_register($15, 0)
1009
1010#define read_c0_config() __read_32bit_c0_register($16, 0)
1011#define read_c0_config1() __read_32bit_c0_register($16, 1)
1012#define read_c0_config2() __read_32bit_c0_register($16, 2)
1013#define read_c0_config3() __read_32bit_c0_register($16, 3)
0efe2761
RB
1014#define read_c0_config4() __read_32bit_c0_register($16, 4)
1015#define read_c0_config5() __read_32bit_c0_register($16, 5)
1016#define read_c0_config6() __read_32bit_c0_register($16, 6)
1017#define read_c0_config7() __read_32bit_c0_register($16, 7)
1da177e4
LT
1018#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1019#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1020#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1021#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
0efe2761
RB
1022#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1023#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1024#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1025#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
1da177e4
LT
1026
1027/*
25985edc 1028 * The WatchLo register. There may be up to 8 of them.
1da177e4
LT
1029 */
1030#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1031#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1032#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1033#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1034#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1035#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1036#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1037#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1038#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1039#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1040#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1041#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1042#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1043#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1044#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1045#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1046
1047/*
25985edc 1048 * The WatchHi register. There may be up to 8 of them.
1da177e4
LT
1049 */
1050#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1051#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1052#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1053#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1054#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1055#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1056#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1057#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1058
1059#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1060#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1061#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1062#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1063#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1064#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1065#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1066#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1067
1068#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1069#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1070
1071#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1072#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1073
1074#define read_c0_framemask() __read_32bit_c0_register($21, 0)
70342287 1075#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
1da177e4 1076
1da177e4
LT
1077#define read_c0_diag() __read_32bit_c0_register($22, 0)
1078#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1079
1080#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1081#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1082
1083#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1084#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1085
1086#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1087#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1088
1089#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1090#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1091
1092#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1093#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1094
1095#define read_c0_debug() __read_32bit_c0_register($23, 0)
1096#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1097
1098#define read_c0_depc() __read_ulong_c0_register($24, 0)
1099#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1100
1101/*
1102 * MIPS32 / MIPS64 performance counters
1103 */
1104#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
70342287 1105#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1da177e4 1106#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
70342287 1107#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
4d36f59d
DD
1108#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1109#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1da177e4 1110#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
70342287 1111#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1da177e4 1112#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
70342287 1113#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
4d36f59d
DD
1114#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1115#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1da177e4 1116#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
70342287 1117#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1da177e4 1118#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
70342287 1119#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
4d36f59d
DD
1120#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1121#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1da177e4 1122#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
70342287 1123#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1da177e4 1124#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
70342287 1125#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
4d36f59d
DD
1126#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1127#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1da177e4 1128
1da177e4
LT
1129#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1130#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1131
1132#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
70342287 1133#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1da177e4
LT
1134
1135#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1136
1137#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
70342287 1138#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1da177e4
LT
1139
1140#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1141#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1142
41c594ab
RB
1143#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1144#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1145
af231172
KC
1146#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1147#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1148
1149#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1150#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1151
1da177e4
LT
1152#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1153#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1154
1155#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1156#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1157
7a0fc58c 1158/* MIPSR2 */
21a151d8 1159#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
7a0fc58c
RB
1160#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1161
1162#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1163#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1164
1165#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1166#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1167
1168#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1169#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1170
21a151d8 1171#define read_c0_ebase() __read_32bit_c0_register($15, 1)
7a0fc58c
RB
1172#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1173
4a0156fb
SH
1174/* MIPSR3 */
1175#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1176#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1177
1178#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1179#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1180
1181#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1182#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
ed918c2d
DD
1183
1184/* Cavium OCTEON (cnMIPS) */
1185#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1186#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1187
1188#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1189#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1190
1191#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
70342287 1192#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
ed918c2d 1193/*
70342287 1194 * The cacheerr registers are not standardized. On OCTEON, they are
ed918c2d
DD
1195 * 64 bits wide.
1196 */
1197#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1198#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1199
1200#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1201#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1202
af231172
KC
1203/* BMIPS3300 */
1204#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1205#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1206
1207#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1208#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1209
1210#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1211#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1212
020232f1 1213/* BMIPS43xx */
af231172
KC
1214#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1215#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1216
1217#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1218#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1219
1220#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1221#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1222
1223#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1224#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1225
1226#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1227#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1228
1229/* BMIPS5000 */
1230#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1231#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1232
1233#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1234#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1235
1236#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1237#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1238
1239#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1240#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1241
1242#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1243#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1244
1245#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1246#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1247
1da177e4
LT
1248/*
1249 * Macros to access the floating point coprocessor control registers
1250 */
b9688310
SH
1251#define read_32bit_cp1_register(source) \
1252({ \
1253 int __res; \
1254 \
1255 __asm__ __volatile__( \
1256 " .set push \n" \
1257 " .set reorder \n" \
1258 " # gas fails to assemble cfc1 for some archs, \n" \
1259 " # like Octeon. \n" \
1260 " .set mips1 \n" \
1261 " cfc1 %0,"STR(source)" \n" \
1262 " .set pop \n" \
1263 : "=r" (__res)); \
1264 __res; \
1265})
1da177e4 1266
32a7ede6 1267#ifdef HAVE_AS_DSP
e50c0a8f
RB
1268#define rddsp(mask) \
1269({ \
32a7ede6 1270 unsigned int __dspctl; \
e50c0a8f
RB
1271 \
1272 __asm__ __volatile__( \
63c2b681
FF
1273 " .set push \n" \
1274 " .set dsp \n" \
32a7ede6 1275 " rddsp %0, %x1 \n" \
63c2b681 1276 " .set pop \n" \
32a7ede6 1277 : "=r" (__dspctl) \
e50c0a8f 1278 : "i" (mask)); \
32a7ede6 1279 __dspctl; \
e50c0a8f
RB
1280})
1281
1282#define wrdsp(val, mask) \
1283do { \
e50c0a8f 1284 __asm__ __volatile__( \
63c2b681
FF
1285 " .set push \n" \
1286 " .set dsp \n" \
32a7ede6 1287 " wrdsp %0, %x1 \n" \
63c2b681 1288 " .set pop \n" \
70342287 1289 : \
e50c0a8f 1290 : "r" (val), "i" (mask)); \
e50c0a8f
RB
1291} while (0)
1292
63c2b681
FF
1293#define mflo0() \
1294({ \
1295 long mflo0; \
1296 __asm__( \
1297 " .set push \n" \
1298 " .set dsp \n" \
1299 " mflo %0, $ac0 \n" \
1300 " .set pop \n" \
1301 : "=r" (mflo0)); \
1302 mflo0; \
1303})
1304
1305#define mflo1() \
1306({ \
1307 long mflo1; \
1308 __asm__( \
1309 " .set push \n" \
1310 " .set dsp \n" \
1311 " mflo %0, $ac1 \n" \
1312 " .set pop \n" \
1313 : "=r" (mflo1)); \
1314 mflo1; \
1315})
1316
1317#define mflo2() \
1318({ \
1319 long mflo2; \
1320 __asm__( \
1321 " .set push \n" \
1322 " .set dsp \n" \
1323 " mflo %0, $ac2 \n" \
1324 " .set pop \n" \
1325 : "=r" (mflo2)); \
1326 mflo2; \
1327})
1328
1329#define mflo3() \
1330({ \
1331 long mflo3; \
1332 __asm__( \
1333 " .set push \n" \
1334 " .set dsp \n" \
1335 " mflo %0, $ac3 \n" \
1336 " .set pop \n" \
1337 : "=r" (mflo3)); \
1338 mflo3; \
1339})
1340
1341#define mfhi0() \
1342({ \
1343 long mfhi0; \
1344 __asm__( \
1345 " .set push \n" \
1346 " .set dsp \n" \
1347 " mfhi %0, $ac0 \n" \
1348 " .set pop \n" \
1349 : "=r" (mfhi0)); \
1350 mfhi0; \
1351})
1352
1353#define mfhi1() \
1354({ \
1355 long mfhi1; \
1356 __asm__( \
1357 " .set push \n" \
1358 " .set dsp \n" \
1359 " mfhi %0, $ac1 \n" \
1360 " .set pop \n" \
1361 : "=r" (mfhi1)); \
1362 mfhi1; \
1363})
1364
1365#define mfhi2() \
1366({ \
1367 long mfhi2; \
1368 __asm__( \
1369 " .set push \n" \
1370 " .set dsp \n" \
1371 " mfhi %0, $ac2 \n" \
1372 " .set pop \n" \
1373 : "=r" (mfhi2)); \
1374 mfhi2; \
1375})
1376
1377#define mfhi3() \
1378({ \
1379 long mfhi3; \
1380 __asm__( \
1381 " .set push \n" \
1382 " .set dsp \n" \
1383 " mfhi %0, $ac3 \n" \
1384 " .set pop \n" \
1385 : "=r" (mfhi3)); \
1386 mfhi3; \
1387})
1388
1389
1390#define mtlo0(x) \
1391({ \
1392 __asm__( \
1393 " .set push \n" \
1394 " .set dsp \n" \
1395 " mtlo %0, $ac0 \n" \
1396 " .set pop \n" \
1397 : \
1398 : "r" (x)); \
1399})
1400
1401#define mtlo1(x) \
1402({ \
1403 __asm__( \
1404 " .set push \n" \
1405 " .set dsp \n" \
1406 " mtlo %0, $ac1 \n" \
1407 " .set pop \n" \
1408 : \
1409 : "r" (x)); \
1410})
1411
1412#define mtlo2(x) \
1413({ \
1414 __asm__( \
1415 " .set push \n" \
1416 " .set dsp \n" \
1417 " mtlo %0, $ac2 \n" \
1418 " .set pop \n" \
1419 : \
1420 : "r" (x)); \
1421})
1422
1423#define mtlo3(x) \
1424({ \
1425 __asm__( \
1426 " .set push \n" \
1427 " .set dsp \n" \
1428 " mtlo %0, $ac3 \n" \
1429 " .set pop \n" \
1430 : \
1431 : "r" (x)); \
1432})
1433
1434#define mthi0(x) \
1435({ \
1436 __asm__( \
1437 " .set push \n" \
1438 " .set dsp \n" \
1439 " mthi %0, $ac0 \n" \
1440 " .set pop \n" \
1441 : \
1442 : "r" (x)); \
1443})
1444
1445#define mthi1(x) \
1446({ \
1447 __asm__( \
1448 " .set push \n" \
1449 " .set dsp \n" \
1450 " mthi %0, $ac1 \n" \
1451 " .set pop \n" \
1452 : \
1453 : "r" (x)); \
1454})
1455
1456#define mthi2(x) \
1457({ \
1458 __asm__( \
1459 " .set push \n" \
1460 " .set dsp \n" \
1461 " mthi %0, $ac2 \n" \
1462 " .set pop \n" \
1463 : \
1464 : "r" (x)); \
1465})
1466
1467#define mthi3(x) \
1468({ \
1469 __asm__( \
1470 " .set push \n" \
1471 " .set dsp \n" \
1472 " mthi %0, $ac3 \n" \
1473 " .set pop \n" \
1474 : \
1475 : "r" (x)); \
1476})
e50c0a8f
RB
1477
1478#else
1479
d0c1b478
SH
1480#ifdef CONFIG_CPU_MICROMIPS
1481#define rddsp(mask) \
e50c0a8f 1482({ \
d0c1b478 1483 unsigned int __res; \
e50c0a8f
RB
1484 \
1485 __asm__ __volatile__( \
e50c0a8f
RB
1486 " .set push \n" \
1487 " .set noat \n" \
d0c1b478
SH
1488 " # rddsp $1, %x1 \n" \
1489 " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
1490 " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
1491 " move %0, $1 \n" \
e50c0a8f 1492 " .set pop \n" \
d0c1b478
SH
1493 : "=r" (__res) \
1494 : "i" (mask)); \
1495 __res; \
1496})
e50c0a8f 1497
d0c1b478 1498#define wrdsp(val, mask) \
e50c0a8f
RB
1499do { \
1500 __asm__ __volatile__( \
1501 " .set push \n" \
1502 " .set noat \n" \
1503 " move $1, %0 \n" \
d0c1b478
SH
1504 " # wrdsp $1, %x1 \n" \
1505 " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
1506 " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
e50c0a8f
RB
1507 " .set pop \n" \
1508 : \
d0c1b478 1509 : "r" (val), "i" (mask)); \
e50c0a8f
RB
1510} while (0)
1511
d0c1b478
SH
1512#define _umips_dsp_mfxxx(ins) \
1513({ \
1514 unsigned long __treg; \
1515 \
e50c0a8f
RB
1516 __asm__ __volatile__( \
1517 " .set push \n" \
1518 " .set noat \n" \
d0c1b478
SH
1519 " .hword 0x0001 \n" \
1520 " .hword %x1 \n" \
1521 " move %0, $1 \n" \
e50c0a8f 1522 " .set pop \n" \
d0c1b478
SH
1523 : "=r" (__treg) \
1524 : "i" (ins)); \
1525 __treg; \
1526})
e50c0a8f 1527
d0c1b478 1528#define _umips_dsp_mtxxx(val, ins) \
e50c0a8f
RB
1529do { \
1530 __asm__ __volatile__( \
1531 " .set push \n" \
1532 " .set noat \n" \
1533 " move $1, %0 \n" \
d0c1b478
SH
1534 " .hword 0x0001 \n" \
1535 " .hword %x1 \n" \
e50c0a8f
RB
1536 " .set pop \n" \
1537 : \
d0c1b478 1538 : "r" (val), "i" (ins)); \
e50c0a8f
RB
1539} while (0)
1540
d0c1b478
SH
1541#define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1542#define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1543
1544#define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1545#define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1546
1547#define mflo0() _umips_dsp_mflo(0)
1548#define mflo1() _umips_dsp_mflo(1)
1549#define mflo2() _umips_dsp_mflo(2)
1550#define mflo3() _umips_dsp_mflo(3)
1551
1552#define mfhi0() _umips_dsp_mfhi(0)
1553#define mfhi1() _umips_dsp_mfhi(1)
1554#define mfhi2() _umips_dsp_mfhi(2)
1555#define mfhi3() _umips_dsp_mfhi(3)
1556
1557#define mtlo0(x) _umips_dsp_mtlo(x, 0)
1558#define mtlo1(x) _umips_dsp_mtlo(x, 1)
1559#define mtlo2(x) _umips_dsp_mtlo(x, 2)
1560#define mtlo3(x) _umips_dsp_mtlo(x, 3)
1561
1562#define mthi0(x) _umips_dsp_mthi(x, 0)
1563#define mthi1(x) _umips_dsp_mthi(x, 1)
1564#define mthi2(x) _umips_dsp_mthi(x, 2)
1565#define mthi3(x) _umips_dsp_mthi(x, 3)
1566
1567#else /* !CONFIG_CPU_MICROMIPS */
32a7ede6
SH
1568#define rddsp(mask) \
1569({ \
1570 unsigned int __res; \
1571 \
e50c0a8f 1572 __asm__ __volatile__( \
32a7ede6
SH
1573 " .set push \n" \
1574 " .set noat \n" \
1575 " # rddsp $1, %x1 \n" \
1576 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1577 " move %0, $1 \n" \
1578 " .set pop \n" \
1579 : "=r" (__res) \
1580 : "i" (mask)); \
1581 __res; \
1582})
e50c0a8f 1583
32a7ede6 1584#define wrdsp(val, mask) \
e50c0a8f
RB
1585do { \
1586 __asm__ __volatile__( \
1587 " .set push \n" \
1588 " .set noat \n" \
1589 " move $1, %0 \n" \
32a7ede6
SH
1590 " # wrdsp $1, %x1 \n" \
1591 " .word 0x7c2004f8 | (%x1 << 11) \n" \
e50c0a8f 1592 " .set pop \n" \
32a7ede6
SH
1593 : \
1594 : "r" (val), "i" (mask)); \
e50c0a8f
RB
1595} while (0)
1596
4cb764b4 1597#define _dsp_mfxxx(ins) \
e50c0a8f
RB
1598({ \
1599 unsigned long __treg; \
1600 \
e50c0a8f
RB
1601 __asm__ __volatile__( \
1602 " .set push \n" \
1603 " .set noat \n" \
4cb764b4
SH
1604 " .word (0x00000810 | %1) \n" \
1605 " move %0, $1 \n" \
e50c0a8f 1606 " .set pop \n" \
4cb764b4
SH
1607 : "=r" (__treg) \
1608 : "i" (ins)); \
1609 __treg; \
1610})
e50c0a8f 1611
4cb764b4 1612#define _dsp_mtxxx(val, ins) \
e50c0a8f
RB
1613do { \
1614 __asm__ __volatile__( \
1615 " .set push \n" \
1616 " .set noat \n" \
1617 " move $1, %0 \n" \
4cb764b4 1618 " .word (0x00200011 | %1) \n" \
e50c0a8f
RB
1619 " .set pop \n" \
1620 : \
4cb764b4 1621 : "r" (val), "i" (ins)); \
e50c0a8f
RB
1622} while (0)
1623
4cb764b4
SH
1624#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
1625#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
e50c0a8f 1626
4cb764b4
SH
1627#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
1628#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
e50c0a8f 1629
4cb764b4
SH
1630#define mflo0() _dsp_mflo(0)
1631#define mflo1() _dsp_mflo(1)
1632#define mflo2() _dsp_mflo(2)
1633#define mflo3() _dsp_mflo(3)
e50c0a8f 1634
4cb764b4
SH
1635#define mfhi0() _dsp_mfhi(0)
1636#define mfhi1() _dsp_mfhi(1)
1637#define mfhi2() _dsp_mfhi(2)
1638#define mfhi3() _dsp_mfhi(3)
e50c0a8f 1639
4cb764b4
SH
1640#define mtlo0(x) _dsp_mtlo(x, 0)
1641#define mtlo1(x) _dsp_mtlo(x, 1)
1642#define mtlo2(x) _dsp_mtlo(x, 2)
1643#define mtlo3(x) _dsp_mtlo(x, 3)
e50c0a8f 1644
4cb764b4
SH
1645#define mthi0(x) _dsp_mthi(x, 0)
1646#define mthi1(x) _dsp_mthi(x, 1)
1647#define mthi2(x) _dsp_mthi(x, 2)
1648#define mthi3(x) _dsp_mthi(x, 3)
e50c0a8f 1649
d0c1b478 1650#endif /* CONFIG_CPU_MICROMIPS */
e50c0a8f
RB
1651#endif
1652
1da177e4
LT
1653/*
1654 * TLB operations.
1655 *
1656 * It is responsibility of the caller to take care of any TLB hazards.
1657 */
1658static inline void tlb_probe(void)
1659{
1660 __asm__ __volatile__(
1661 ".set noreorder\n\t"
1662 "tlbp\n\t"
1663 ".set reorder");
1664}
1665
1666static inline void tlb_read(void)
1667{
9267a30d
MSJ
1668#if MIPS34K_MISSED_ITLB_WAR
1669 int res = 0;
1670
1671 __asm__ __volatile__(
1672 " .set push \n"
1673 " .set noreorder \n"
1674 " .set noat \n"
1675 " .set mips32r2 \n"
1676 " .word 0x41610001 # dvpe $1 \n"
1677 " move %0, $1 \n"
1678 " ehb \n"
1679 " .set pop \n"
1680 : "=r" (res));
1681
1682 instruction_hazard();
1683#endif
1684
1da177e4
LT
1685 __asm__ __volatile__(
1686 ".set noreorder\n\t"
1687 "tlbr\n\t"
1688 ".set reorder");
9267a30d
MSJ
1689
1690#if MIPS34K_MISSED_ITLB_WAR
1691 if ((res & _ULCAST_(1)))
1692 __asm__ __volatile__(
1693 " .set push \n"
1694 " .set noreorder \n"
1695 " .set noat \n"
1696 " .set mips32r2 \n"
1697 " .word 0x41600021 # evpe \n"
1698 " ehb \n"
1699 " .set pop \n");
1700#endif
1da177e4
LT
1701}
1702
1703static inline void tlb_write_indexed(void)
1704{
1705 __asm__ __volatile__(
1706 ".set noreorder\n\t"
1707 "tlbwi\n\t"
1708 ".set reorder");
1709}
1710
1711static inline void tlb_write_random(void)
1712{
1713 __asm__ __volatile__(
1714 ".set noreorder\n\t"
1715 "tlbwr\n\t"
1716 ".set reorder");
1717}
1718
1719/*
1720 * Manipulate bits in a c0 register.
1721 */
41c594ab
RB
1722#ifndef CONFIG_MIPS_MT_SMTC
1723/*
1724 * SMTC Linux requires shutting-down microthread scheduling
1725 * during CP0 register read-modify-write sequences.
1726 */
1da177e4
LT
1727#define __BUILD_SET_C0(name) \
1728static inline unsigned int \
1729set_c0_##name(unsigned int set) \
1730{ \
89e18eb3 1731 unsigned int res, new; \
1da177e4
LT
1732 \
1733 res = read_c0_##name(); \
89e18eb3
RB
1734 new = res | set; \
1735 write_c0_##name(new); \
1da177e4
LT
1736 \
1737 return res; \
1738} \
1739 \
1740static inline unsigned int \
1741clear_c0_##name(unsigned int clear) \
1742{ \
89e18eb3 1743 unsigned int res, new; \
1da177e4
LT
1744 \
1745 res = read_c0_##name(); \
89e18eb3
RB
1746 new = res & ~clear; \
1747 write_c0_##name(new); \
1da177e4
LT
1748 \
1749 return res; \
1750} \
1751 \
1752static inline unsigned int \
89e18eb3 1753change_c0_##name(unsigned int change, unsigned int val) \
1da177e4 1754{ \
89e18eb3 1755 unsigned int res, new; \
1da177e4
LT
1756 \
1757 res = read_c0_##name(); \
89e18eb3
RB
1758 new = res & ~change; \
1759 new |= (val & change); \
1760 write_c0_##name(new); \
1da177e4
LT
1761 \
1762 return res; \
1763}
1764
41c594ab
RB
1765#else /* SMTC versions that manage MT scheduling */
1766
192ef366 1767#include <linux/irqflags.h>
41c594ab
RB
1768
1769/*
1770 * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
1771 * header file recursion.
1772 */
1773static inline unsigned int __dmt(void)
1774{
1775 int res;
1776
1777 __asm__ __volatile__(
1778 " .set push \n"
1779 " .set mips32r2 \n"
1780 " .set noat \n"
1781 " .word 0x41610BC1 # dmt $1 \n"
1782 " ehb \n"
1783 " move %0, $1 \n"
1784 " .set pop \n"
1785 : "=r" (res));
1786
1787 instruction_hazard();
1788
1789 return res;
1790}
1791
1792#define __VPECONTROL_TE_SHIFT 15
1793#define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
1794
1795#define __EMT_ENABLE __VPECONTROL_TE
1796
1797static inline void __emt(unsigned int previous)
1798{
1799 if ((previous & __EMT_ENABLE))
1800 __asm__ __volatile__(
41c594ab
RB
1801 " .set mips32r2 \n"
1802 " .word 0x41600be1 # emt \n"
1803 " ehb \n"
1bd5e161 1804 " .set mips0 \n");
41c594ab
RB
1805}
1806
1807static inline void __ehb(void)
1808{
1809 __asm__ __volatile__(
4277ff5e
RB
1810 " .set mips32r2 \n"
1811 " ehb \n" " .set mips0 \n");
41c594ab
RB
1812}
1813
1814/*
1815 * Note that local_irq_save/restore affect TC-specific IXMT state,
1816 * not Status.IE as in non-SMTC kernel.
1817 */
1818
1819#define __BUILD_SET_C0(name) \
1820static inline unsigned int \
1821set_c0_##name(unsigned int set) \
1822{ \
1823 unsigned int res; \
c34e6e8b 1824 unsigned int new; \
41c594ab 1825 unsigned int omt; \
b7e4226e 1826 unsigned long flags; \
41c594ab
RB
1827 \
1828 local_irq_save(flags); \
1829 omt = __dmt(); \
1830 res = read_c0_##name(); \
c34e6e8b
KK
1831 new = res | set; \
1832 write_c0_##name(new); \
41c594ab
RB
1833 __emt(omt); \
1834 local_irq_restore(flags); \
1835 \
1836 return res; \
1837} \
1838 \
1839static inline unsigned int \
1840clear_c0_##name(unsigned int clear) \
1841{ \
1842 unsigned int res; \
c34e6e8b 1843 unsigned int new; \
41c594ab 1844 unsigned int omt; \
b7e4226e 1845 unsigned long flags; \
41c594ab
RB
1846 \
1847 local_irq_save(flags); \
1848 omt = __dmt(); \
1849 res = read_c0_##name(); \
c34e6e8b
KK
1850 new = res & ~clear; \
1851 write_c0_##name(new); \
41c594ab
RB
1852 __emt(omt); \
1853 local_irq_restore(flags); \
1854 \
1855 return res; \
1856} \
1857 \
1858static inline unsigned int \
c34e6e8b 1859change_c0_##name(unsigned int change, unsigned int newbits) \
41c594ab
RB
1860{ \
1861 unsigned int res; \
c34e6e8b 1862 unsigned int new; \
41c594ab 1863 unsigned int omt; \
b7e4226e 1864 unsigned long flags; \
41c594ab
RB
1865 \
1866 local_irq_save(flags); \
1867 \
1868 omt = __dmt(); \
1869 res = read_c0_##name(); \
c34e6e8b
KK
1870 new = res & ~change; \
1871 new |= (newbits & change); \
1872 write_c0_##name(new); \
41c594ab
RB
1873 __emt(omt); \
1874 local_irq_restore(flags); \
1875 \
1876 return res; \
1877}
1878#endif
1879
1da177e4
LT
1880__BUILD_SET_C0(status)
1881__BUILD_SET_C0(cause)
1882__BUILD_SET_C0(config)
1883__BUILD_SET_C0(intcontrol)
7a0fc58c
RB
1884__BUILD_SET_C0(intctl)
1885__BUILD_SET_C0(srsmap)
020232f1
KC
1886__BUILD_SET_C0(brcm_config_0)
1887__BUILD_SET_C0(brcm_bus_pll)
1888__BUILD_SET_C0(brcm_reset)
1889__BUILD_SET_C0(brcm_cmt_intr)
1890__BUILD_SET_C0(brcm_cmt_ctrl)
1891__BUILD_SET_C0(brcm_config)
1892__BUILD_SET_C0(brcm_mode)
1da177e4
LT
1893
1894#endif /* !__ASSEMBLY__ */
1895
1896#endif /* _ASM_MIPSREGS_H */