Merge tag 'vfs-6.7.iomap' of git://git.kernel.org/pub/scm/linux/kernel/git/vfs/vfs
[linux-2.6-block.git] / arch / mips / Kconfig
CommitLineData
b2441318 1# SPDX-License-Identifier: GPL-2.0
1da177e4
LT
2config MIPS
3 bool
4 default y
942fa985 5 select ARCH_32BIT_OFF_T if !64BIT
ea6a3737 6 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7f066a22 7 select ARCH_HAS_CPU_FINALIZE_INIT
b847bd64 8 select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000
dfad83cb 9 select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
34c01e41
AL
10 select ARCH_HAS_FORTIFY_SOURCE
11 select ARCH_HAS_KCOV
66633abd 12 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
34c01e41 13 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
e6226997
AB
14 select ARCH_HAS_STRNCPY_FROM_USER
15 select ARCH_HAS_STRNLEN_USER
12597988 16 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
1e35918a 17 select ARCH_HAS_UBSAN_SANITIZE_ALL
8b3165e5 18 select ARCH_HAS_GCOV_PROFILE_ALL
c55944cc 19 select ARCH_KEEP_MEMBLOCK
1ee3630a 20 select ARCH_USE_BUILTIN_BSWAP
12597988 21 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
dce44566 22 select ARCH_USE_MEMTEST
25da4e9d 23 select ARCH_USE_QUEUED_RWLOCKS
0b17c967 24 select ARCH_USE_QUEUED_SPINLOCKS
855f9a8e 25 select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
9035bd29 26 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
12597988 27 select ARCH_WANT_IPC_PARSE_VERSION
d3a4e0f1 28 select ARCH_WANT_LD_ORPHAN_WARN
10916706 29 select BUILDTIME_TABLE_SORT
12597988 30 select CLONE_BACKWARDS
57eeaced 31 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
12597988
MR
32 select CPU_PM if CPU_IDLE
33 select GENERIC_ATOMIC64 if !64BIT
12597988
MR
34 select GENERIC_CMOS_UPDATE
35 select GENERIC_CPU_AUTOPROBE
24640f23 36 select GENERIC_GETTIMEOFDAY
b962aeb0 37 select GENERIC_IOMAP
12597988
MR
38 select GENERIC_IRQ_PROBE
39 select GENERIC_IRQ_SHOW
6630a8e5 40 select GENERIC_ISA_DMA if EISA
740129b3
AP
41 select GENERIC_LIB_ASHLDI3
42 select GENERIC_LIB_ASHRDI3
43 select GENERIC_LIB_CMPDI2
44 select GENERIC_LIB_LSHRDI3
45 select GENERIC_LIB_UCMPDI2
12597988
MR
46 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
47 select GENERIC_SMP_IDLE_THREAD
975fd3c2 48 select GENERIC_IDLE_POLL_SETUP
12597988 49 select GENERIC_TIME_VSYSCALL
6ca297d4 50 select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
fcbfe812 51 select HAS_IOPORT if !NO_IOPORT_MAP || ISA
906d441f 52 select HAVE_ARCH_COMPILER_H
12597988 53 select HAVE_ARCH_JUMP_LABEL
42b20995 54 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
109c32ff
MR
55 select HAVE_ARCH_MMAP_RND_BITS if MMU
56 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
490b004f 57 select HAVE_ARCH_SECCOMP_FILTER
c0ff3c53 58 select HAVE_ARCH_TRACEHOOK
45e03e62 59 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
2ff2b7ec 60 select HAVE_ASM_MODVERSIONS
24a9c541 61 select HAVE_CONTEXT_TRACKING_USER
490f561b 62 select HAVE_TIF_NOHZ
12597988
MR
63 select HAVE_C_RECORDMCOUNT
64 select HAVE_DEBUG_KMEMLEAK
65 select HAVE_DEBUG_STACKOVERFLOW
12597988 66 select HAVE_DMA_CONTIGUOUS
538f1952 67 select HAVE_DYNAMIC_FTRACE
7364d60c 68 select HAVE_EBPF_JIT if !CPU_MICROMIPS
12597988 69 select HAVE_EXIT_THREAD
67a929e0 70 select HAVE_FAST_GUP
538f1952 71 select HAVE_FTRACE_MCOUNT_RECORD
29c5d346 72 select HAVE_FUNCTION_GRAPH_TRACER
12597988 73 select HAVE_FUNCTION_TRACER
34c01e41
AL
74 select HAVE_GCC_PLUGINS
75 select HAVE_GENERIC_VDSO
b3a428b4 76 select HAVE_IOREMAP_PROT
12597988
MR
77 select HAVE_IRQ_EXIT_ON_IRQ_STACK
78 select HAVE_IRQ_TIME_ACCOUNTING
c1bf207d
DD
79 select HAVE_KPROBES
80 select HAVE_KRETPROBES
c0436b50 81 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
786d35d4 82 select HAVE_MOD_ARCH_SPECIFIC
42a0bb3f 83 select HAVE_NMI
12597988 84 select HAVE_PERF_EVENTS
1ddc96bd
TY
85 select HAVE_PERF_REGS
86 select HAVE_PERF_USER_STACK_DUMP
12597988 87 select HAVE_REGS_AND_STACK_ACCESS_API
9ea141ad 88 select HAVE_RSEQ
16c0f03f 89 select HAVE_SPARSE_SYSCALL_NR
d148eac0 90 select HAVE_STACKPROTECTOR
12597988 91 select HAVE_SYSCALL_TRACEPOINTS
a3f14310 92 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
12597988 93 select IRQ_FORCED_THREADING
6630a8e5 94 select ISA if EISA
4bce37a6 95 select LOCK_MM_AND_FIND_VMA
12597988 96 select MODULES_USE_ELF_REL if MODULES
34c01e41 97 select MODULES_USE_ELF_RELA if MODULES && 64BIT
12597988 98 select PERF_USE_VMALLOC
981aa1d3 99 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
05a0a344 100 select RTC_LIB
d79d853d 101 select SYSCTL_EXCEPTION_TRACE
4aae683f 102 select TRACE_IRQFLAGS_SUPPORT
0bb87f05 103 select ARCH_HAS_ELFCORE_COMPAT
e0a8b93e 104 select HAVE_ARCH_KCSAN if 64BIT
1da177e4 105
d3991572
CH
106config MIPS_FIXUP_BIGPHYS_ADDR
107 bool
108
c434b9f8
PC
109config MIPS_GENERIC
110 bool
111
f0f4a753
PC
112config MACH_INGENIC
113 bool
114 select SYS_SUPPORTS_32BIT_KERNEL
115 select SYS_SUPPORTS_LITTLE_ENDIAN
116 select SYS_SUPPORTS_ZBOOT
f0f4a753
PC
117 select DMA_NONCOHERENT
118 select IRQ_MIPS_CPU
119 select PINCTRL
120 select GPIOLIB
121 select COMMON_CLK
122 select GENERIC_IRQ_CHIP
123 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
124 select USE_OF
125 select CPU_SUPPORTS_CPUFREQ
126 select MIPS_EXTERNAL_TIMER
127
1da177e4
LT
128menu "Machine selection"
129
5e83d430
RB
130choice
131 prompt "System type"
c434b9f8 132 default MIPS_GENERIC_KERNEL
1da177e4 133
c434b9f8 134config MIPS_GENERIC_KERNEL
eed0eabd 135 bool "Generic board-agnostic MIPS kernel"
c434b9f8 136 select MIPS_GENERIC
eed0eabd
PB
137 select BOOT_RAW
138 select BUILTIN_DTB
139 select CEVT_R4K
140 select CLKSRC_MIPS_GIC
141 select COMMON_CLK
eed0eabd 142 select CPU_MIPSR2_IRQ_EI
34c01e41 143 select CPU_MIPSR2_IRQ_VI
eed0eabd 144 select CSRC_R4K
4e066441 145 select DMA_NONCOHERENT
eb01d42a 146 select HAVE_PCI
eed0eabd 147 select IRQ_MIPS_CPU
0211d49e 148 select MIPS_AUTO_PFN_OFFSET
eed0eabd
PB
149 select MIPS_CPU_SCACHE
150 select MIPS_GIC
151 select MIPS_L1_CACHE_SHIFT_7
152 select NO_EXCEPT_FILL
153 select PCI_DRIVERS_GENERIC
eed0eabd 154 select SMP_UP if SMP
a3078e59 155 select SWAP_IO_SPACE
eed0eabd
PB
156 select SYS_HAS_CPU_MIPS32_R1
157 select SYS_HAS_CPU_MIPS32_R2
fb6700c5 158 select SYS_HAS_CPU_MIPS32_R5
eed0eabd
PB
159 select SYS_HAS_CPU_MIPS32_R6
160 select SYS_HAS_CPU_MIPS64_R1
161 select SYS_HAS_CPU_MIPS64_R2
fb6700c5 162 select SYS_HAS_CPU_MIPS64_R5
eed0eabd
PB
163 select SYS_HAS_CPU_MIPS64_R6
164 select SYS_SUPPORTS_32BIT_KERNEL
165 select SYS_SUPPORTS_64BIT_KERNEL
166 select SYS_SUPPORTS_BIG_ENDIAN
167 select SYS_SUPPORTS_HIGHMEM
168 select SYS_SUPPORTS_LITTLE_ENDIAN
169 select SYS_SUPPORTS_MICROMIPS
eed0eabd 170 select SYS_SUPPORTS_MIPS16
34c01e41 171 select SYS_SUPPORTS_MIPS_CPS
eed0eabd
PB
172 select SYS_SUPPORTS_MULTITHREADING
173 select SYS_SUPPORTS_RELOCATABLE
174 select SYS_SUPPORTS_SMARTMIPS
c3e2ee65 175 select SYS_SUPPORTS_ZBOOT
34c01e41 176 select UHI_BOOT
2e6522c5
CL
177 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
178 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
179 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
180 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
181 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
182 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
eed0eabd
PB
183 select USE_OF
184 help
185 Select this to build a kernel which aims to support multiple boards,
186 generally using a flattened device tree passed from the bootloader
187 using the boot protocol defined in the UHI (Unified Hosting
188 Interface) specification.
189
42a4f17d 190config MIPS_ALCHEMY
c3543e25 191 bool "Alchemy processor based machines"
d4a451d5 192 select PHYS_ADDR_T_64BIT
f772cdb2 193 select CEVT_R4K
d7ea335c 194 select CSRC_R4K
67e38cf2 195 select IRQ_MIPS_CPU
a86497d6 196 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is
d3991572 197 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
42a4f17d
ML
198 select SYS_HAS_CPU_MIPS32_R1
199 select SYS_SUPPORTS_32BIT_KERNEL
200 select SYS_SUPPORTS_APM_EMULATION
d30a2b47 201 select GPIOLIB
1b93b3c3 202 select SYS_SUPPORTS_ZBOOT
47440229 203 select COMMON_CLK
1da177e4 204
7ca5dc14
FF
205config AR7
206 bool "Texas Instruments AR7"
207 select BOOT_ELF32
b408b611 208 select COMMON_CLK
7ca5dc14
FF
209 select DMA_NONCOHERENT
210 select CEVT_R4K
211 select CSRC_R4K
67e38cf2 212 select IRQ_MIPS_CPU
7ca5dc14
FF
213 select NO_EXCEPT_FILL
214 select SWAP_IO_SPACE
215 select SYS_HAS_CPU_MIPS32_R1
216 select SYS_HAS_EARLY_PRINTK
217 select SYS_SUPPORTS_32BIT_KERNEL
218 select SYS_SUPPORTS_LITTLE_ENDIAN
377cb1b6 219 select SYS_SUPPORTS_MIPS16
1b93b3c3 220 select SYS_SUPPORTS_ZBOOT_UART16550
d30a2b47 221 select GPIOLIB
7ca5dc14
FF
222 select VLYNQ
223 help
224 Support for the Texas Instruments AR7 System-on-a-Chip
225 family: TNETD7100, 7200 and 7300.
226
43cc739f
SR
227config ATH25
228 bool "Atheros AR231x/AR531x SoC support"
229 select CEVT_R4K
230 select CSRC_R4K
231 select DMA_NONCOHERENT
67e38cf2 232 select IRQ_MIPS_CPU
1753e74e 233 select IRQ_DOMAIN
43cc739f
SR
234 select SYS_HAS_CPU_MIPS32_R1
235 select SYS_SUPPORTS_BIG_ENDIAN
236 select SYS_SUPPORTS_32BIT_KERNEL
8aaa7278 237 select SYS_HAS_EARLY_PRINTK
43cc739f
SR
238 help
239 Support for Atheros AR231x and Atheros AR531x based boards
240
d4a67d9d
GJ
241config ATH79
242 bool "Atheros AR71XX/AR724X/AR913X based boards"
ff591a91 243 select ARCH_HAS_RESET_CONTROLLER
d4a67d9d
GJ
244 select BOOT_RAW
245 select CEVT_R4K
246 select CSRC_R4K
247 select DMA_NONCOHERENT
d30a2b47 248 select GPIOLIB
a08227a2 249 select PINCTRL
411520af 250 select COMMON_CLK
67e38cf2 251 select IRQ_MIPS_CPU
d4a67d9d
GJ
252 select SYS_HAS_CPU_MIPS32_R2
253 select SYS_HAS_EARLY_PRINTK
254 select SYS_SUPPORTS_32BIT_KERNEL
255 select SYS_SUPPORTS_BIG_ENDIAN
377cb1b6 256 select SYS_SUPPORTS_MIPS16
b3f0a250 257 select SYS_SUPPORTS_ZBOOT_UART_PROM
03c8c407 258 select USE_OF
53d473fc 259 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
d4a67d9d
GJ
260 help
261 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
262
5f2d4459
KC
263config BMIPS_GENERIC
264 bool "Broadcom Generic BMIPS kernel"
29906e1a 265 select ARCH_HAS_RESET_CONTROLLER
d59098a0 266 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
d666cd02
KC
267 select BOOT_RAW
268 select NO_EXCEPT_FILL
269 select USE_OF
270 select CEVT_R4K
271 select CSRC_R4K
272 select SYNC_R4K
273 select COMMON_CLK
c7c42ec2 274 select BCM6345_L1_IRQ
60b858f2
KC
275 select BCM7038_L1_IRQ
276 select BCM7120_L2_IRQ
277 select BRCMSTB_L2_IRQ
67e38cf2 278 select IRQ_MIPS_CPU
60b858f2 279 select DMA_NONCOHERENT
d666cd02 280 select SYS_SUPPORTS_32BIT_KERNEL
60b858f2 281 select SYS_SUPPORTS_LITTLE_ENDIAN
d666cd02
KC
282 select SYS_SUPPORTS_BIG_ENDIAN
283 select SYS_SUPPORTS_HIGHMEM
60b858f2
KC
284 select SYS_HAS_CPU_BMIPS32_3300
285 select SYS_HAS_CPU_BMIPS4350
286 select SYS_HAS_CPU_BMIPS4380
d666cd02
KC
287 select SYS_HAS_CPU_BMIPS5000
288 select SWAP_IO_SPACE
60b858f2
KC
289 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
290 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
291 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
292 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
4dc4704c 293 select HARDIRQS_SW_RESEND
1d987052
FF
294 select HAVE_PCI
295 select PCI_DRIVERS_GENERIC
466ab2ea 296 select FW_CFE
d666cd02 297 help
5f2d4459
KC
298 Build a generic DT-based kernel image that boots on select
299 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
300 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
301 must be set appropriately for your board.
d666cd02 302
1c0c13eb 303config BCM47XX
c619366e 304 bool "Broadcom BCM47XX based boards"
fe08f8c2 305 select BOOT_RAW
42f77542 306 select CEVT_R4K
940f6b48 307 select CSRC_R4K
1c0c13eb 308 select DMA_NONCOHERENT
eb01d42a 309 select HAVE_PCI
67e38cf2 310 select IRQ_MIPS_CPU
314878d2 311 select SYS_HAS_CPU_MIPS32_R1
dd54dedd 312 select NO_EXCEPT_FILL
1c0c13eb
AJ
313 select SYS_SUPPORTS_32BIT_KERNEL
314 select SYS_SUPPORTS_LITTLE_ENDIAN
377cb1b6 315 select SYS_SUPPORTS_MIPS16
6507831f 316 select SYS_SUPPORTS_ZBOOT
25e5fb97 317 select SYS_HAS_EARLY_PRINTK
e6086557 318 select USE_GENERIC_EARLY_PRINTK_8250
c949c0bc
RM
319 select GPIOLIB
320 select LEDS_GPIO_REGISTER
f6e734a8 321 select BCM47XX_NVRAM
2ab71a02 322 select BCM47XX_SPROM
dfe00495 323 select BCM47XX_SSB if !BCM47XX_BCMA
1c0c13eb 324 help
371a4151 325 Support for BCM47XX based boards
1c0c13eb 326
e7300d04
MB
327config BCM63XX
328 bool "Broadcom BCM63XX based boards"
ae8de61c 329 select BOOT_RAW
e7300d04
MB
330 select CEVT_R4K
331 select CSRC_R4K
fc264022 332 select SYNC_R4K
e7300d04 333 select DMA_NONCOHERENT
67e38cf2 334 select IRQ_MIPS_CPU
e7300d04
MB
335 select SYS_SUPPORTS_32BIT_KERNEL
336 select SYS_SUPPORTS_BIG_ENDIAN
337 select SYS_HAS_EARLY_PRINTK
5eeaafc8
RD
338 select SYS_HAS_CPU_BMIPS32_3300
339 select SYS_HAS_CPU_BMIPS4350
340 select SYS_HAS_CPU_BMIPS4380
e7300d04 341 select SWAP_IO_SPACE
d30a2b47 342 select GPIOLIB
af2418be 343 select MIPS_L1_CACHE_SHIFT_4
bbd7ffdb 344 select HAVE_LEGACY_CLK
e7300d04 345 help
371a4151 346 Support for BCM63XX based boards
e7300d04 347
1da177e4 348config MIPS_COBALT
3fa986fa 349 bool "Cobalt Server"
42f77542 350 select CEVT_R4K
940f6b48 351 select CSRC_R4K
1097c6ac 352 select CEVT_GT641XX
1da177e4 353 select DMA_NONCOHERENT
eb01d42a 354 select FORCE_PCI
d865bea4 355 select I8253
1da177e4 356 select I8259
67e38cf2 357 select IRQ_MIPS_CPU
d5ab1a69 358 select IRQ_GT641XX
252161ec 359 select PCI_GT64XXX_PCI0
7cf8053b 360 select SYS_HAS_CPU_NEVADA
0a22e0d4 361 select SYS_HAS_EARLY_PRINTK
ed5ba2fb 362 select SYS_SUPPORTS_32BIT_KERNEL
0e8774b6 363 select SYS_SUPPORTS_64BIT_KERNEL
5e83d430 364 select SYS_SUPPORTS_LITTLE_ENDIAN
e6086557 365 select USE_GENERIC_EARLY_PRINTK_8250
1da177e4
LT
366
367config MACH_DECSTATION
3fa986fa 368 bool "DECstations"
1da177e4 369 select BOOT_ELF32
6457d9fc 370 select CEVT_DS1287
81d10bad 371 select CEVT_R4K if CPU_R4X00
4247417d 372 select CSRC_IOASIC
81d10bad 373 select CSRC_R4K if CPU_R4X00
20d60d99
MR
374 select CPU_DADDI_WORKAROUNDS if 64BIT
375 select CPU_R4000_WORKAROUNDS if 64BIT
376 select CPU_R4400_WORKAROUNDS if 64BIT
1da177e4 377 select DMA_NONCOHERENT
ce816fa8 378 select NO_IOPORT_MAP
67e38cf2 379 select IRQ_MIPS_CPU
7cf8053b
RB
380 select SYS_HAS_CPU_R3000
381 select SYS_HAS_CPU_R4X00
ed5ba2fb 382 select SYS_SUPPORTS_32BIT_KERNEL
7d60717e 383 select SYS_SUPPORTS_64BIT_KERNEL
5e83d430 384 select SYS_SUPPORTS_LITTLE_ENDIAN
1723b4a3
AN
385 select SYS_SUPPORTS_128HZ
386 select SYS_SUPPORTS_256HZ
387 select SYS_SUPPORTS_1024HZ
930beb5a 388 select MIPS_L1_CACHE_SHIFT_4
5e83d430 389 help
1da177e4
LT
390 This enables support for DEC's MIPS based workstations. For details
391 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
392 DECstation porting pages on <http://decstation.unix-ag.org/>.
393
394 If you have one of the following DECstation Models you definitely
395 want to choose R4xx0 for the CPU Type:
396
9308816c
RB
397 DECstation 5000/50
398 DECstation 5000/150
399 DECstation 5000/260
400 DECsystem 5900/260
1da177e4
LT
401
402 otherwise choose R3000.
403
5e83d430 404config MACH_JAZZ
3fa986fa 405 bool "Jazz family of machines"
39b2d756
TB
406 select ARC_MEMORY
407 select ARC_PROMLIB
a211a082 408 select ARCH_MIGHT_HAVE_PC_PARPORT
7a407aa5 409 select ARCH_MIGHT_HAVE_PC_SERIO
2f9237d4 410 select DMA_OPS
0e2794b0
RB
411 select FW_ARC
412 select FW_ARC32
5e83d430 413 select ARCH_MAY_HAVE_PC_FDC
42f77542 414 select CEVT_R4K
940f6b48 415 select CSRC_R4K
e2defae5 416 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
5e83d430 417 select GENERIC_ISA_DMA
8a118c38 418 select HAVE_PCSPKR_PLATFORM
67e38cf2 419 select IRQ_MIPS_CPU
d865bea4 420 select I8253
5e83d430
RB
421 select I8259
422 select ISA
7cf8053b 423 select SYS_HAS_CPU_R4X00
5e83d430 424 select SYS_SUPPORTS_32BIT_KERNEL
7d60717e 425 select SYS_SUPPORTS_64BIT_KERNEL
1723b4a3 426 select SYS_SUPPORTS_100HZ
aadfe4b5 427 select SYS_SUPPORTS_LITTLE_ENDIAN
1da177e4 428 help
371a4151
EWI
429 This a family of machines based on the MIPS R4030 chipset which was
430 used by several vendors to build RISC/os and Windows NT workstations.
431 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
432 Olivetti M700-10 workstations.
5e83d430 433
f0f4a753 434config MACH_INGENIC_SOC
de361e8b 435 bool "Ingenic SoC based machines"
f0f4a753
PC
436 select MIPS_GENERIC
437 select MACH_INGENIC
f9c9affc 438 select SYS_SUPPORTS_ZBOOT_UART16550
eb384937
PC
439 select CPU_SUPPORTS_CPUFREQ
440 select MIPS_EXTERNAL_TIMER
5ebabe59 441
171bb2f1
JC
442config LANTIQ
443 bool "Lantiq based platforms"
444 select DMA_NONCOHERENT
67e38cf2 445 select IRQ_MIPS_CPU
171bb2f1
JC
446 select CEVT_R4K
447 select CSRC_R4K
b74cc639 448 select NO_EXCEPT_FILL
171bb2f1
JC
449 select SYS_HAS_CPU_MIPS32_R1
450 select SYS_HAS_CPU_MIPS32_R2
451 select SYS_SUPPORTS_BIG_ENDIAN
452 select SYS_SUPPORTS_32BIT_KERNEL
377cb1b6 453 select SYS_SUPPORTS_MIPS16
171bb2f1 454 select SYS_SUPPORTS_MULTITHREADING
f35764e7 455 select SYS_SUPPORTS_VPE_LOADER
171bb2f1 456 select SYS_HAS_EARLY_PRINTK
d30a2b47 457 select GPIOLIB
171bb2f1
JC
458 select SWAP_IO_SPACE
459 select BOOT_RAW
bbd7ffdb 460 select HAVE_LEGACY_CLK
a0392222 461 select USE_OF
3f8c50c9
JC
462 select PINCTRL
463 select PINCTRL_LANTIQ
c530781c
JC
464 select ARCH_HAS_RESET_CONTROLLER
465 select RESET_CONTROLLER
171bb2f1 466
30ad29bb 467config MACH_LOONGSON32
caed1d1b 468 bool "Loongson 32-bit family of machines"
c7e8c668 469 select SYS_SUPPORTS_ZBOOT
ade299d8 470 help
30ad29bb 471 This enables support for the Loongson-1 family of machines.
85749d24 472
30ad29bb
HC
473 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
474 the Institute of Computing Technology (ICT), Chinese Academy of
475 Sciences (CAS).
ade299d8 476
71e2f4dd
JY
477config MACH_LOONGSON2EF
478 bool "Loongson-2E/F family of machines"
ca585cf9
KC
479 select SYS_SUPPORTS_ZBOOT
480 help
71e2f4dd 481 This enables the support of early Loongson-2E/F family of machines.
ca585cf9 482
71e2f4dd 483config MACH_LOONGSON64
caed1d1b 484 bool "Loongson 64-bit family of machines"
6fbde6b4
JY
485 select ARCH_SPARSEMEM_ENABLE
486 select ARCH_MIGHT_HAVE_PC_PARPORT
487 select ARCH_MIGHT_HAVE_PC_SERIO
488 select GENERIC_ISA_DMA_SUPPORT_BROKEN
489 select BOOT_ELF32
490 select BOARD_SCACHE
491 select CSRC_R4K
492 select CEVT_R4K
6fbde6b4
JY
493 select FORCE_PCI
494 select ISA
495 select I8259
496 select IRQ_MIPS_CPU
7d6d2837 497 select NO_EXCEPT_FILL
5125bfee 498 select NR_CPUS_DEFAULT_64
6fbde6b4 499 select USE_GENERIC_EARLY_PRINTK_8250
6423e59a 500 select PCI_DRIVERS_GENERIC
6fbde6b4
JY
501 select SYS_HAS_CPU_LOONGSON64
502 select SYS_HAS_EARLY_PRINTK
503 select SYS_SUPPORTS_SMP
504 select SYS_SUPPORTS_HOTPLUG_CPU
505 select SYS_SUPPORTS_NUMA
506 select SYS_SUPPORTS_64BIT_KERNEL
507 select SYS_SUPPORTS_HIGHMEM
508 select SYS_SUPPORTS_LITTLE_ENDIAN
71e2f4dd 509 select SYS_SUPPORTS_ZBOOT
a307a4ce 510 select SYS_SUPPORTS_RELOCATABLE
6fbde6b4 511 select ZONE_DMA32
87fcfa7b
JY
512 select COMMON_CLK
513 select USE_OF
514 select BUILTIN_DTB
39c1485c 515 select PCI_HOST_GENERIC
f8f9f21c 516 select HAVE_ARCH_NODEDATA_EXTENSION if NUMA
71e2f4dd 517 help
caed1d1b
HC
518 This enables the support of Loongson-2/3 family of machines.
519
520 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
521 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
522 and Loongson-2F which will be removed), developed by the Institute
523 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
ca585cf9 524
1da177e4 525config MIPS_MALTA
3fa986fa 526 bool "MIPS Malta board"
61ed242d 527 select ARCH_MAY_HAVE_PC_FDC
a211a082 528 select ARCH_MIGHT_HAVE_PC_PARPORT
7a407aa5 529 select ARCH_MIGHT_HAVE_PC_SERIO
1da177e4 530 select BOOT_ELF32
fa71c960 531 select BOOT_RAW
e8823d26 532 select BUILTIN_DTB
42f77542 533 select CEVT_R4K
fa5635a2 534 select CLKSRC_MIPS_GIC
42b002ab 535 select COMMON_CLK
47bf2b03 536 select CSRC_R4K
a86497d6 537 select DMA_NONCOHERENT
1da177e4 538 select GENERIC_ISA_DMA
8a118c38 539 select HAVE_PCSPKR_PLATFORM
eb01d42a 540 select HAVE_PCI
d865bea4 541 select I8253
1da177e4 542 select I8259
47bf2b03 543 select IRQ_MIPS_CPU
5e83d430 544 select MIPS_BONITO64
9318c51a 545 select MIPS_CPU_SCACHE
47bf2b03 546 select MIPS_GIC
a7ef1ead 547 select MIPS_L1_CACHE_SHIFT_6
5e83d430 548 select MIPS_MSC
47bf2b03 549 select PCI_GT64XXX_PCI0
ecafe3e9 550 select SMP_UP if SMP
1da177e4 551 select SWAP_IO_SPACE
7cf8053b
RB
552 select SYS_HAS_CPU_MIPS32_R1
553 select SYS_HAS_CPU_MIPS32_R2
bfc3c5a6 554 select SYS_HAS_CPU_MIPS32_R3_5
c5b36783 555 select SYS_HAS_CPU_MIPS32_R5
575509b6 556 select SYS_HAS_CPU_MIPS32_R6
7cf8053b 557 select SYS_HAS_CPU_MIPS64_R1
5d9fbed1 558 select SYS_HAS_CPU_MIPS64_R2
575509b6 559 select SYS_HAS_CPU_MIPS64_R6
7cf8053b
RB
560 select SYS_HAS_CPU_NEVADA
561 select SYS_HAS_CPU_RM7000
ed5ba2fb
YY
562 select SYS_SUPPORTS_32BIT_KERNEL
563 select SYS_SUPPORTS_64BIT_KERNEL
5e83d430 564 select SYS_SUPPORTS_BIG_ENDIAN
c5b36783 565 select SYS_SUPPORTS_HIGHMEM
5e83d430 566 select SYS_SUPPORTS_LITTLE_ENDIAN
424ebcdf 567 select SYS_SUPPORTS_MICROMIPS
47bf2b03 568 select SYS_SUPPORTS_MIPS16
e56b6aa6 569 select SYS_SUPPORTS_MIPS_CPS
f41ae0b2 570 select SYS_SUPPORTS_MULTITHREADING
47bf2b03 571 select SYS_SUPPORTS_RELOCATABLE
9693a853 572 select SYS_SUPPORTS_SMARTMIPS
f35764e7 573 select SYS_SUPPORTS_VPE_LOADER
1b93b3c3 574 select SYS_SUPPORTS_ZBOOT
e8823d26 575 select USE_OF
886ee136 576 select WAR_ICACHE_REFILLS
abcc82b1 577 select ZONE_DMA32 if 64BIT
1da177e4 578 help
f638d197 579 This enables support for the MIPS Technologies Malta evaluation
1da177e4
LT
580 board.
581
2572f00d
JH
582config MACH_PIC32
583 bool "Microchip PIC32 Family"
584 help
585 This enables support for the Microchip PIC32 family of platforms.
586
587 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
588 microcontrollers.
589
baec970a
LK
590config MACH_NINTENDO64
591 bool "Nintendo 64 console"
592 select CEVT_R4K
593 select CSRC_R4K
594 select SYS_HAS_CPU_R4300
595 select SYS_SUPPORTS_BIG_ENDIAN
596 select SYS_SUPPORTS_ZBOOT
597 select SYS_SUPPORTS_32BIT_KERNEL
598 select SYS_SUPPORTS_64BIT_KERNEL
599 select DMA_NONCOHERENT
600 select IRQ_MIPS_CPU
601
ae2b5bb6
JC
602config RALINK
603 bool "Ralink based machines"
604 select CEVT_R4K
35f752be 605 select COMMON_CLK
ae2b5bb6
JC
606 select CSRC_R4K
607 select BOOT_RAW
608 select DMA_NONCOHERENT
67e38cf2 609 select IRQ_MIPS_CPU
ae2b5bb6 610 select USE_OF
ae2b5bb6
JC
611 select SYS_HAS_CPU_MIPS32_R2
612 select SYS_SUPPORTS_32BIT_KERNEL
613 select SYS_SUPPORTS_LITTLE_ENDIAN
377cb1b6 614 select SYS_SUPPORTS_MIPS16
1f0400d0 615 select SYS_SUPPORTS_ZBOOT
ae2b5bb6 616 select SYS_HAS_EARLY_PRINTK
2a153f1c
JC
617 select ARCH_HAS_RESET_CONTROLLER
618 select RESET_CONTROLLER
ae2b5bb6 619
4042147a
BV
620config MACH_REALTEK_RTL
621 bool "Realtek RTL838x/RTL839x based machines"
622 select MIPS_GENERIC
623 select DMA_NONCOHERENT
624 select IRQ_MIPS_CPU
625 select CSRC_R4K
626 select CEVT_R4K
627 select SYS_HAS_CPU_MIPS32_R1
628 select SYS_HAS_CPU_MIPS32_R2
629 select SYS_SUPPORTS_BIG_ENDIAN
630 select SYS_SUPPORTS_32BIT_KERNEL
631 select SYS_SUPPORTS_MIPS16
632 select SYS_SUPPORTS_MULTITHREADING
633 select SYS_SUPPORTS_VPE_LOADER
4042147a
BV
634 select BOOT_RAW
635 select PINCTRL
636 select USE_OF
637
1da177e4 638config SGI_IP22
3fa986fa 639 bool "SGI IP22 (Indy/Indigo2)"
c0de00b2 640 select ARC_MEMORY
39b2d756 641 select ARC_PROMLIB
0e2794b0
RB
642 select FW_ARC
643 select FW_ARC32
7a407aa5 644 select ARCH_MIGHT_HAVE_PC_SERIO
1da177e4 645 select BOOT_ELF32
42f77542 646 select CEVT_R4K
940f6b48 647 select CSRC_R4K
e2defae5 648 select DEFAULT_SGI_PARTITION
1da177e4 649 select DMA_NONCOHERENT
6630a8e5 650 select HAVE_EISA
d865bea4 651 select I8253
68de4803 652 select I8259
1da177e4 653 select IP22_CPU_SCACHE
67e38cf2 654 select IRQ_MIPS_CPU
aa414dff 655 select GENERIC_ISA_DMA_SUPPORT_BROKEN
e2defae5
TB
656 select SGI_HAS_I8042
657 select SGI_HAS_INDYDOG
36e5c21d 658 select SGI_HAS_HAL2
e2defae5
TB
659 select SGI_HAS_SEEQ
660 select SGI_HAS_WD93
661 select SGI_HAS_ZILOG
1da177e4 662 select SWAP_IO_SPACE
7cf8053b
RB
663 select SYS_HAS_CPU_R4X00
664 select SYS_HAS_CPU_R5000
c0de00b2 665 select SYS_HAS_EARLY_PRINTK
ed5ba2fb
YY
666 select SYS_SUPPORTS_32BIT_KERNEL
667 select SYS_SUPPORTS_64BIT_KERNEL
5e83d430 668 select SYS_SUPPORTS_BIG_ENDIAN
802b8362 669 select WAR_R4600_V1_INDEX_ICACHEOP
5e5b6527 670 select WAR_R4600_V1_HIT_CACHEOP
44def342 671 select WAR_R4600_V2_HIT_CACHEOP
930beb5a 672 select MIPS_L1_CACHE_SHIFT_7
1da177e4
LT
673 help
674 This are the SGI Indy, Challenge S and Indigo2, as well as certain
675 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
676 that runs on these, say Y here.
677
678config SGI_IP27
3fa986fa 679 bool "SGI IP27 (Origin200/2000)"
54aed4dd 680 select ARCH_HAS_PHYS_TO_DMA
397dc00e 681 select ARCH_SPARSEMEM_ENABLE
0e2794b0
RB
682 select FW_ARC
683 select FW_ARC64
e9422427 684 select ARC_CMDLINE_ONLY
5e83d430 685 select BOOT_ELF64
e2defae5 686 select DEFAULT_SGI_PARTITION
04100459 687 select FORCE_PCI
36a88530 688 select SYS_HAS_EARLY_PRINTK
eb01d42a 689 select HAVE_PCI
69a07a41 690 select IRQ_MIPS_CPU
e6308b6d 691 select IRQ_DOMAIN_HIERARCHY
130e2fb7 692 select NR_CPUS_DEFAULT_64
a57140e9
TB
693 select PCI_DRIVERS_GENERIC
694 select PCI_XTALK_BRIDGE
7cf8053b 695 select SYS_HAS_CPU_R10000
ed5ba2fb 696 select SYS_SUPPORTS_64BIT_KERNEL
5e83d430 697 select SYS_SUPPORTS_BIG_ENDIAN
d8cb4e11 698 select SYS_SUPPORTS_NUMA
1a5c5de1 699 select SYS_SUPPORTS_SMP
256ec489 700 select WAR_R10000_LLSC
930beb5a 701 select MIPS_L1_CACHE_SHIFT_7
6c86a302 702 select NUMA
f8f9f21c 703 select HAVE_ARCH_NODEDATA_EXTENSION
1da177e4
LT
704 help
705 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
706 workstations. To compile a Linux kernel that runs on these, say Y
707 here.
708
e2defae5 709config SGI_IP28
7d60717e 710 bool "SGI IP28 (Indigo2 R10k)"
c0de00b2 711 select ARC_MEMORY
39b2d756 712 select ARC_PROMLIB
0e2794b0
RB
713 select FW_ARC
714 select FW_ARC64
7a407aa5 715 select ARCH_MIGHT_HAVE_PC_SERIO
e2defae5
TB
716 select BOOT_ELF64
717 select CEVT_R4K
718 select CSRC_R4K
719 select DEFAULT_SGI_PARTITION
720 select DMA_NONCOHERENT
721 select GENERIC_ISA_DMA_SUPPORT_BROKEN
67e38cf2 722 select IRQ_MIPS_CPU
6630a8e5 723 select HAVE_EISA
e2defae5
TB
724 select I8253
725 select I8259
e2defae5
TB
726 select SGI_HAS_I8042
727 select SGI_HAS_INDYDOG
5b438c44 728 select SGI_HAS_HAL2
e2defae5
TB
729 select SGI_HAS_SEEQ
730 select SGI_HAS_WD93
731 select SGI_HAS_ZILOG
732 select SWAP_IO_SPACE
733 select SYS_HAS_CPU_R10000
c0de00b2 734 select SYS_HAS_EARLY_PRINTK
e2defae5
TB
735 select SYS_SUPPORTS_64BIT_KERNEL
736 select SYS_SUPPORTS_BIG_ENDIAN
256ec489 737 select WAR_R10000_LLSC
dc24d68d 738 select MIPS_L1_CACHE_SHIFT_7
371a4151
EWI
739 help
740 This is the SGI Indigo2 with R10000 processor. To compile a Linux
741 kernel that runs on these, say Y here.
e2defae5 742
7505576d
TB
743config SGI_IP30
744 bool "SGI IP30 (Octane/Octane2)"
745 select ARCH_HAS_PHYS_TO_DMA
746 select FW_ARC
747 select FW_ARC64
748 select BOOT_ELF64
749 select CEVT_R4K
750 select CSRC_R4K
04100459 751 select FORCE_PCI
7505576d
TB
752 select SYNC_R4K if SMP
753 select ZONE_DMA32
754 select HAVE_PCI
755 select IRQ_MIPS_CPU
756 select IRQ_DOMAIN_HIERARCHY
7505576d
TB
757 select PCI_DRIVERS_GENERIC
758 select PCI_XTALK_BRIDGE
759 select SYS_HAS_EARLY_PRINTK
760 select SYS_HAS_CPU_R10000
761 select SYS_SUPPORTS_64BIT_KERNEL
762 select SYS_SUPPORTS_BIG_ENDIAN
763 select SYS_SUPPORTS_SMP
256ec489 764 select WAR_R10000_LLSC
7505576d
TB
765 select MIPS_L1_CACHE_SHIFT_7
766 select ARC_MEMORY
767 help
768 These are the SGI Octane and Octane2 graphics workstations. To
769 compile a Linux kernel that runs on these, say Y here.
770
1da177e4 771config SGI_IP32
cfd2afc0 772 bool "SGI IP32 (O2)"
39b2d756
TB
773 select ARC_MEMORY
774 select ARC_PROMLIB
03df8229 775 select ARCH_HAS_PHYS_TO_DMA
0e2794b0
RB
776 select FW_ARC
777 select FW_ARC32
1da177e4 778 select BOOT_ELF32
42f77542 779 select CEVT_R4K
940f6b48 780 select CSRC_R4K
1da177e4 781 select DMA_NONCOHERENT
eb01d42a 782 select HAVE_PCI
67e38cf2 783 select IRQ_MIPS_CPU
1da177e4
LT
784 select R5000_CPU_SCACHE
785 select RM7000_CPU_SCACHE
7cf8053b
RB
786 select SYS_HAS_CPU_R5000
787 select SYS_HAS_CPU_R10000 if BROKEN
788 select SYS_HAS_CPU_RM7000
dd2f18fe 789 select SYS_HAS_CPU_NEVADA
ed5ba2fb 790 select SYS_SUPPORTS_64BIT_KERNEL
23fbee9d 791 select SYS_SUPPORTS_BIG_ENDIAN
886ee136 792 select WAR_ICACHE_REFILLS
23fbee9d 793 help
5e83d430 794 If you want this kernel to run on SGI O2 workstation, say Y here.
1da177e4 795
ade299d8
YY
796config SIBYTE_CRHONE
797 bool "Sibyte BCM91125C-CRhone"
5e83d430 798 select BOOT_ELF32
ade299d8 799 select SIBYTE_BCM1125
5e83d430 800 select SWAP_IO_SPACE
7cf8053b 801 select SYS_HAS_CPU_SB1
5e83d430 802 select SYS_SUPPORTS_BIG_ENDIAN
ade299d8 803 select SYS_SUPPORTS_HIGHMEM
5e83d430 804 select SYS_SUPPORTS_LITTLE_ENDIAN
1da177e4 805
5e83d430 806config SIBYTE_RHONE
3fa986fa 807 bool "Sibyte BCM91125E-Rhone"
5e83d430 808 select BOOT_ELF32
03452347 809 select SIBYTE_SB1250
5e83d430 810 select SWAP_IO_SPACE
7cf8053b 811 select SYS_HAS_CPU_SB1
5e83d430
RB
812 select SYS_SUPPORTS_BIG_ENDIAN
813 select SYS_SUPPORTS_LITTLE_ENDIAN
1da177e4 814
ade299d8
YY
815config SIBYTE_SWARM
816 bool "Sibyte BCM91250A-SWARM"
5e83d430 817 select BOOT_ELF32
fcf3ca4c 818 select HAVE_PATA_PLATFORM
ade299d8 819 select SIBYTE_SB1250
5e83d430 820 select SWAP_IO_SPACE
7cf8053b 821 select SYS_HAS_CPU_SB1
5e83d430 822 select SYS_SUPPORTS_BIG_ENDIAN
ade299d8 823 select SYS_SUPPORTS_HIGHMEM
e3ad1c23 824 select SYS_SUPPORTS_LITTLE_ENDIAN
cce335ae 825 select ZONE_DMA32 if 64BIT
e4849aff 826 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
e3ad1c23 827
ade299d8
YY
828config SIBYTE_LITTLESUR
829 bool "Sibyte BCM91250C2-LittleSur"
5e83d430 830 select BOOT_ELF32
fcf3ca4c 831 select HAVE_PATA_PLATFORM
5e83d430
RB
832 select SIBYTE_SB1250
833 select SWAP_IO_SPACE
7cf8053b 834 select SYS_HAS_CPU_SB1
5e83d430
RB
835 select SYS_SUPPORTS_BIG_ENDIAN
836 select SYS_SUPPORTS_HIGHMEM
837 select SYS_SUPPORTS_LITTLE_ENDIAN
756d6d83 838 select ZONE_DMA32 if 64BIT
1da177e4 839
ade299d8
YY
840config SIBYTE_SENTOSA
841 bool "Sibyte BCM91250E-Sentosa"
5e83d430 842 select BOOT_ELF32
5e83d430
RB
843 select SIBYTE_SB1250
844 select SWAP_IO_SPACE
7cf8053b 845 select SYS_HAS_CPU_SB1
5e83d430 846 select SYS_SUPPORTS_BIG_ENDIAN
5e83d430 847 select SYS_SUPPORTS_LITTLE_ENDIAN
e4849aff 848 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
1da177e4 849
ade299d8
YY
850config SIBYTE_BIGSUR
851 bool "Sibyte BCM91480B-BigSur"
5e83d430 852 select BOOT_ELF32
ade299d8 853 select NR_CPUS_DEFAULT_4
ade299d8 854 select SIBYTE_BCM1x80
5e83d430 855 select SWAP_IO_SPACE
7cf8053b 856 select SYS_HAS_CPU_SB1
5e83d430 857 select SYS_SUPPORTS_BIG_ENDIAN
651194f8 858 select SYS_SUPPORTS_HIGHMEM
5e83d430 859 select SYS_SUPPORTS_LITTLE_ENDIAN
cce335ae 860 select ZONE_DMA32 if 64BIT
e4849aff 861 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
1da177e4 862
14b36af4
TB
863config SNI_RM
864 bool "SNI RM200/300/400"
39b2d756
TB
865 select ARC_MEMORY
866 select ARC_PROMLIB
0e2794b0
RB
867 select FW_ARC if CPU_LITTLE_ENDIAN
868 select FW_ARC32 if CPU_LITTLE_ENDIAN
aaa9fad3 869 select FW_SNIPROM if CPU_BIG_ENDIAN
61ed242d 870 select ARCH_MAY_HAVE_PC_FDC
a211a082 871 select ARCH_MIGHT_HAVE_PC_PARPORT
7a407aa5 872 select ARCH_MIGHT_HAVE_PC_SERIO
1da177e4 873 select BOOT_ELF32
42f77542 874 select CEVT_R4K
940f6b48 875 select CSRC_R4K
e2defae5 876 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
1da177e4
LT
877 select DMA_NONCOHERENT
878 select GENERIC_ISA_DMA
6630a8e5 879 select HAVE_EISA
8a118c38 880 select HAVE_PCSPKR_PLATFORM
eb01d42a 881 select HAVE_PCI
67e38cf2 882 select IRQ_MIPS_CPU
d865bea4 883 select I8253
1da177e4
LT
884 select I8259
885 select ISA
564c836f 886 select MIPS_L1_CACHE_SHIFT_6
4a0312fc 887 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
7cf8053b 888 select SYS_HAS_CPU_R4X00
4a0312fc 889 select SYS_HAS_CPU_R5000
c066a32a 890 select SYS_HAS_CPU_R10000
4a0312fc 891 select R5000_CPU_SCACHE
36a88530 892 select SYS_HAS_EARLY_PRINTK
ed5ba2fb 893 select SYS_SUPPORTS_32BIT_KERNEL
7d60717e 894 select SYS_SUPPORTS_64BIT_KERNEL
4a0312fc 895 select SYS_SUPPORTS_BIG_ENDIAN
797798c1 896 select SYS_SUPPORTS_HIGHMEM
5e83d430 897 select SYS_SUPPORTS_LITTLE_ENDIAN
44def342 898 select WAR_R4600_V2_HIT_CACHEOP
1da177e4 899 help
14b36af4
TB
900 The SNI RM200/300/400 are MIPS-based machines manufactured by
901 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
1da177e4
LT
902 Technology and now in turn merged with Fujitsu. Say Y here to
903 support this machine type.
904
edcaf1a6
AN
905config MACH_TX49XX
906 bool "Toshiba TX49 series based machines"
24a1c023 907 select WAR_TX49XX_ICACHE_INDEX_INV
5e83d430 908
73b4390f
RB
909config MIKROTIK_RB532
910 bool "Mikrotik RB532 boards"
911 select CEVT_R4K
912 select CSRC_R4K
913 select DMA_NONCOHERENT
eb01d42a 914 select HAVE_PCI
67e38cf2 915 select IRQ_MIPS_CPU
73b4390f
RB
916 select SYS_HAS_CPU_MIPS32_R1
917 select SYS_SUPPORTS_32BIT_KERNEL
918 select SYS_SUPPORTS_LITTLE_ENDIAN
919 select SWAP_IO_SPACE
920 select BOOT_RAW
d30a2b47 921 select GPIOLIB
930beb5a 922 select MIPS_L1_CACHE_SHIFT_4
73b4390f
RB
923 help
924 Support the Mikrotik(tm) RouterBoard 532 series,
925 based on the IDT RC32434 SoC.
926
9ddebc46
DD
927config CAVIUM_OCTEON_SOC
928 bool "Cavium Networks Octeon SoC based boards"
a86c7f72 929 select CEVT_R4K
ea8c64ac 930 select ARCH_HAS_PHYS_TO_DMA
1753d50c 931 select HAVE_RAPIDIO
d4a451d5 932 select PHYS_ADDR_T_64BIT
a86c7f72
DD
933 select SYS_SUPPORTS_64BIT_KERNEL
934 select SYS_SUPPORTS_BIG_ENDIAN
f65aad41 935 select EDAC_SUPPORT
b01aec9b 936 select EDAC_ATOMIC_SCRUB
73569d87
DD
937 select SYS_SUPPORTS_LITTLE_ENDIAN
938 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
a86c7f72 939 select SYS_HAS_EARLY_PRINTK
5e683389 940 select SYS_HAS_CPU_CAVIUM_OCTEON
eb01d42a 941 select HAVE_PCI
78bdbbac
MY
942 select HAVE_PLAT_DELAY
943 select HAVE_PLAT_FW_INIT_CMDLINE
944 select HAVE_PLAT_MEMCPY
f00e001e 945 select ZONE_DMA32
d30a2b47 946 select GPIOLIB
6e511163
DD
947 select USE_OF
948 select ARCH_SPARSEMEM_ENABLE
949 select SYS_SUPPORTS_SMP
7820b84b
DD
950 select NR_CPUS_DEFAULT_64
951 select MIPS_NR_CPU_NR_MAP_1024
e326479f 952 select BUILTIN_DTB
f766b28a 953 select MTD
8c1e6b14 954 select MTD_COMPLEX_MAPPINGS
09230cbc 955 select SWIOTLB
3ff72be4 956 select SYS_SUPPORTS_RELOCATABLE
a86c7f72
DD
957 help
958 This option supports all of the Octeon reference boards from Cavium
959 Networks. It builds a kernel that dynamically determines the Octeon
960 CPU type and supports all known board reference implementations.
961 Some of the supported boards are:
962 EBT3000
963 EBH3000
964 EBH3100
965 Thunder
966 Kodama
967 Hikari
968 Say Y here for most Octeon reference boards.
969
5e83d430 970endchoice
1da177e4 971
e8c7c482 972source "arch/mips/alchemy/Kconfig"
3b12308f 973source "arch/mips/ath25/Kconfig"
d4a67d9d 974source "arch/mips/ath79/Kconfig"
a656ffcb 975source "arch/mips/bcm47xx/Kconfig"
e7300d04 976source "arch/mips/bcm63xx/Kconfig"
8945e37e 977source "arch/mips/bmips/Kconfig"
eed0eabd 978source "arch/mips/generic/Kconfig"
a103e9b9 979source "arch/mips/ingenic/Kconfig"
5e83d430 980source "arch/mips/jazz/Kconfig"
8ec6d935 981source "arch/mips/lantiq/Kconfig"
2572f00d 982source "arch/mips/pic32/Kconfig"
ae2b5bb6 983source "arch/mips/ralink/Kconfig"
29c48699 984source "arch/mips/sgi-ip27/Kconfig"
38b18f72 985source "arch/mips/sibyte/Kconfig"
22b1d707 986source "arch/mips/txx9/Kconfig"
a86c7f72 987source "arch/mips/cavium-octeon/Kconfig"
71e2f4dd 988source "arch/mips/loongson2ef/Kconfig"
30ad29bb
HC
989source "arch/mips/loongson32/Kconfig"
990source "arch/mips/loongson64/Kconfig"
38b18f72 991
5e83d430
RB
992endmenu
993
3c9ee7ef
AM
994config GENERIC_HWEIGHT
995 bool
996 default y
997
1da177e4
LT
998config GENERIC_CALIBRATE_DELAY
999 bool
1000 default y
1001
ae1e9130 1002config SCHED_OMIT_FRAME_POINTER
1cc89038
AN
1003 bool
1004 default y
1005
1da177e4
LT
1006#
1007# Select some configuration options automatically based on user selections.
1008#
0e2794b0 1009config FW_ARC
1da177e4 1010 bool
1da177e4 1011
61ed242d
RB
1012config ARCH_MAY_HAVE_PC_FDC
1013 bool
1014
9267a30d
MSJ
1015config BOOT_RAW
1016 bool
1017
217dd11e
RB
1018config CEVT_BCM1480
1019 bool
1020
6457d9fc
YY
1021config CEVT_DS1287
1022 bool
1023
1097c6ac
YY
1024config CEVT_GT641XX
1025 bool
1026
42f77542
RB
1027config CEVT_R4K
1028 bool
1029
217dd11e
RB
1030config CEVT_SB1250
1031 bool
1032
229f773e
AN
1033config CEVT_TXX9
1034 bool
1035
217dd11e
RB
1036config CSRC_BCM1480
1037 bool
1038
4247417d
YY
1039config CSRC_IOASIC
1040 bool
1041
940f6b48 1042config CSRC_R4K
38586428 1043 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
940f6b48
RB
1044 bool
1045
217dd11e
RB
1046config CSRC_SB1250
1047 bool
1048
a7f4df4e
AS
1049config MIPS_CLOCK_VSYSCALL
1050 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1051
a9aec7fe 1052config GPIO_TXX9
d30a2b47 1053 select GPIOLIB
a9aec7fe
AN
1054 bool
1055
0e2794b0 1056config FW_CFE
df78b5c8
AJ
1057 bool
1058
40e084a5 1059config ARCH_SUPPORTS_UPROBES
f5748b8c 1060 def_bool y
40e084a5 1061
4ce588cd
RB
1062config DMA_NONCOHERENT
1063 bool
db91427b
CH
1064 #
1065 # MIPS allows mixing "slightly different" Cacheability and Coherency
1066 # Attribute bits. It is believed that the uncached access through
1067 # KSEG1 and the implementation specific "uncached accelerated" used
1068 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1069 # significant advantages.
1070 #
6be87d61 1071 select ARCH_HAS_SETUP_DMA_OPS
419e2f18 1072 select ARCH_HAS_DMA_WRITE_COMBINE
fa7e2247 1073 select ARCH_HAS_DMA_PREP_COHERENT
e0b7fd12 1074 select ARCH_HAS_SYNC_DMA_FOR_CPU
f8c55dc6 1075 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
fa7e2247 1076 select ARCH_HAS_DMA_SET_UNCACHED
34dc0ea6 1077 select DMA_NONCOHERENT_MMAP
34dc0ea6 1078 select NEED_DMA_MAP_STATE
4ce588cd 1079
36a88530 1080config SYS_HAS_EARLY_PRINTK
1da177e4 1081 bool
1da177e4 1082
1b2bc75c 1083config SYS_SUPPORTS_HOTPLUG_CPU
dbb74540 1084 bool
dbb74540 1085
1da177e4
LT
1086config MIPS_BONITO64
1087 bool
1da177e4
LT
1088
1089config MIPS_MSC
1090 bool
1da177e4 1091
39b8d525
RB
1092config SYNC_R4K
1093 bool
1094
ce816fa8 1095config NO_IOPORT_MAP
d388d685
MR
1096 def_bool n
1097
4e0748f5 1098config GENERIC_CSUM
18d84e2e 1099 def_bool CPU_NO_LOAD_STORE_LR
4e0748f5 1100
8313da30
RB
1101config GENERIC_ISA_DMA
1102 bool
1103 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
a35bee8a 1104 select ISA_DMA_API
8313da30 1105
aa414dff
RB
1106config GENERIC_ISA_DMA_SUPPORT_BROKEN
1107 bool
8313da30 1108 select GENERIC_ISA_DMA
aa414dff 1109
78bdbbac
MY
1110config HAVE_PLAT_DELAY
1111 bool
1112
1113config HAVE_PLAT_FW_INIT_CMDLINE
1114 bool
1115
1116config HAVE_PLAT_MEMCPY
1117 bool
1118
a35bee8a
NK
1119config ISA_DMA_API
1120 bool
1121
8c530ea3
MR
1122config SYS_SUPPORTS_RELOCATABLE
1123 bool
1124 help
371a4151
EWI
1125 Selected if the platform supports relocating the kernel.
1126 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1127 to allow access to command line and entropy sources.
8c530ea3 1128
5e83d430 1129#
6b2aac42 1130# Endianness selection. Sufficiently obscure so many users don't know what to
5e83d430
RB
1131# answer,so we try hard to limit the available choices. Also the use of a
1132# choice statement should be more obvious to the user.
1133#
1134choice
6b2aac42 1135 prompt "Endianness selection"
1da177e4
LT
1136 help
1137 Some MIPS machines can be configured for either little or big endian
5e83d430 1138 byte order. These modes require different kernels and a different
3cb2fccc 1139 Linux distribution. In general there is one preferred byteorder for a
5e83d430 1140 particular system but some systems are just as commonly used in the
3dde6ad8 1141 one or the other endianness.
5e83d430
RB
1142
1143config CPU_BIG_ENDIAN
1144 bool "Big endian"
1145 depends on SYS_SUPPORTS_BIG_ENDIAN
1146
1147config CPU_LITTLE_ENDIAN
1148 bool "Little endian"
1149 depends on SYS_SUPPORTS_LITTLE_ENDIAN
5e83d430
RB
1150
1151endchoice
1152
22b0763a
DD
1153config EXPORT_UASM
1154 bool
1155
2116245e
RB
1156config SYS_SUPPORTS_APM_EMULATION
1157 bool
1158
5e83d430
RB
1159config SYS_SUPPORTS_BIG_ENDIAN
1160 bool
1161
1162config SYS_SUPPORTS_LITTLE_ENDIAN
1163 bool
1da177e4 1164
aa1762f4
DD
1165config MIPS_HUGE_TLB_SUPPORT
1166 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1167
8420fd00
AN
1168config IRQ_TXX9
1169 bool
1170
d5ab1a69
YY
1171config IRQ_GT641XX
1172 bool
1173
252161ec 1174config PCI_GT64XXX_PCI0
1da177e4 1175 bool
1da177e4 1176
a57140e9
TB
1177config PCI_XTALK_BRIDGE
1178 bool
1179
9267a30d
MSJ
1180config NO_EXCEPT_FILL
1181 bool
1182
a7e07b1a
MC
1183config MIPS_SPRAM
1184 bool
1185
1da177e4
LT
1186config SWAP_IO_SPACE
1187 bool
1188
e2defae5
TB
1189config SGI_HAS_INDYDOG
1190 bool
1191
5b438c44
TB
1192config SGI_HAS_HAL2
1193 bool
1194
e2defae5
TB
1195config SGI_HAS_SEEQ
1196 bool
1197
1198config SGI_HAS_WD93
1199 bool
1200
1201config SGI_HAS_ZILOG
1202 bool
1203
1204config SGI_HAS_I8042
1205 bool
1206
1207config DEFAULT_SGI_PARTITION
1208 bool
1209
0e2794b0 1210config FW_ARC32
5e83d430
RB
1211 bool
1212
aaa9fad3 1213config FW_SNIPROM
231a35d3
TB
1214 bool
1215
1da177e4
LT
1216config BOOT_ELF32
1217 bool
1da177e4 1218
930beb5a
FF
1219config MIPS_L1_CACHE_SHIFT_4
1220 bool
1221
1222config MIPS_L1_CACHE_SHIFT_5
1223 bool
1224
1225config MIPS_L1_CACHE_SHIFT_6
1226 bool
1227
1228config MIPS_L1_CACHE_SHIFT_7
1229 bool
1230
1da177e4
LT
1231config MIPS_L1_CACHE_SHIFT
1232 int
a4c0201e 1233 default "7" if MIPS_L1_CACHE_SHIFT_7
5432eeb6
KC
1234 default "6" if MIPS_L1_CACHE_SHIFT_6
1235 default "5" if MIPS_L1_CACHE_SHIFT_5
1236 default "4" if MIPS_L1_CACHE_SHIFT_4
1da177e4
LT
1237 default "5"
1238
e9422427
TB
1239config ARC_CMDLINE_ONLY
1240 bool
1241
1da177e4
LT
1242config ARC_CONSOLE
1243 bool "ARC console support"
e2defae5 1244 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
1da177e4
LT
1245
1246config ARC_MEMORY
1247 bool
1da177e4
LT
1248
1249config ARC_PROMLIB
1250 bool
1da177e4 1251
0e2794b0 1252config FW_ARC64
1da177e4 1253 bool
1da177e4
LT
1254
1255config BOOT_ELF64
1256 bool
1da177e4 1257
1da177e4
LT
1258menu "CPU selection"
1259
1260choice
1261 prompt "CPU type"
1262 default CPU_R4X00
1263
268a2d60 1264config CPU_LOONGSON64
caed1d1b 1265 bool "Loongson 64-bit CPU"
268a2d60 1266 depends on SYS_HAS_CPU_LOONGSON64
d3bc81be 1267 select ARCH_HAS_PHYS_TO_DMA
51522217
JY
1268 select CPU_MIPSR2
1269 select CPU_HAS_PREFETCH
0e476d91
HC
1270 select CPU_SUPPORTS_64BIT_KERNEL
1271 select CPU_SUPPORTS_HIGHMEM
1272 select CPU_SUPPORTS_HUGEPAGES
7507445b 1273 select CPU_SUPPORTS_MSA
51522217
JY
1274 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1275 select CPU_MIPSR2_IRQ_VI
0e476d91
HC
1276 select WEAK_ORDERING
1277 select WEAK_REORDERING_BEYOND_LLSC
7507445b 1278 select MIPS_ASID_BITS_VARIABLE
b2edcfc8 1279 select MIPS_PGD_C0_CONTEXT
17c99d94 1280 select MIPS_L1_CACHE_SHIFT_6
7f3b3c2b 1281 select MIPS_FP_SUPPORT
d30a2b47 1282 select GPIOLIB
09230cbc 1283 select SWIOTLB
0f78355c 1284 select HAVE_KVM
0e476d91 1285 help
31f12fdc
JH
1286 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1287 cores implements the MIPS64R2 instruction set with many extensions,
1288 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1289 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1290 Loongson-2E/2F is not covered here and will be removed in future.
caed1d1b
HC
1291
1292config LOONGSON3_ENHANCEMENT
1293 bool "New Loongson-3 CPU Enhancements"
1e820da3 1294 default n
268a2d60 1295 depends on CPU_LOONGSON64
1e820da3 1296 help
caed1d1b 1297 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
1e820da3 1298 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
268a2d60 1299 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
1e820da3
HC
1300 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1301 Fast TLB refill support, etc.
1302
1303 This option enable those enhancements which are not probed at run
1304 time. If you want a generic kernel to run on all Loongson 3 machines,
1305 please say 'N' here. If you want a high-performance kernel to run on
caed1d1b 1306 new Loongson-3 machines only, please say 'Y' here.
1e820da3 1307
e02e07e3 1308config CPU_LOONGSON3_WORKAROUNDS
3f059a7e 1309 bool "Loongson-3 LLSC Workarounds"
e02e07e3 1310 default y if SMP
268a2d60 1311 depends on CPU_LOONGSON64
e02e07e3 1312 help
caed1d1b 1313 Loongson-3 processors have the llsc issues which require workarounds.
e02e07e3
HC
1314 Without workarounds the system may hang unexpectedly.
1315
3f059a7e 1316 Say Y, unless you know what you are doing.
e02e07e3 1317
ec7a9318
WX
1318config CPU_LOONGSON3_CPUCFG_EMULATION
1319 bool "Emulate the CPUCFG instruction on older Loongson cores"
1320 default y
1321 depends on CPU_LOONGSON64
1322 help
1323 Loongson-3A R4 and newer have the CPUCFG instruction available for
1324 userland to query CPU capabilities, much like CPUID on x86. This
1325 option provides emulation of the instruction on older Loongson
1326 cores, back to Loongson-3A1000.
1327
1328 If unsure, please say Y.
1329
3702bba5
WZ
1330config CPU_LOONGSON2E
1331 bool "Loongson 2E"
1332 depends on SYS_HAS_CPU_LOONGSON2E
268a2d60 1333 select CPU_LOONGSON2EF
2a21c730
FZ
1334 help
1335 The Loongson 2E processor implements the MIPS III instruction set
1336 with many extensions.
1337
25985edc 1338 It has an internal FPGA northbridge, which is compatible to
6f7a251a
WZ
1339 bonito64.
1340
1341config CPU_LOONGSON2F
1342 bool "Loongson 2F"
1343 depends on SYS_HAS_CPU_LOONGSON2F
268a2d60 1344 select CPU_LOONGSON2EF
6f7a251a
WZ
1345 help
1346 The Loongson 2F processor implements the MIPS III instruction set
1347 with many extensions.
1348
1349 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1350 have a similar programming interface with FPGA northbridge used in
1351 Loongson2E.
1352
ca585cf9
KC
1353config CPU_LOONGSON1B
1354 bool "Loongson 1B"
1355 depends on SYS_HAS_CPU_LOONGSON1B
b2afb64c 1356 select CPU_LOONGSON32
9ec88b60 1357 select LEDS_GPIO_REGISTER
ca585cf9
KC
1358 help
1359 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
968dc5a0
XZ
1360 Release 1 instruction set and part of the MIPS32 Release 2
1361 instruction set.
ca585cf9 1362
12e3280b
YL
1363config CPU_LOONGSON1C
1364 bool "Loongson 1C"
1365 depends on SYS_HAS_CPU_LOONGSON1C
b2afb64c 1366 select CPU_LOONGSON32
12e3280b
YL
1367 select LEDS_GPIO_REGISTER
1368 help
1369 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
968dc5a0
XZ
1370 Release 1 instruction set and part of the MIPS32 Release 2
1371 instruction set.
12e3280b 1372
6e760c8d
RB
1373config CPU_MIPS32_R1
1374 bool "MIPS32 Release 1"
7cf8053b 1375 depends on SYS_HAS_CPU_MIPS32_R1
6e760c8d 1376 select CPU_HAS_PREFETCH
797798c1 1377 select CPU_SUPPORTS_32BIT_KERNEL
ec28f306 1378 select CPU_SUPPORTS_HIGHMEM
1e5f1caa 1379 help
5e83d430 1380 Choose this option to build a kernel for release 1 or later of the
1e5f1caa
RB
1381 MIPS32 architecture. Most modern embedded systems with a 32-bit
1382 MIPS processor are based on a MIPS32 processor. If you know the
1383 specific type of processor in your system, choose those that one
1384 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1385 Release 2 of the MIPS32 architecture is available since several
1386 years so chances are you even have a MIPS32 Release 2 processor
1387 in which case you should choose CPU_MIPS32_R2 instead for better
1388 performance.
1389
1390config CPU_MIPS32_R2
1391 bool "MIPS32 Release 2"
7cf8053b 1392 depends on SYS_HAS_CPU_MIPS32_R2
1e5f1caa 1393 select CPU_HAS_PREFETCH
797798c1 1394 select CPU_SUPPORTS_32BIT_KERNEL
ec28f306 1395 select CPU_SUPPORTS_HIGHMEM
a5e9a69e 1396 select CPU_SUPPORTS_MSA
2235a54d 1397 select HAVE_KVM
6e760c8d 1398 help
5e83d430 1399 Choose this option to build a kernel for release 2 or later of the
6e760c8d
RB
1400 MIPS32 architecture. Most modern embedded systems with a 32-bit
1401 MIPS processor are based on a MIPS32 processor. If you know the
1402 specific type of processor in your system, choose those that one
1403 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1404
ab7c01fd
SS
1405config CPU_MIPS32_R5
1406 bool "MIPS32 Release 5"
1407 depends on SYS_HAS_CPU_MIPS32_R5
1408 select CPU_HAS_PREFETCH
1409 select CPU_SUPPORTS_32BIT_KERNEL
1410 select CPU_SUPPORTS_HIGHMEM
1411 select CPU_SUPPORTS_MSA
1412 select HAVE_KVM
1413 select MIPS_O32_FP64_SUPPORT
1414 help
1415 Choose this option to build a kernel for release 5 or later of the
1416 MIPS32 architecture. New MIPS processors, starting with the Warrior
1417 family, are based on a MIPS32r5 processor. If you own an older
1418 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1419
7fd08ca5 1420config CPU_MIPS32_R6
674d10e2 1421 bool "MIPS32 Release 6"
7fd08ca5
LY
1422 depends on SYS_HAS_CPU_MIPS32_R6
1423 select CPU_HAS_PREFETCH
18d84e2e 1424 select CPU_NO_LOAD_STORE_LR
7fd08ca5
LY
1425 select CPU_SUPPORTS_32BIT_KERNEL
1426 select CPU_SUPPORTS_HIGHMEM
1427 select CPU_SUPPORTS_MSA
1428 select HAVE_KVM
1429 select MIPS_O32_FP64_SUPPORT
1430 help
1431 Choose this option to build a kernel for release 6 or later of the
1432 MIPS32 architecture. New MIPS processors, starting with the Warrior
1433 family, are based on a MIPS32r6 processor. If you own an older
1434 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1435
6e760c8d
RB
1436config CPU_MIPS64_R1
1437 bool "MIPS64 Release 1"
7cf8053b 1438 depends on SYS_HAS_CPU_MIPS64_R1
797798c1 1439 select CPU_HAS_PREFETCH
ed5ba2fb
YY
1440 select CPU_SUPPORTS_32BIT_KERNEL
1441 select CPU_SUPPORTS_64BIT_KERNEL
ec28f306 1442 select CPU_SUPPORTS_HIGHMEM
9cffd154 1443 select CPU_SUPPORTS_HUGEPAGES
6e760c8d
RB
1444 help
1445 Choose this option to build a kernel for release 1 or later of the
1446 MIPS64 architecture. Many modern embedded systems with a 64-bit
1447 MIPS processor are based on a MIPS64 processor. If you know the
1448 specific type of processor in your system, choose those that one
1449 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1e5f1caa
RB
1450 Release 2 of the MIPS64 architecture is available since several
1451 years so chances are you even have a MIPS64 Release 2 processor
1452 in which case you should choose CPU_MIPS64_R2 instead for better
1453 performance.
1454
1455config CPU_MIPS64_R2
1456 bool "MIPS64 Release 2"
7cf8053b 1457 depends on SYS_HAS_CPU_MIPS64_R2
797798c1 1458 select CPU_HAS_PREFETCH
1e5f1caa
RB
1459 select CPU_SUPPORTS_32BIT_KERNEL
1460 select CPU_SUPPORTS_64BIT_KERNEL
ec28f306 1461 select CPU_SUPPORTS_HIGHMEM
9cffd154 1462 select CPU_SUPPORTS_HUGEPAGES
a5e9a69e 1463 select CPU_SUPPORTS_MSA
40a2df49 1464 select HAVE_KVM
1e5f1caa
RB
1465 help
1466 Choose this option to build a kernel for release 2 or later of the
1467 MIPS64 architecture. Many modern embedded systems with a 64-bit
1468 MIPS processor are based on a MIPS64 processor. If you know the
1469 specific type of processor in your system, choose those that one
1470 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1da177e4 1471
ab7c01fd
SS
1472config CPU_MIPS64_R5
1473 bool "MIPS64 Release 5"
1474 depends on SYS_HAS_CPU_MIPS64_R5
1475 select CPU_HAS_PREFETCH
1476 select CPU_SUPPORTS_32BIT_KERNEL
1477 select CPU_SUPPORTS_64BIT_KERNEL
1478 select CPU_SUPPORTS_HIGHMEM
1479 select CPU_SUPPORTS_HUGEPAGES
1480 select CPU_SUPPORTS_MSA
1481 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1482 select HAVE_KVM
1483 help
1484 Choose this option to build a kernel for release 5 or later of the
1485 MIPS64 architecture. This is a intermediate MIPS architecture
1486 release partly implementing release 6 features. Though there is no
1487 any hardware known to be based on this release.
1488
7fd08ca5 1489config CPU_MIPS64_R6
674d10e2 1490 bool "MIPS64 Release 6"
7fd08ca5
LY
1491 depends on SYS_HAS_CPU_MIPS64_R6
1492 select CPU_HAS_PREFETCH
18d84e2e 1493 select CPU_NO_LOAD_STORE_LR
7fd08ca5
LY
1494 select CPU_SUPPORTS_32BIT_KERNEL
1495 select CPU_SUPPORTS_64BIT_KERNEL
1496 select CPU_SUPPORTS_HIGHMEM
afd375dc 1497 select CPU_SUPPORTS_HUGEPAGES
7fd08ca5 1498 select CPU_SUPPORTS_MSA
2e6c7747 1499 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
40a2df49 1500 select HAVE_KVM
7fd08ca5
LY
1501 help
1502 Choose this option to build a kernel for release 6 or later of the
1503 MIPS64 architecture. New MIPS processors, starting with the Warrior
1504 family, are based on a MIPS64r6 processor. If you own an older
1505 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1506
281e3aea
SS
1507config CPU_P5600
1508 bool "MIPS Warrior P5600"
1509 depends on SYS_HAS_CPU_P5600
1510 select CPU_HAS_PREFETCH
1511 select CPU_SUPPORTS_32BIT_KERNEL
1512 select CPU_SUPPORTS_HIGHMEM
1513 select CPU_SUPPORTS_MSA
281e3aea
SS
1514 select CPU_SUPPORTS_CPUFREQ
1515 select CPU_MIPSR2_IRQ_VI
1516 select CPU_MIPSR2_IRQ_EI
1517 select HAVE_KVM
1518 select MIPS_O32_FP64_SUPPORT
1519 help
1520 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1521 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1522 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1523 level features like up to six P5600 calculation cores, CM2 with L2
1524 cache, IOCU/IOMMU (though might be unused depending on the system-
1525 specific IP core configuration), GIC, CPC, virtualisation module,
1526 eJTAG and PDtrace.
1527
1da177e4
LT
1528config CPU_R3000
1529 bool "R3000"
7cf8053b 1530 depends on SYS_HAS_CPU_R3000
f7062ddb 1531 select CPU_HAS_WB
54746829 1532 select CPU_R3K_TLB
ed5ba2fb 1533 select CPU_SUPPORTS_32BIT_KERNEL
797798c1 1534 select CPU_SUPPORTS_HIGHMEM
1da177e4
LT
1535 help
1536 Please make sure to pick the right CPU type. Linux/MIPS is not
1537 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1538 *not* work on R4000 machines and vice versa. However, since most
1539 of the supported machines have an R4000 (or similar) CPU, R4x00
1540 might be a safe bet. If the resulting kernel does not work,
1541 try to recompile with R3000.
1542
65ce6197
LK
1543config CPU_R4300
1544 bool "R4300"
1545 depends on SYS_HAS_CPU_R4300
1546 select CPU_SUPPORTS_32BIT_KERNEL
1547 select CPU_SUPPORTS_64BIT_KERNEL
65ce6197
LK
1548 help
1549 MIPS Technologies R4300-series processors.
1550
1da177e4
LT
1551config CPU_R4X00
1552 bool "R4x00"
7cf8053b 1553 depends on SYS_HAS_CPU_R4X00
ed5ba2fb
YY
1554 select CPU_SUPPORTS_32BIT_KERNEL
1555 select CPU_SUPPORTS_64BIT_KERNEL
970d032f 1556 select CPU_SUPPORTS_HUGEPAGES
1da177e4
LT
1557 help
1558 MIPS Technologies R4000-series processors other than 4300, including
1559 the R4000, R4400, R4600, and 4700.
1560
1561config CPU_TX49XX
1562 bool "R49XX"
7cf8053b 1563 depends on SYS_HAS_CPU_TX49XX
de862b48 1564 select CPU_HAS_PREFETCH
ed5ba2fb
YY
1565 select CPU_SUPPORTS_32BIT_KERNEL
1566 select CPU_SUPPORTS_64BIT_KERNEL
970d032f 1567 select CPU_SUPPORTS_HUGEPAGES
1da177e4
LT
1568
1569config CPU_R5000
1570 bool "R5000"
7cf8053b 1571 depends on SYS_HAS_CPU_R5000
ed5ba2fb
YY
1572 select CPU_SUPPORTS_32BIT_KERNEL
1573 select CPU_SUPPORTS_64BIT_KERNEL
970d032f 1574 select CPU_SUPPORTS_HUGEPAGES
1da177e4
LT
1575 help
1576 MIPS Technologies R5000-series processors other than the Nevada.
1577
542c1020
SK
1578config CPU_R5500
1579 bool "R5500"
1580 depends on SYS_HAS_CPU_R5500
542c1020
SK
1581 select CPU_SUPPORTS_32BIT_KERNEL
1582 select CPU_SUPPORTS_64BIT_KERNEL
9cffd154 1583 select CPU_SUPPORTS_HUGEPAGES
542c1020
SK
1584 help
1585 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1586 instruction set.
1587
1da177e4
LT
1588config CPU_NEVADA
1589 bool "RM52xx"
7cf8053b 1590 depends on SYS_HAS_CPU_NEVADA
ed5ba2fb
YY
1591 select CPU_SUPPORTS_32BIT_KERNEL
1592 select CPU_SUPPORTS_64BIT_KERNEL
970d032f 1593 select CPU_SUPPORTS_HUGEPAGES
1da177e4
LT
1594 help
1595 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1596
1da177e4
LT
1597config CPU_R10000
1598 bool "R10000"
7cf8053b 1599 depends on SYS_HAS_CPU_R10000
5e83d430 1600 select CPU_HAS_PREFETCH
ed5ba2fb
YY
1601 select CPU_SUPPORTS_32BIT_KERNEL
1602 select CPU_SUPPORTS_64BIT_KERNEL
797798c1 1603 select CPU_SUPPORTS_HIGHMEM
970d032f 1604 select CPU_SUPPORTS_HUGEPAGES
1da177e4
LT
1605 help
1606 MIPS Technologies R10000-series processors.
1607
1608config CPU_RM7000
1609 bool "RM7000"
7cf8053b 1610 depends on SYS_HAS_CPU_RM7000
5e83d430 1611 select CPU_HAS_PREFETCH
ed5ba2fb
YY
1612 select CPU_SUPPORTS_32BIT_KERNEL
1613 select CPU_SUPPORTS_64BIT_KERNEL
797798c1 1614 select CPU_SUPPORTS_HIGHMEM
970d032f 1615 select CPU_SUPPORTS_HUGEPAGES
1da177e4
LT
1616
1617config CPU_SB1
1618 bool "SB1"
7cf8053b 1619 depends on SYS_HAS_CPU_SB1
ed5ba2fb
YY
1620 select CPU_SUPPORTS_32BIT_KERNEL
1621 select CPU_SUPPORTS_64BIT_KERNEL
797798c1 1622 select CPU_SUPPORTS_HIGHMEM
970d032f 1623 select CPU_SUPPORTS_HUGEPAGES
0004a9df 1624 select WEAK_ORDERING
1da177e4 1625
a86c7f72
DD
1626config CPU_CAVIUM_OCTEON
1627 bool "Cavium Octeon processor"
5e683389 1628 depends on SYS_HAS_CPU_CAVIUM_OCTEON
a86c7f72
DD
1629 select CPU_HAS_PREFETCH
1630 select CPU_SUPPORTS_64BIT_KERNEL
a86c7f72 1631 select WEAK_ORDERING
a86c7f72 1632 select CPU_SUPPORTS_HIGHMEM
9cffd154 1633 select CPU_SUPPORTS_HUGEPAGES
df115f3e
BH
1634 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1635 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
930beb5a 1636 select MIPS_L1_CACHE_SHIFT_7
0ae3abcd 1637 select HAVE_KVM
a86c7f72
DD
1638 help
1639 The Cavium Octeon processor is a highly integrated chip containing
1640 many ethernet hardware widgets for networking tasks. The processor
1641 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1642 Full details can be found at http://www.caviumnetworks.com.
1643
cd746249
JG
1644config CPU_BMIPS
1645 bool "Broadcom BMIPS"
1646 depends on SYS_HAS_CPU_BMIPS
1647 select CPU_MIPS32
fe7f62c0 1648 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
cd746249
JG
1649 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1650 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1651 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1652 select CPU_SUPPORTS_32BIT_KERNEL
1653 select DMA_NONCOHERENT
67e38cf2 1654 select IRQ_MIPS_CPU
cd746249
JG
1655 select SWAP_IO_SPACE
1656 select WEAK_ORDERING
c1c0c461 1657 select CPU_SUPPORTS_HIGHMEM
69aaf9c8 1658 select CPU_HAS_PREFETCH
a8d709b0
MM
1659 select CPU_SUPPORTS_CPUFREQ
1660 select MIPS_EXTERNAL_TIMER
bf8bde41 1661 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
c1c0c461 1662 help
fe7f62c0 1663 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
c1c0c461 1664
1da177e4
LT
1665endchoice
1666
a6e18781
LY
1667config CPU_MIPS32_3_5_FEATURES
1668 bool "MIPS32 Release 3.5 Features"
1669 depends on SYS_HAS_CPU_MIPS32_R3_5
281e3aea
SS
1670 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1671 CPU_P5600
a6e18781
LY
1672 help
1673 Choose this option to build a kernel for release 2 or later of the
1674 MIPS32 architecture including features from the 3.5 release such as
1675 support for Enhanced Virtual Addressing (EVA).
1676
1677config CPU_MIPS32_3_5_EVA
1678 bool "Enhanced Virtual Addressing (EVA)"
1679 depends on CPU_MIPS32_3_5_FEATURES
1680 select EVA
1681 default y
1682 help
1683 Choose this option if you want to enable the Enhanced Virtual
1684 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1685 One of its primary benefits is an increase in the maximum size
1686 of lowmem (up to 3GB). If unsure, say 'N' here.
1687
c5b36783
SH
1688config CPU_MIPS32_R5_FEATURES
1689 bool "MIPS32 Release 5 Features"
1690 depends on SYS_HAS_CPU_MIPS32_R5
281e3aea 1691 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
c5b36783
SH
1692 help
1693 Choose this option to build a kernel for release 2 or later of the
1694 MIPS32 architecture including features from release 5 such as
1695 support for Extended Physical Addressing (XPA).
1696
1697config CPU_MIPS32_R5_XPA
1698 bool "Extended Physical Addressing (XPA)"
1699 depends on CPU_MIPS32_R5_FEATURES
1700 depends on !EVA
1701 depends on !PAGE_SIZE_4KB
1702 depends on SYS_SUPPORTS_HIGHMEM
1703 select XPA
1704 select HIGHMEM
d4a451d5 1705 select PHYS_ADDR_T_64BIT
c5b36783
SH
1706 default n
1707 help
1708 Choose this option if you want to enable the Extended Physical
1709 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1710 benefit is to increase physical addressing equal to or greater
1711 than 40 bits. Note that this has the side effect of turning on
1712 64-bit addressing which in turn makes the PTEs 64-bit in size.
1713 If unsure, say 'N' here.
1714
622844bf
WZ
1715if CPU_LOONGSON2F
1716config CPU_NOP_WORKAROUNDS
1717 bool
1718
1719config CPU_JUMP_WORKAROUNDS
1720 bool
1721
1722config CPU_LOONGSON2F_WORKAROUNDS
1723 bool "Loongson 2F Workarounds"
1724 default y
1725 select CPU_NOP_WORKAROUNDS
1726 select CPU_JUMP_WORKAROUNDS
1727 help
1728 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1729 require workarounds. Without workarounds the system may hang
1730 unexpectedly. For more information please refer to the gas
1731 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1732
1733 Loongson 2F03 and later have fixed these issues and no workarounds
1734 are needed. The workarounds have no significant side effect on them
1735 but may decrease the performance of the system so this option should
1736 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1737 systems.
1738
1739 If unsure, please say Y.
1740endif # CPU_LOONGSON2F
1741
1b93b3c3
WZ
1742config SYS_SUPPORTS_ZBOOT
1743 bool
1744 select HAVE_KERNEL_GZIP
1745 select HAVE_KERNEL_BZIP2
31c4867d 1746 select HAVE_KERNEL_LZ4
1b93b3c3 1747 select HAVE_KERNEL_LZMA
fe1d45e0 1748 select HAVE_KERNEL_LZO
4e23eb63 1749 select HAVE_KERNEL_XZ
a510b616 1750 select HAVE_KERNEL_ZSTD
1b93b3c3
WZ
1751
1752config SYS_SUPPORTS_ZBOOT_UART16550
1753 bool
1754 select SYS_SUPPORTS_ZBOOT
1755
dbb98314
AB
1756config SYS_SUPPORTS_ZBOOT_UART_PROM
1757 bool
1758 select SYS_SUPPORTS_ZBOOT
1759
268a2d60 1760config CPU_LOONGSON2EF
3702bba5
WZ
1761 bool
1762 select CPU_SUPPORTS_32BIT_KERNEL
1763 select CPU_SUPPORTS_64BIT_KERNEL
1764 select CPU_SUPPORTS_HIGHMEM
970d032f 1765 select CPU_SUPPORTS_HUGEPAGES
3702bba5 1766
b2afb64c 1767config CPU_LOONGSON32
ca585cf9
KC
1768 bool
1769 select CPU_MIPS32
7e280f6b 1770 select CPU_MIPSR2
ca585cf9
KC
1771 select CPU_HAS_PREFETCH
1772 select CPU_SUPPORTS_32BIT_KERNEL
1773 select CPU_SUPPORTS_HIGHMEM
f29ad10d 1774 select CPU_SUPPORTS_CPUFREQ
ca585cf9 1775
fe7f62c0 1776config CPU_BMIPS32_3300
04fa8bf7 1777 select SMP_UP if SMP
1bbb6c1b 1778 bool
cd746249
JG
1779
1780config CPU_BMIPS4350
1781 bool
1782 select SYS_SUPPORTS_SMP
1783 select SYS_SUPPORTS_HOTPLUG_CPU
1784
1785config CPU_BMIPS4380
1786 bool
bbf2ba67 1787 select MIPS_L1_CACHE_SHIFT_6
cd746249
JG
1788 select SYS_SUPPORTS_SMP
1789 select SYS_SUPPORTS_HOTPLUG_CPU
b4720809 1790 select CPU_HAS_RIXI
cd746249
JG
1791
1792config CPU_BMIPS5000
1793 bool
cd746249 1794 select MIPS_CPU_SCACHE
bbf2ba67 1795 select MIPS_L1_CACHE_SHIFT_7
cd746249
JG
1796 select SYS_SUPPORTS_SMP
1797 select SYS_SUPPORTS_HOTPLUG_CPU
b4720809 1798 select CPU_HAS_RIXI
1bbb6c1b 1799
268a2d60 1800config SYS_HAS_CPU_LOONGSON64
0e476d91
HC
1801 bool
1802 select CPU_SUPPORTS_CPUFREQ
b2edcfc8 1803 select CPU_HAS_RIXI
0e476d91 1804
3702bba5 1805config SYS_HAS_CPU_LOONGSON2E
2a21c730
FZ
1806 bool
1807
6f7a251a
WZ
1808config SYS_HAS_CPU_LOONGSON2F
1809 bool
55045ff5
WZ
1810 select CPU_SUPPORTS_CPUFREQ
1811 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
6f7a251a 1812
ca585cf9
KC
1813config SYS_HAS_CPU_LOONGSON1B
1814 bool
1815
12e3280b
YL
1816config SYS_HAS_CPU_LOONGSON1C
1817 bool
1818
7cf8053b
RB
1819config SYS_HAS_CPU_MIPS32_R1
1820 bool
1821
1822config SYS_HAS_CPU_MIPS32_R2
1823 bool
1824
a6e18781
LY
1825config SYS_HAS_CPU_MIPS32_R3_5
1826 bool
1827
c5b36783
SH
1828config SYS_HAS_CPU_MIPS32_R5
1829 bool
1830
7fd08ca5
LY
1831config SYS_HAS_CPU_MIPS32_R6
1832 bool
1833
7cf8053b
RB
1834config SYS_HAS_CPU_MIPS64_R1
1835 bool
1836
1837config SYS_HAS_CPU_MIPS64_R2
1838 bool
1839
fd4eb90b
LB
1840config SYS_HAS_CPU_MIPS64_R5
1841 bool
fd4eb90b 1842
7fd08ca5
LY
1843config SYS_HAS_CPU_MIPS64_R6
1844 bool
1845
281e3aea
SS
1846config SYS_HAS_CPU_P5600
1847 bool
281e3aea 1848
7cf8053b
RB
1849config SYS_HAS_CPU_R3000
1850 bool
1851
65ce6197
LK
1852config SYS_HAS_CPU_R4300
1853 bool
1854
7cf8053b
RB
1855config SYS_HAS_CPU_R4X00
1856 bool
1857
1858config SYS_HAS_CPU_TX49XX
1859 bool
1860
1861config SYS_HAS_CPU_R5000
1862 bool
1863
542c1020
SK
1864config SYS_HAS_CPU_R5500
1865 bool
1866
7cf8053b
RB
1867config SYS_HAS_CPU_NEVADA
1868 bool
1869
7cf8053b
RB
1870config SYS_HAS_CPU_R10000
1871 bool
1872
1873config SYS_HAS_CPU_RM7000
1874 bool
1875
7cf8053b
RB
1876config SYS_HAS_CPU_SB1
1877 bool
1878
5e683389
DD
1879config SYS_HAS_CPU_CAVIUM_OCTEON
1880 bool
1881
cd746249 1882config SYS_HAS_CPU_BMIPS
c1c0c461
KC
1883 bool
1884
fe7f62c0 1885config SYS_HAS_CPU_BMIPS32_3300
c1c0c461 1886 bool
cd746249 1887 select SYS_HAS_CPU_BMIPS
c1c0c461
KC
1888
1889config SYS_HAS_CPU_BMIPS4350
1890 bool
cd746249 1891 select SYS_HAS_CPU_BMIPS
c1c0c461
KC
1892
1893config SYS_HAS_CPU_BMIPS4380
1894 bool
cd746249 1895 select SYS_HAS_CPU_BMIPS
c1c0c461
KC
1896
1897config SYS_HAS_CPU_BMIPS5000
1898 bool
cd746249 1899 select SYS_HAS_CPU_BMIPS
c1c0c461 1900
17099b11
RB
1901#
1902# CPU may reorder R->R, R->W, W->R, W->W
1903# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
1904#
0004a9df
RB
1905config WEAK_ORDERING
1906 bool
17099b11
RB
1907
1908#
1909# CPU may reorder reads and writes beyond LL/SC
1910# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
1911#
1912config WEAK_REORDERING_BEYOND_LLSC
1913 bool
5e83d430
RB
1914endmenu
1915
1916#
c09b47d8 1917# These two indicate any level of the MIPS32 and MIPS64 architecture
5e83d430
RB
1918#
1919config CPU_MIPS32
1920 bool
ab7c01fd 1921 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
281e3aea 1922 CPU_MIPS32_R6 || CPU_P5600
5e83d430
RB
1923
1924config CPU_MIPS64
1925 bool
ab7c01fd 1926 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
5a4fa44f 1927 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
5e83d430
RB
1928
1929#
57eeaced 1930# These indicate the revision of the architecture
5e83d430
RB
1931#
1932config CPU_MIPSR1
1933 bool
1934 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
1935
1936config CPU_MIPSR2
1937 bool
a86c7f72 1938 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
8256b17e 1939 select CPU_HAS_RIXI
ba9196d2 1940 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
a7e07b1a 1941 select MIPS_SPRAM
5e83d430 1942
ab7c01fd
SS
1943config CPU_MIPSR5
1944 bool
281e3aea 1945 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
ab7c01fd
SS
1946 select CPU_HAS_RIXI
1947 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1948 select MIPS_SPRAM
1949
7fd08ca5
LY
1950config CPU_MIPSR6
1951 bool
1952 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
8256b17e 1953 select CPU_HAS_RIXI
ba9196d2 1954 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
87321fdd 1955 select HAVE_ARCH_BITREVERSE
2db003a5 1956 select MIPS_ASID_BITS_VARIABLE
4a5dc51e 1957 select MIPS_CRC_SUPPORT
a7e07b1a 1958 select MIPS_SPRAM
5e83d430 1959
57eeaced
PB
1960config TARGET_ISA_REV
1961 int
1962 default 1 if CPU_MIPSR1
1963 default 2 if CPU_MIPSR2
ab7c01fd 1964 default 5 if CPU_MIPSR5
57eeaced
PB
1965 default 6 if CPU_MIPSR6
1966 default 0
1967 help
1968 Reflects the ISA revision being targeted by the kernel build. This
1969 is effectively the Kconfig equivalent of MIPS_ISA_REV.
1970
a6e18781
LY
1971config EVA
1972 bool
1973
c5b36783
SH
1974config XPA
1975 bool
1976
5e83d430
RB
1977config SYS_SUPPORTS_32BIT_KERNEL
1978 bool
1979config SYS_SUPPORTS_64BIT_KERNEL
1980 bool
1981config CPU_SUPPORTS_32BIT_KERNEL
1982 bool
1983config CPU_SUPPORTS_64BIT_KERNEL
1984 bool
55045ff5
WZ
1985config CPU_SUPPORTS_CPUFREQ
1986 bool
1987config CPU_SUPPORTS_ADDRWINCFG
1988 bool
9cffd154
DD
1989config CPU_SUPPORTS_HUGEPAGES
1990 bool
a670c82d 1991 depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA))
82622284
DD
1992config MIPS_PGD_C0_CONTEXT
1993 bool
c6972fb9 1994 depends on 64BIT
95b8a5e0 1995 default y if (CPU_MIPSR2 || CPU_MIPSR6)
5e83d430 1996
8192c9ea
DD
1997#
1998# Set to y for ptrace access to watch registers.
1999#
2000config HARDWARE_WATCHPOINTS
371a4151
EWI
2001 bool
2002 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
8192c9ea 2003
5e83d430
RB
2004menu "Kernel type"
2005
2006choice
5e83d430
RB
2007 prompt "Kernel code model"
2008 help
2009 You should only select this option if you have a workload that
2010 actually benefits from 64-bit processing or if your machine has
2011 large memory. You will only be presented a single option in this
2012 menu if your system does not support both 32-bit and 64-bit kernels.
2013
2014config 32BIT
2015 bool "32-bit kernel"
2016 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2017 select TRAD_SIGNALS
2018 help
2019 Select this option if you want to build a 32-bit kernel.
f17c4ca3 2020
5e83d430
RB
2021config 64BIT
2022 bool "64-bit kernel"
2023 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2024 help
2025 Select this option if you want to build a 64-bit kernel.
2026
2027endchoice
2028
1e321fa9
LY
2029config MIPS_VA_BITS_48
2030 bool "48 bits virtual memory"
2031 depends on 64BIT
2032 help
3377e227
AB
2033 Support a maximum at least 48 bits of application virtual
2034 memory. Default is 40 bits or less, depending on the CPU.
2035 For page sizes 16k and above, this option results in a small
2036 memory overhead for page tables. For 4k page size, a fourth
2037 level of page tables is added which imposes both a memory
2038 overhead as well as slower TLB fault handling.
2039
1e321fa9
LY
2040 If unsure, say N.
2041
79876cc1
YS
2042config ZBOOT_LOAD_ADDRESS
2043 hex "Compressed kernel load address"
2044 default 0xffffffff80400000 if BCM47XX
2045 default 0x0
2046 depends on SYS_SUPPORTS_ZBOOT
2047 help
2048 The address to load compressed kernel, aka vmlinuz.
2049
2050 This is only used if non-zero.
2051
1da177e4
LT
2052choice
2053 prompt "Kernel page size"
2054 default PAGE_SIZE_4KB
2055
2056config PAGE_SIZE_4KB
2057 bool "4kB"
268a2d60 2058 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
1da177e4 2059 help
371a4151
EWI
2060 This option select the standard 4kB Linux page size. On some
2061 R3000-family processors this is the only available page size. Using
2062 4kB page size will minimize memory consumption and is therefore
2063 recommended for low memory systems.
1da177e4
LT
2064
2065config PAGE_SIZE_8KB
2066 bool "8kB"
c2aeaaea 2067 depends on CPU_CAVIUM_OCTEON
1e321fa9 2068 depends on !MIPS_VA_BITS_48
1da177e4
LT
2069 help
2070 Using 8kB page size will result in higher performance kernel at
2071 the price of higher memory consumption. This option is available
c2aeaaea
PB
2072 only on cnMIPS processors. Note that you will need a suitable Linux
2073 distribution to support this.
1da177e4
LT
2074
2075config PAGE_SIZE_16KB
2076 bool "16kB"
455481fc 2077 depends on !CPU_R3000
1da177e4
LT
2078 help
2079 Using 16kB page size will result in higher performance kernel at
2080 the price of higher memory consumption. This option is available on
714bfad6
RB
2081 all non-R3000 family processors. Note that you will need a suitable
2082 Linux distribution to support this.
1da177e4 2083
c52399be
RB
2084config PAGE_SIZE_32KB
2085 bool "32kB"
2086 depends on CPU_CAVIUM_OCTEON
1e321fa9 2087 depends on !MIPS_VA_BITS_48
c52399be
RB
2088 help
2089 Using 32kB page size will result in higher performance kernel at
2090 the price of higher memory consumption. This option is available
2091 only on cnMIPS cores. Note that you will need a suitable Linux
2092 distribution to support this.
2093
1da177e4
LT
2094config PAGE_SIZE_64KB
2095 bool "64kB"
455481fc 2096 depends on !CPU_R3000
1da177e4
LT
2097 help
2098 Using 64kB page size will result in higher performance kernel at
2099 the price of higher memory consumption. This option is available on
2100 all non-R3000 family processor. Not that at the time of this
714bfad6 2101 writing this option is still high experimental.
1da177e4
LT
2102
2103endchoice
2104
0192445c 2105config ARCH_FORCE_MAX_ORDER
c9bace7c 2106 int "Maximum zone order"
23baf831 2107 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
23baf831 2108 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
23baf831 2109 default "11" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
23baf831 2110 default "10"
c9bace7c
DD
2111 help
2112 The kernel memory allocator divides physically contiguous memory
2113 blocks into "zones", where each zone is a power of two number of
2114 pages. This option selects the largest power of two that the kernel
2115 keeps in the memory allocator. If you need to allocate very large
2116 blocks of physically contiguous memory, then you may need to
2117 increase this value.
2118
c9bace7c
DD
2119 The page size is not necessarily 4KB. Keep this in mind
2120 when choosing a value for this option.
2121
1da177e4
LT
2122config BOARD_SCACHE
2123 bool
2124
2125config IP22_CPU_SCACHE
2126 bool
2127 select BOARD_SCACHE
2128
9318c51a
CD
2129#
2130# Support for a MIPS32 / MIPS64 style S-caches
2131#
2132config MIPS_CPU_SCACHE
2133 bool
2134 select BOARD_SCACHE
2135
1da177e4
LT
2136config R5000_CPU_SCACHE
2137 bool
2138 select BOARD_SCACHE
2139
2140config RM7000_CPU_SCACHE
2141 bool
2142 select BOARD_SCACHE
2143
2144config SIBYTE_DMA_PAGEOPS
2145 bool "Use DMA to clear/copy pages"
2146 depends on CPU_SB1
2147 help
2148 Instead of using the CPU to zero and copy pages, use a Data Mover
2149 channel. These DMA channels are otherwise unused by the standard
2150 SiByte Linux port. Seems to give a small performance benefit.
2151
2152config CPU_HAS_PREFETCH
c8094b53 2153 bool
1da177e4 2154
3165c846
FF
2155config CPU_GENERIC_DUMP_TLB
2156 bool
455481fc 2157 default y if !CPU_R3000
3165c846 2158
c92e47e5 2159config MIPS_FP_SUPPORT
183b40f9
PB
2160 bool "Floating Point support" if EXPERT
2161 default y
2162 help
2163 Select y to include support for floating point in the kernel
2164 including initialization of FPU hardware, FP context save & restore
2165 and emulation of an FPU where necessary. Without this support any
2166 userland program attempting to use floating point instructions will
2167 receive a SIGILL.
2168
2169 If you know that your userland will not attempt to use floating point
2170 instructions then you can say n here to shrink the kernel a little.
2171
2172 If unsure, say y.
c92e47e5 2173
97f7dcbf
PB
2174config CPU_R2300_FPU
2175 bool
c92e47e5 2176 depends on MIPS_FP_SUPPORT
455481fc 2177 default y if CPU_R3000
97f7dcbf 2178
54746829
PB
2179config CPU_R3K_TLB
2180 bool
2181
91405eb6
FF
2182config CPU_R4K_FPU
2183 bool
c92e47e5 2184 depends on MIPS_FP_SUPPORT
97f7dcbf 2185 default y if !CPU_R2300_FPU
91405eb6 2186
62cedc4f
FF
2187config CPU_R4K_CACHE_TLB
2188 bool
54746829 2189 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
62cedc4f 2190
59d6ab86 2191config MIPS_MT_SMP
a92b7f87 2192 bool "MIPS MT SMP support (1 TC on each available VPE)"
5cbf9688 2193 default y
527f1028 2194 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
f7062ddb 2195 select CPU_MIPSR2_IRQ_VI
d725cf38 2196 select CPU_MIPSR2_IRQ_EI
c080faa5 2197 select SYNC_R4K
f41ae0b2 2198 select MIPS_MT
41c594ab 2199 select SMP
87353d8a 2200 select SMP_UP
c080faa5
SH
2201 select SYS_SUPPORTS_SMP
2202 select SYS_SUPPORTS_SCHED_SMT
399aaa25 2203 select MIPS_PERF_SHARED_TC_COUNTERS
f41ae0b2 2204 help
c080faa5
SH
2205 This is a kernel model which is known as SMVP. This is supported
2206 on cores with the MT ASE and uses the available VPEs to implement
2207 virtual processors which supports SMP. This is equivalent to the
2208 Intel Hyperthreading feature. For further information go to
2209 <http://www.imgtec.com/mips/mips-multithreading.asp>.
41c594ab 2210
f41ae0b2
RB
2211config MIPS_MT
2212 bool
2213
0ab7aefc
RB
2214config SCHED_SMT
2215 bool "SMT (multithreading) scheduler support"
2216 depends on SYS_SUPPORTS_SCHED_SMT
2217 default n
2218 help
2219 SMT scheduler support improves the CPU scheduler's decision making
2220 when dealing with MIPS MT enabled cores at a cost of slightly
2221 increased overhead in some places. If unsure say N here.
2222
2223config SYS_SUPPORTS_SCHED_SMT
2224 bool
2225
f41ae0b2
RB
2226config SYS_SUPPORTS_MULTITHREADING
2227 bool
2228
f088fc84
RB
2229config MIPS_MT_FPAFF
2230 bool "Dynamic FPU affinity for FP-intensive threads"
f088fc84 2231 default y
b633648c 2232 depends on MIPS_MT_SMP
07cc0c9e 2233
b0a668fb
LY
2234config MIPSR2_TO_R6_EMULATOR
2235 bool "MIPS R2-to-R6 emulator"
9eaa9a82 2236 depends on CPU_MIPSR6
c92e47e5 2237 depends on MIPS_FP_SUPPORT
b0a668fb
LY
2238 default y
2239 help
2240 Choose this option if you want to run non-R6 MIPS userland code.
2241 Even if you say 'Y' here, the emulator will still be disabled by
07edf0d4 2242 default. You can enable it using the 'mipsr2emu' kernel option.
b0a668fb
LY
2243 The only reason this is a build-time option is to save ~14K from the
2244 final kernel image.
b0a668fb 2245
f35764e7
JH
2246config SYS_SUPPORTS_VPE_LOADER
2247 bool
2248 depends on SYS_SUPPORTS_MULTITHREADING
2249 help
2250 Indicates that the platform supports the VPE loader, and provides
2251 physical_memsize.
2252
07cc0c9e
RB
2253config MIPS_VPE_LOADER
2254 bool "VPE loader support."
f35764e7 2255 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
07cc0c9e
RB
2256 select CPU_MIPSR2_IRQ_VI
2257 select CPU_MIPSR2_IRQ_EI
07cc0c9e
RB
2258 select MIPS_MT
2259 help
2260 Includes a loader for loading an elf relocatable object
2261 onto another VPE and running it.
f088fc84 2262
1a2a6d7e
DCZ
2263config MIPS_VPE_LOADER_MT
2264 bool
2265 default "y"
7fb6f7b0 2266 depends on MIPS_VPE_LOADER
1a2a6d7e 2267
e01402b1
RB
2268config MIPS_VPE_LOADER_TOM
2269 bool "Load VPE program into memory hidden from linux"
2270 depends on MIPS_VPE_LOADER
2271 default y
2272 help
2273 The loader can use memory that is present but has been hidden from
2274 Linux using the kernel command line option "mem=xxMB". It's up to
2275 you to ensure the amount you put in the option and the space your
2276 program requires is less or equal to the amount physically present.
2277
e01402b1 2278config MIPS_VPE_APSP_API
5e83d430
RB
2279 bool "Enable support for AP/SP API (RTLX)"
2280 depends on MIPS_VPE_LOADER
e01402b1 2281
2c973ef0
DCZ
2282config MIPS_VPE_APSP_API_MT
2283 bool
2284 default "y"
7fb6f7b0 2285 depends on MIPS_VPE_APSP_API
5cac93b3 2286
0ee958e1
PB
2287config MIPS_CPS
2288 bool "MIPS Coherent Processing System support"
5a3e7c02 2289 depends on SYS_SUPPORTS_MIPS_CPS
0ee958e1 2290 select MIPS_CM
1d8f1f5a 2291 select MIPS_CPS_PM if HOTPLUG_CPU
0ee958e1 2292 select SMP
c8d2bcc4 2293 select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
0ee958e1 2294 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
1d8f1f5a 2295 select SYS_SUPPORTS_HOTPLUG_CPU
c8b7712c 2296 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
0ee958e1
PB
2297 select SYS_SUPPORTS_SMP
2298 select WEAK_ORDERING
d8d3276b 2299 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
0ee958e1
PB
2300 help
2301 Select this if you wish to run an SMP kernel across multiple cores
2302 within a MIPS Coherent Processing System. When this option is
2303 enabled the kernel will probe for other cores and boot them with
2304 no external assistance. It is safe to enable this when hardware
2305 support is unavailable.
2306
3179d37e 2307config MIPS_CPS_PM
39a59593 2308 depends on MIPS_CPS
3179d37e
PB
2309 bool
2310
9f98f3dd
PB
2311config MIPS_CM
2312 bool
3c9b4166 2313 select MIPS_CPC
9f98f3dd 2314
9c38cf44
PB
2315config MIPS_CPC
2316 bool
4a16ff4c 2317
1da177e4
LT
2318config SB1_PASS_2_WORKAROUNDS
2319 bool
2320 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2321 default y
2322
2323config SB1_PASS_2_1_WORKAROUNDS
2324 bool
2325 depends on CPU_SB1 && CPU_SB1_PASS_2
2326 default y
2327
9e2b5372
MC
2328choice
2329 prompt "SmartMIPS or microMIPS ASE support"
2330
2331config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2332 bool "None"
2333 help
2334 Select this if you want neither microMIPS nor SmartMIPS support
2335
9693a853
FBH
2336config CPU_HAS_SMARTMIPS
2337 depends on SYS_SUPPORTS_SMARTMIPS
9e2b5372 2338 bool "SmartMIPS"
9693a853
FBH
2339 help
2340 SmartMIPS is a extension of the MIPS32 architecture aimed at
2341 increased security at both hardware and software level for
2342 smartcards. Enabling this option will allow proper use of the
2343 SmartMIPS instructions by Linux applications. However a kernel with
2344 this option will not work on a MIPS core without SmartMIPS core. If
2345 you don't know you probably don't have SmartMIPS and should say N
2346 here.
2347
bce86083 2348config CPU_MICROMIPS
7fd08ca5 2349 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
9e2b5372 2350 bool "microMIPS"
bce86083
SH
2351 help
2352 When this option is enabled the kernel will be built using the
2353 microMIPS ISA
2354
9e2b5372
MC
2355endchoice
2356
a5e9a69e 2357config CPU_HAS_MSA
0ce3417e 2358 bool "Support for the MIPS SIMD Architecture"
a5e9a69e 2359 depends on CPU_SUPPORTS_MSA
c92e47e5 2360 depends on MIPS_FP_SUPPORT
2a6cb669 2361 depends on 64BIT || MIPS_O32_FP64_SUPPORT
a5e9a69e
PB
2362 help
2363 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2364 and a set of SIMD instructions to operate on them. When this option
1db1af84
PB
2365 is enabled the kernel will support allocating & switching MSA
2366 vector register contexts. If you know that your kernel will only be
2367 running on CPUs which do not support MSA or that your userland will
2368 not be making use of it then you may wish to say N here to reduce
2369 the size & complexity of your kernel.
a5e9a69e
PB
2370
2371 If unsure, say Y.
2372
1da177e4 2373config CPU_HAS_WB
f7062ddb 2374 bool
e01402b1 2375
df0ac8a4
KC
2376config XKS01
2377 bool
2378
ba9196d2
JY
2379config CPU_HAS_DIEI
2380 depends on !CPU_DIEI_BROKEN
2381 bool
2382
2383config CPU_DIEI_BROKEN
2384 bool
2385
8256b17e
FF
2386config CPU_HAS_RIXI
2387 bool
2388
18d84e2e 2389config CPU_NO_LOAD_STORE_LR
932afdee
YC
2390 bool
2391 help
18d84e2e 2392 CPU lacks support for unaligned load and store instructions:
932afdee 2393 LWL, LWR, SWL, SWR (Load/store word left/right).
18d84e2e
AL
2394 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2395 systems).
932afdee 2396
f41ae0b2
RB
2397#
2398# Vectored interrupt mode is an R2 feature
2399#
e01402b1 2400config CPU_MIPSR2_IRQ_VI
f41ae0b2 2401 bool
e01402b1 2402
f41ae0b2
RB
2403#
2404# Extended interrupt mode is an R2 feature
2405#
e01402b1 2406config CPU_MIPSR2_IRQ_EI
f41ae0b2 2407 bool
e01402b1 2408
1da177e4
LT
2409config CPU_HAS_SYNC
2410 bool
2411 depends on !CPU_R3000
2412 default y
2413
20d60d99
MR
2414#
2415# CPU non-features
2416#
b56d1caf
TB
2417
2418# Work around the "daddi" and "daddiu" CPU errata:
2419#
2420# - The `daddi' instruction fails to trap on overflow.
2421# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2422# erratum #23
2423#
2424# - The `daddiu' instruction can produce an incorrect result.
2425# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2426# erratum #41
2427# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2428# #15
2429# "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7
2430# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5
20d60d99
MR
2431config CPU_DADDI_WORKAROUNDS
2432 bool
2433
b56d1caf
TB
2434# Work around certain R4000 CPU errata (as implemented by GCC):
2435#
2436# - A double-word or a variable shift may give an incorrect result
2437# if executed immediately after starting an integer division:
2438# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2439# erratum #28
2440# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2441# #19
2442#
2443# - A double-word or a variable shift may give an incorrect result
2444# if executed while an integer multiplication is in progress:
2445# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2446# errata #16 & #28
2447#
2448# - An integer division may give an incorrect result if started in
2449# a delay slot of a taken branch or a jump:
2450# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2451# erratum #52
20d60d99
MR
2452config CPU_R4000_WORKAROUNDS
2453 bool
2454 select CPU_R4400_WORKAROUNDS
2455
b56d1caf
TB
2456# Work around certain R4400 CPU errata (as implemented by GCC):
2457#
2458# - A double-word or a variable shift may give an incorrect result
2459# if executed immediately after starting an integer division:
2460# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10
2461# "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4
20d60d99
MR
2462config CPU_R4400_WORKAROUNDS
2463 bool
2464
071d2f0b
PB
2465config CPU_R4X00_BUGS64
2466 bool
2467 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2468
4edf00a4
PB
2469config MIPS_ASID_SHIFT
2470 int
455481fc 2471 default 6 if CPU_R3000
4edf00a4
PB
2472 default 0
2473
2474config MIPS_ASID_BITS
2475 int
2db003a5 2476 default 0 if MIPS_ASID_BITS_VARIABLE
455481fc 2477 default 6 if CPU_R3000
4edf00a4
PB
2478 default 8
2479
2db003a5
PB
2480config MIPS_ASID_BITS_VARIABLE
2481 bool
2482
4a5dc51e
MN
2483config MIPS_CRC_SUPPORT
2484 bool
2485
802b8362
TB
2486# R4600 erratum. Due to the lack of errata information the exact
2487# technical details aren't known. I've experimentally found that disabling
2488# interrupts during indexed I-cache flushes seems to be sufficient to deal
2489# with the issue.
2490config WAR_R4600_V1_INDEX_ICACHEOP
2491 bool
2492
5e5b6527
TB
2493# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2494#
2495# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2496# Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2497# executed if there is no other dcache activity. If the dcache is
18ff14c8 2498# accessed for another instruction immediately preceding when these
5e5b6527
TB
2499# cache instructions are executing, it is possible that the dcache
2500# tag match outputs used by these cache instructions will be
2501# incorrect. These cache instructions should be preceded by at least
2502# four instructions that are not any kind of load or store
2503# instruction.
2504#
2505# This is not allowed: lw
2506# nop
2507# nop
2508# nop
2509# cache Hit_Writeback_Invalidate_D
2510#
2511# This is allowed: lw
2512# nop
2513# nop
2514# nop
2515# nop
2516# cache Hit_Writeback_Invalidate_D
2517config WAR_R4600_V1_HIT_CACHEOP
2518 bool
2519
44def342
TB
2520# Writeback and invalidate the primary cache dcache before DMA.
2521#
2522# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2523# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2524# operate correctly if the internal data cache refill buffer is empty. These
2525# CACHE instructions should be separated from any potential data cache miss
2526# by a load instruction to an uncached address to empty the response buffer."
2527# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2528# in .pdf format.)
2529config WAR_R4600_V2_HIT_CACHEOP
2530 bool
2531
24a1c023
TB
2532# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2533# the line which this instruction itself exists, the following
2534# operation is not guaranteed."
2535#
2536# Workaround: do two phase flushing for Index_Invalidate_I
2537config WAR_TX49XX_ICACHE_INDEX_INV
2538 bool
2539
886ee136
TB
2540# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2541# opposes it being called that) where invalid instructions in the same
2542# I-cache line worth of instructions being fetched may case spurious
2543# exceptions.
2544config WAR_ICACHE_REFILLS
2545 bool
2546
256ec489
TB
2547# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2548# may cause ll / sc and lld / scd sequences to execute non-atomically.
2549config WAR_R10000_LLSC
2550 bool
2551
a7fbed98
TB
2552# 34K core erratum: "Problems Executing the TLBR Instruction"
2553config WAR_MIPS34K_MISSED_ITLB
2554 bool
2555
1da177e4
LT
2556#
2557# - Highmem only makes sense for the 32-bit kernel.
2558# - The current highmem code will only work properly on physically indexed
2559# caches such as R3000, SB1, R7000 or those that look like they're virtually
2560# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2561# moment we protect the user and offer the highmem option only on machines
2562# where it's known to be safe. This will not offer highmem on a few systems
2563# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2564# indexed CPUs but we're playing safe.
797798c1
RB
2565# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2566# know they might have memory configurations that could make use of highmem
2567# support.
1da177e4
LT
2568#
2569config HIGHMEM
2570 bool "High Memory Support"
a6e18781 2571 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
a4c33e83 2572 select KMAP_LOCAL
797798c1
RB
2573
2574config CPU_SUPPORTS_HIGHMEM
2575 bool
2576
2577config SYS_SUPPORTS_HIGHMEM
2578 bool
1da177e4 2579
9693a853
FBH
2580config SYS_SUPPORTS_SMARTMIPS
2581 bool
2582
a6a4834c
SH
2583config SYS_SUPPORTS_MICROMIPS
2584 bool
2585
377cb1b6
RB
2586config SYS_SUPPORTS_MIPS16
2587 bool
2588 help
2589 This option must be set if a kernel might be executed on a MIPS16-
2590 enabled CPU even if MIPS16 is not actually being used. In other
2591 words, it makes the kernel MIPS16-tolerant.
2592
a5e9a69e
PB
2593config CPU_SUPPORTS_MSA
2594 bool
2595
b4819b59
YY
2596config ARCH_FLATMEM_ENABLE
2597 def_bool y
268a2d60 2598 depends on !NUMA && !CPU_LOONGSON2EF
b4819b59 2599
31473747
AN
2600config ARCH_SPARSEMEM_ENABLE
2601 bool
2602
d8cb4e11
RB
2603config NUMA
2604 bool "NUMA Support"
2605 depends on SYS_SUPPORTS_NUMA
cf8194e4 2606 select SMP
7ecd19cf
KW
2607 select HAVE_SETUP_PER_CPU_AREA
2608 select NEED_PER_CPU_EMBED_FIRST_CHUNK
d8cb4e11
RB
2609 help
2610 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2611 Access). This option improves performance on systems with more
2612 than two nodes; on two node systems it is generally better to
172a37e9 2613 leave it disabled; on single node systems leave this option
d8cb4e11
RB
2614 disabled.
2615
2616config SYS_SUPPORTS_NUMA
2617 bool
2618
f8f9f21c
FC
2619config HAVE_ARCH_NODEDATA_EXTENSION
2620 bool
2621
8c530ea3
MR
2622config RELOCATABLE
2623 bool "Relocatable kernel"
ab7c01fd
SS
2624 depends on SYS_SUPPORTS_RELOCATABLE
2625 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2626 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2627 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
a307a4ce
JH
2628 CPU_P5600 || CAVIUM_OCTEON_SOC || \
2629 CPU_LOONGSON64
8c530ea3
MR
2630 help
2631 This builds a kernel image that retains relocation information
2632 so it can be loaded someplace besides the default 1MB.
2633 The relocations make the kernel binary about 15% larger,
2634 but are discarded at runtime
2635
069fd766
MR
2636config RELOCATION_TABLE_SIZE
2637 hex "Relocation table size"
2638 depends on RELOCATABLE
2639 range 0x0 0x01000000
a307a4ce 2640 default "0x00200000" if CPU_LOONGSON64
069fd766 2641 default "0x00100000"
a7f7f624 2642 help
069fd766
MR
2643 A table of relocation data will be appended to the kernel binary
2644 and parsed at boot to fix up the relocated kernel.
2645
2646 This option allows the amount of space reserved for the table to be
2647 adjusted, although the default of 1Mb should be ok in most cases.
2648
2649 The build will fail and a valid size suggested if this is too small.
2650
2651 If unsure, leave at the default value.
2652
405bc8fd
MR
2653config RANDOMIZE_BASE
2654 bool "Randomize the address of the kernel image"
2655 depends on RELOCATABLE
a7f7f624 2656 help
371a4151
EWI
2657 Randomizes the physical and virtual address at which the
2658 kernel image is loaded, as a security feature that
2659 deters exploit attempts relying on knowledge of the location
2660 of kernel internals.
405bc8fd 2661
371a4151 2662 Entropy is generated using any coprocessor 0 registers available.
405bc8fd 2663
371a4151 2664 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
405bc8fd 2665
371a4151 2666 If unsure, say N.
405bc8fd
MR
2667
2668config RANDOMIZE_BASE_MAX_OFFSET
2669 hex "Maximum kASLR offset" if EXPERT
2670 depends on RANDOMIZE_BASE
2671 range 0x0 0x40000000 if EVA || 64BIT
2672 range 0x0 0x08000000
2673 default "0x01000000"
a7f7f624 2674 help
405bc8fd
MR
2675 When kASLR is active, this provides the maximum offset that will
2676 be applied to the kernel image. It should be set according to the
2677 amount of physical RAM available in the target system minus
2678 PHYSICAL_START and must be a power of 2.
2679
2680 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2681 EVA or 64-bit. The default is 16Mb.
2682
c80d79d7
YG
2683config NODES_SHIFT
2684 int
2685 default "6"
a9ee6cf5 2686 depends on NUMA
c80d79d7 2687
14f70012
DCZ
2688config HW_PERF_EVENTS
2689 bool "Enable hardware performance counter support for perf events"
95b8a5e0 2690 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
14f70012
DCZ
2691 default y
2692 help
2693 Enable hardware performance counter support for perf events. If
2694 disabled, perf events will use software events only.
2695
be8fa1cb
TY
2696config DMI
2697 bool "Enable DMI scanning"
2698 depends on MACH_LOONGSON64
2699 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2700 default y
2701 help
2702 Enabled scanning of DMI to identify machine quirks. Say Y
2703 here unless you have verified that your setup is not
2704 affected by entries in the DMI blacklist. Required by PNP
2705 BIOS code.
2706
1da177e4
LT
2707config SMP
2708 bool "Multi-Processing support"
e73ea273
RB
2709 depends on SYS_SUPPORTS_SMP
2710 help
1da177e4 2711 This enables support for systems with more than one CPU. If you have
4a474157
RG
2712 a system with only one CPU, say N. If you have a system with more
2713 than one CPU, say Y.
1da177e4 2714
4a474157 2715 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4
LT
2716 machines, but will use only one CPU of a multiprocessor machine. If
2717 you say Y here, the kernel will run on many, but not all,
4a474157 2718 uniprocessor machines. On a uniprocessor machine, the kernel
1da177e4
LT
2719 will run faster if you say N here.
2720
2721 People using multiprocessor machines who say Y here should also say
2722 Y to "Enhanced Real Time Clock Support", below.
2723
03502faa 2724 See also the SMP-HOWTO available at
ef054ad3 2725 <https://www.tldp.org/docs.html#howto>.
1da177e4
LT
2726
2727 If you don't know what to do here, say N.
2728
7840d618
MR
2729config HOTPLUG_CPU
2730 bool "Support for hot-pluggable CPUs"
2731 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2732 help
2733 Say Y here to allow turning CPUs off and on. CPUs can be
2734 controlled through /sys/devices/system/cpu.
2735 (Note: power management support will enable this option
2736 automatically on SMP systems. )
2737 Say N if you want to disable CPU hotplug.
2738
87353d8a
RB
2739config SMP_UP
2740 bool
2741
0ee958e1
PB
2742config SYS_SUPPORTS_MIPS_CPS
2743 bool
2744
e73ea273
RB
2745config SYS_SUPPORTS_SMP
2746 bool
2747
130e2fb7
RB
2748config NR_CPUS_DEFAULT_4
2749 bool
2750
2751config NR_CPUS_DEFAULT_8
2752 bool
2753
2754config NR_CPUS_DEFAULT_16
2755 bool
2756
2757config NR_CPUS_DEFAULT_32
2758 bool
2759
2760config NR_CPUS_DEFAULT_64
2761 bool
2762
1da177e4 2763config NR_CPUS
a91796a9
J
2764 int "Maximum number of CPUs (2-256)"
2765 range 2 256
1da177e4 2766 depends on SMP
130e2fb7
RB
2767 default "4" if NR_CPUS_DEFAULT_4
2768 default "8" if NR_CPUS_DEFAULT_8
2769 default "16" if NR_CPUS_DEFAULT_16
2770 default "32" if NR_CPUS_DEFAULT_32
2771 default "64" if NR_CPUS_DEFAULT_64
1da177e4
LT
2772 help
2773 This allows you to specify the maximum number of CPUs which this
2774 kernel will support. The maximum supported value is 32 for 32-bit
2775 kernel and 64 for 64-bit kernels; the minimum value which makes
72ede9b1
AN
2776 sense is 1 for Qemu (useful only for kernel debugging purposes)
2777 and 2 for all others.
1da177e4
LT
2778
2779 This is purely to save memory - each supported CPU adds
72ede9b1
AN
2780 approximately eight kilobytes to the kernel image. For best
2781 performance should round up your number of processors to the next
2782 power of two.
1da177e4 2783
399aaa25
AC
2784config MIPS_PERF_SHARED_TC_COUNTERS
2785 bool
7820b84b
DD
2786
2787config MIPS_NR_CPU_NR_MAP_1024
2788 bool
2789
2790config MIPS_NR_CPU_NR_MAP
2791 int
2792 depends on SMP
2793 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2794 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
399aaa25 2795
1723b4a3
AN
2796#
2797# Timer Interrupt Frequency Configuration
2798#
2799
2800choice
2801 prompt "Timer frequency"
2802 default HZ_250
2803 help
371a4151 2804 Allows the configuration of the timer frequency.
1723b4a3 2805
67596573
PB
2806 config HZ_24
2807 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2808
1723b4a3 2809 config HZ_48
0f873585 2810 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
1723b4a3
AN
2811
2812 config HZ_100
2813 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2814
2815 config HZ_128
2816 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2817
2818 config HZ_250
2819 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2820
2821 config HZ_256
2822 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2823
2824 config HZ_1000
2825 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2826
2827 config HZ_1024
2828 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2829
2830endchoice
2831
67596573
PB
2832config SYS_SUPPORTS_24HZ
2833 bool
2834
1723b4a3
AN
2835config SYS_SUPPORTS_48HZ
2836 bool
2837
2838config SYS_SUPPORTS_100HZ
2839 bool
2840
2841config SYS_SUPPORTS_128HZ
2842 bool
2843
2844config SYS_SUPPORTS_250HZ
2845 bool
2846
2847config SYS_SUPPORTS_256HZ
2848 bool
2849
2850config SYS_SUPPORTS_1000HZ
2851 bool
2852
2853config SYS_SUPPORTS_1024HZ
2854 bool
2855
2856config SYS_SUPPORTS_ARBIT_HZ
2857 bool
67596573
PB
2858 default y if !SYS_SUPPORTS_24HZ && \
2859 !SYS_SUPPORTS_48HZ && \
2860 !SYS_SUPPORTS_100HZ && \
2861 !SYS_SUPPORTS_128HZ && \
2862 !SYS_SUPPORTS_250HZ && \
2863 !SYS_SUPPORTS_256HZ && \
2864 !SYS_SUPPORTS_1000HZ && \
1723b4a3
AN
2865 !SYS_SUPPORTS_1024HZ
2866
2867config HZ
2868 int
67596573 2869 default 24 if HZ_24
1723b4a3
AN
2870 default 48 if HZ_48
2871 default 100 if HZ_100
2872 default 128 if HZ_128
2873 default 250 if HZ_250
2874 default 256 if HZ_256
2875 default 1000 if HZ_1000
2876 default 1024 if HZ_1024
2877
96685b17
DCZ
2878config SCHED_HRTICK
2879 def_bool HIGH_RES_TIMERS
2880
571feed5
ED
2881config ARCH_SUPPORTS_KEXEC
2882 def_bool y
2883
2884config ARCH_SUPPORTS_CRASH_DUMP
2885 def_bool y
7aa1c8f4
RB
2886
2887config PHYSICAL_START
bff323d5 2888 hex "Physical address where the kernel is loaded"
8bda3e26 2889 default "0xffffffff84000000"
bff323d5
MN
2890 depends on CRASH_DUMP
2891 help
7aa1c8f4
RB
2892 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
2893 If you plan to use kernel for capturing the crash dump change
2894 this value to start of the reserved region (the "X" value as
2895 specified in the "crashkernel=YM@XM" command line boot parameter
2896 passed to the panic-ed kernel).
2897
597ce172 2898config MIPS_O32_FP64_SUPPORT
b7f1e273 2899 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
597ce172 2900 depends on 32BIT || MIPS32_O32
597ce172
PB
2901 help
2902 When this is enabled, the kernel will support use of 64-bit floating
2903 point registers with binaries using the O32 ABI along with the
2904 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2905 32-bit MIPS systems this support is at the cost of increasing the
2906 size and complexity of the compiled FPU emulator. Thus if you are
2907 running a MIPS32 system and know that none of your userland binaries
2908 will require 64-bit floating point, you may wish to reduce the size
2909 of your kernel & potentially improve FP emulation performance by
2910 saying N here.
2911
06e2e882
PB
2912 Although binutils currently supports use of this flag the details
2913 concerning its effect upon the O32 ABI in userland are still being
18ff14c8 2914 worked on. In order to avoid userland becoming dependent upon current
06e2e882
PB
2915 behaviour before the details have been finalised, this option should
2916 be considered experimental and only enabled by those working upon
2917 said details.
2918
2919 If unsure, say N.
597ce172 2920
f2ffa5ab 2921config USE_OF
0b3e06fd 2922 bool
f2ffa5ab 2923 select OF
e6ce1324 2924 select OF_EARLY_FLATTREE
abd2363f 2925 select IRQ_DOMAIN
f2ffa5ab 2926
2fe8ea39
DZ
2927config UHI_BOOT
2928 bool
2929
7fafb068
AB
2930config BUILTIN_DTB
2931 bool
2932
1da8f179 2933choice
5b24d52c 2934 prompt "Kernel appended dtb support" if USE_OF
1da8f179
JG
2935 default MIPS_NO_APPENDED_DTB
2936
2937 config MIPS_NO_APPENDED_DTB
2938 bool "None"
2939 help
2940 Do not enable appended dtb support.
2941
87db537d
AK
2942 config MIPS_ELF_APPENDED_DTB
2943 bool "vmlinux"
2944 help
2945 With this option, the boot code will look for a device tree binary
2946 DTB) included in the vmlinux ELF section .appended_dtb. By default
2947 it is empty and the DTB can be appended using binutils command
2948 objcopy:
2949
2950 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
2951
18ff14c8 2952 This is meant as a backward compatibility convenience for those
87db537d
AK
2953 systems with a bootloader that can't be upgraded to accommodate
2954 the documented boot protocol using a device tree.
2955
1da8f179 2956 config MIPS_RAW_APPENDED_DTB
b8f54f2c 2957 bool "vmlinux.bin or vmlinuz.bin"
1da8f179
JG
2958 help
2959 With this option, the boot code will look for a device tree binary
b8f54f2c 2960 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
1da8f179
JG
2961 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
2962
2963 This is meant as a backward compatibility convenience for those
2964 systems with a bootloader that can't be upgraded to accommodate
2965 the documented boot protocol using a device tree.
2966
2967 Beware that there is very little in terms of protection against
2968 this option being confused by leftover garbage in memory that might
2969 look like a DTB header after a reboot if no actual DTB is appended
2970 to vmlinux.bin. Do not leave this option active in a production kernel
2971 if you don't intend to always append a DTB.
2972endchoice
2973
2024972e
JG
2974choice
2975 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
2bcef9b4 2976 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
87fcfa7b 2977 !MACH_LOONGSON64 && !MIPS_MALTA && \
2bcef9b4 2978 !CAVIUM_OCTEON_SOC
2024972e
JG
2979 default MIPS_CMDLINE_FROM_BOOTLOADER
2980
2981 config MIPS_CMDLINE_FROM_DTB
2982 depends on USE_OF
2983 bool "Dtb kernel arguments if available"
2984
2985 config MIPS_CMDLINE_DTB_EXTEND
2986 depends on USE_OF
2987 bool "Extend dtb kernel arguments with bootloader arguments"
2988
2989 config MIPS_CMDLINE_FROM_BOOTLOADER
2990 bool "Bootloader kernel arguments if available"
ed47e153
RV
2991
2992 config MIPS_CMDLINE_BUILTIN_EXTEND
2993 depends on CMDLINE_BOOL
2994 bool "Extend builtin kernel arguments with bootloader arguments"
2024972e
JG
2995endchoice
2996
5e83d430
RB
2997endmenu
2998
1df0f0ff
AN
2999config LOCKDEP_SUPPORT
3000 bool
3001 default y
3002
3003config STACKTRACE_SUPPORT
3004 bool
3005 default y
3006
a728ab52
KS
3007config PGTABLE_LEVELS
3008 int
3377e227 3009 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
41ce097f 3010 default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
a728ab52
KS
3011 default 2
3012
6c359eb1
PB
3013config MIPS_AUTO_PFN_OFFSET
3014 bool
3015
1da177e4
LT
3016menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3017
c5611df9 3018config PCI_DRIVERS_GENERIC
2eac9c2d 3019 select PCI_DOMAINS_GENERIC if PCI
c5611df9
PB
3020 bool
3021
3022config PCI_DRIVERS_LEGACY
3023 def_bool !PCI_DRIVERS_GENERIC
3024 select NO_GENERIC_PCI_IOPORT_MAP
2eac9c2d 3025 select PCI_DOMAINS if PCI
1da177e4
LT
3026
3027#
3028# ISA support is now enabled via select. Too many systems still have the one
3029# or other ISA chip on the board that users don't know about so don't expect
3030# users to choose the right thing ...
3031#
3032config ISA
3033 bool
3034
1da177e4
LT
3035config TC
3036 bool "TURBOchannel support"
3037 depends on MACH_DECSTATION
3038 help
50a23e6e
JM
3039 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3040 processors. TURBOchannel programming specifications are available
3041 at:
3042 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3043 and:
3044 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3045 Linux driver support status is documented at:
3046 <http://www.linux-mips.org/wiki/DECstation>
1da177e4 3047
1da177e4
LT
3048config MMU
3049 bool
3050 default y
3051
109c32ff
MR
3052config ARCH_MMAP_RND_BITS_MIN
3053 default 12 if 64BIT
3054 default 8
3055
3056config ARCH_MMAP_RND_BITS_MAX
3057 default 18 if 64BIT
3058 default 15
3059
3060config ARCH_MMAP_RND_COMPAT_BITS_MIN
371a4151 3061 default 8
109c32ff
MR
3062
3063config ARCH_MMAP_RND_COMPAT_BITS_MAX
371a4151 3064 default 15
109c32ff 3065
d865bea4
RB
3066config I8253
3067 bool
798778b8 3068 select CLKSRC_I8253
2d02612f 3069 select CLKEVT_I8253
9726b43a 3070 select MIPS_EXTERNAL_TIMER
1da177e4
LT
3071endmenu
3072
1da177e4
LT
3073config TRAD_SIGNALS
3074 bool
1da177e4 3075
1da177e4 3076config MIPS32_COMPAT
78aaf956 3077 bool
1da177e4
LT
3078
3079config COMPAT
3080 bool
1da177e4
LT
3081
3082config MIPS32_O32
3083 bool "Kernel support for o32 binaries"
78aaf956
RB
3084 depends on 64BIT
3085 select ARCH_WANT_OLD_COMPAT_IPC
3086 select COMPAT
3087 select MIPS32_COMPAT
1da177e4
LT
3088 help
3089 Select this option if you want to run o32 binaries. These are pure
3090 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3091 existing binaries are in this format.
3092
3093 If unsure, say Y.
3094
3095config MIPS32_N32
3096 bool "Kernel support for n32 binaries"
c22eacfe 3097 depends on 64BIT
5a9372f7 3098 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
78aaf956
RB
3099 select COMPAT
3100 select MIPS32_COMPAT
1da177e4
LT
3101 help
3102 Select this option if you want to run n32 binaries. These are
3103 64-bit binaries using 32-bit quantities for addressing and certain
3104 data that would normally be 64-bit. They are used in special
3105 cases.
3106
3107 If unsure, say N.
3108
d49fc692
NC
3109config CC_HAS_MNO_BRANCH_LIKELY
3110 def_bool y
3111 depends on $(cc-option,-mno-branch-likely)
3112
1a2c73f4
JY
3113# https://github.com/llvm/llvm-project/issues/61045
3114config CC_HAS_BROKEN_INLINE_COMPAT_BRANCH
3115 def_bool y if CC_IS_CLANG
3116
2116245e
RB
3117menu "Power management options"
3118
363c55ca
WZ
3119config ARCH_HIBERNATION_POSSIBLE
3120 def_bool y
3f5b3e17 3121 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
363c55ca 3122
f4cb5700
JB
3123config ARCH_SUSPEND_POSSIBLE
3124 def_bool y
3f5b3e17 3125 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
f4cb5700 3126
2116245e 3127source "kernel/power/Kconfig"
952fa954 3128
1da177e4
LT
3129endmenu
3130
7a998935
VK
3131config MIPS_EXTERNAL_TIMER
3132 bool
3133
7a998935 3134menu "CPU Power Management"
c095ebaf
PB
3135
3136if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
7a998935 3137source "drivers/cpufreq/Kconfig"
31f12fdc 3138endif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
9726b43a 3139
c095ebaf
PB
3140source "drivers/cpuidle/Kconfig"
3141
3142endmenu
3143
2235a54d 3144source "arch/mips/kvm/Kconfig"
e91946d6
NC
3145
3146source "arch/mips/vdso/Kconfig"