Merge remote-tracking branch 'spi/topic/cleanup' into spi-sh-msiof
[linux-block.git] / arch / m68k / platform / coldfire / m527x.c
CommitLineData
1da177e4
LT
1/***************************************************************************/
2
3/*
4 * linux/arch/m68knommu/platform/527x/config.c
5 *
25985edc 6 * Sub-architcture dependent initialization code for the Freescale
1da177e4
LT
7 * 5270/5271 CPUs.
8 *
9 * Copyright (C) 1999-2004, Greg Ungerer (gerg@snapgear.com)
10 * Copyright (C) 2001-2004, SnapGear Inc. (www.snapgear.com)
11 */
12
13/***************************************************************************/
14
1da177e4 15#include <linux/kernel.h>
1da177e4
LT
16#include <linux/param.h>
17#include <linux/init.h>
e206da0b 18#include <linux/io.h>
1da177e4
LT
19#include <asm/machdep.h>
20#include <asm/coldfire.h>
21#include <asm/mcfsim.h>
e206da0b 22#include <asm/mcfuart.h>
a3d8eb0d
GU
23#include <asm/mcfclk.h>
24
25/***************************************************************************/
26
27DEFINE_CLK(pll, "pll.0", MCF_CLK);
28DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
29DEFINE_CLK(mcfpit0, "mcfpit.0", MCF_CLK);
30DEFINE_CLK(mcfpit1, "mcfpit.1", MCF_CLK);
31DEFINE_CLK(mcfpit2, "mcfpit.2", MCF_CLK);
32DEFINE_CLK(mcfpit3, "mcfpit.3", MCF_CLK);
33DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
34DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
35DEFINE_CLK(mcfuart2, "mcfuart.2", MCF_BUSCLK);
74859523 36DEFINE_CLK(mcfqspi0, "mcfqspi.0", MCF_BUSCLK);
a3d8eb0d
GU
37DEFINE_CLK(fec0, "fec.0", MCF_BUSCLK);
38DEFINE_CLK(fec1, "fec.1", MCF_BUSCLK);
39
40struct clk *mcf_clks[] = {
41 &clk_pll,
42 &clk_sys,
43 &clk_mcfpit0,
44 &clk_mcfpit1,
45 &clk_mcfpit2,
46 &clk_mcfpit3,
47 &clk_mcfuart0,
48 &clk_mcfuart1,
49 &clk_mcfuart2,
74859523 50 &clk_mcfqspi0,
a3d8eb0d
GU
51 &clk_fec0,
52 &clk_fec1,
53 NULL
54};
1da177e4
LT
55
56/***************************************************************************/
57
91d60417
SK
58static void __init m527x_qspi_init(void)
59{
151d14f4 60#if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
91d60417
SK
61#if defined(CONFIG_M5271)
62 u16 par;
63
64 /* setup QSPS pins for QSPI with gpio CS control */
65 writeb(0x1f, MCFGPIO_PAR_QSPI);
66 /* and CS2 & CS3 as gpio */
67 par = readw(MCFGPIO_PAR_TIMER);
68 par &= 0x3f3f;
69 writew(par, MCFGPIO_PAR_TIMER);
70#elif defined(CONFIG_M5275)
71 /* setup QSPS pins for QSPI with gpio CS control */
72 writew(0x003e, MCFGPIO_PAR_QSPI);
73#endif
83ca6009 74#endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
151d14f4 75}
e206da0b
GU
76
77/***************************************************************************/
78
1eb13916 79static void __init m527x_uarts_init(void)
e206da0b
GU
80{
81 u16 sepmask;
e206da0b 82
e206da0b
GU
83 /*
84 * External Pin Mask Setting & Enable External Pin for Interface
85 */
f821e349 86 sepmask = readw(MCFGPIO_PAR_UART);
1eb13916 87 sepmask |= UART0_ENABLE_MASK | UART1_ENABLE_MASK | UART2_ENABLE_MASK;
f821e349 88 writew(sepmask, MCFGPIO_PAR_UART);
e206da0b
GU
89}
90
1da177e4
LT
91/***************************************************************************/
92
ffba3f48
GU
93static void __init m527x_fec_init(void)
94{
95 u16 par;
96 u8 v;
97
ffba3f48 98 /* Set multi-function pins to ethernet mode for fec0 */
592578a1 99#if defined(CONFIG_M5271)
f821e349
GU
100 v = readb(MCFGPIO_PAR_FECI2C);
101 writeb(v | 0xf0, MCFGPIO_PAR_FECI2C);
592578a1 102#else
f821e349
GU
103 par = readw(MCFGPIO_PAR_FECI2C);
104 writew(par | 0xf00, MCFGPIO_PAR_FECI2C);
105 v = readb(MCFGPIO_PAR_FEC0HL);
106 writeb(v | 0xc0, MCFGPIO_PAR_FEC0HL);
ffba3f48 107
ffba3f48 108 /* Set multi-function pins to ethernet mode for fec1 */
f821e349
GU
109 par = readw(MCFGPIO_PAR_FECI2C);
110 writew(par | 0xa0, MCFGPIO_PAR_FECI2C);
111 v = readb(MCFGPIO_PAR_FEC1HL);
112 writeb(v | 0xc0, MCFGPIO_PAR_FEC1HL);
ffba3f48
GU
113#endif
114}
115
116/***************************************************************************/
117
e206da0b 118void __init config_BSP(char *commandp, int size)
1da177e4 119{
35aefb26 120 mach_sched_init = hw_timer_init;
ffba3f48
GU
121 m527x_uarts_init();
122 m527x_fec_init();
91d60417 123 m527x_qspi_init();
1da177e4
LT
124}
125
126/***************************************************************************/