PCI: replace struct pci_bus secondary/subordinate with busn_res
[linux-2.6-block.git] / arch / ia64 / pci / pci.c
CommitLineData
1da177e4
LT
1/*
2 * pci.c - Low-Level PCI Access in IA-64
3 *
4 * Derived from bios32.c of i386 tree.
5 *
6 * (c) Copyright 2002, 2005 Hewlett-Packard Development Company, L.P.
7 * David Mosberger-Tang <davidm@hpl.hp.com>
8 * Bjorn Helgaas <bjorn.helgaas@hp.com>
9 * Copyright (C) 2004 Silicon Graphics, Inc.
10 *
11 * Note: Above list of copyright holders is incomplete...
12 */
1da177e4
LT
13
14#include <linux/acpi.h>
15#include <linux/types.h>
16#include <linux/kernel.h>
17#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
1da177e4 21#include <linux/spinlock.h>
175add19 22#include <linux/bootmem.h>
bd3ff194 23#include <linux/export.h>
1da177e4
LT
24
25#include <asm/machvec.h>
26#include <asm/page.h>
1da177e4
LT
27#include <asm/io.h>
28#include <asm/sal.h>
29#include <asm/smp.h>
30#include <asm/irq.h>
31#include <asm/hw_irq.h>
32
1da177e4
LT
33/*
34 * Low-level SAL-based PCI configuration access functions. Note that SAL
35 * calls are already serialized (via sal_lock), so we don't need another
36 * synchronization mechanism here.
37 */
38
39#define PCI_SAL_ADDRESS(seg, bus, devfn, reg) \
40 (((u64) seg << 24) | (bus << 16) | (devfn << 8) | (reg))
41
42/* SAL 3.2 adds support for extended config space. */
43
44#define PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg) \
45 (((u64) seg << 28) | (bus << 20) | (devfn << 12) | (reg))
46
b6ce068a 47int raw_pci_read(unsigned int seg, unsigned int bus, unsigned int devfn,
1da177e4
LT
48 int reg, int len, u32 *value)
49{
50 u64 addr, data = 0;
51 int mode, result;
52
53 if (!value || (seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
54 return -EINVAL;
55
56 if ((seg | reg) <= 255) {
57 addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
58 mode = 0;
adcd7403 59 } else if (sal_revision >= SAL_VERSION_CODE(3,2)) {
1da177e4
LT
60 addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
61 mode = 1;
adcd7403
MW
62 } else {
63 return -EINVAL;
1da177e4 64 }
adcd7403 65
1da177e4
LT
66 result = ia64_sal_pci_config_read(addr, mode, len, &data);
67 if (result != 0)
68 return -EINVAL;
69
70 *value = (u32) data;
71 return 0;
72}
73
b6ce068a 74int raw_pci_write(unsigned int seg, unsigned int bus, unsigned int devfn,
1da177e4
LT
75 int reg, int len, u32 value)
76{
77 u64 addr;
78 int mode, result;
79
80 if ((seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
81 return -EINVAL;
82
83 if ((seg | reg) <= 255) {
84 addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
85 mode = 0;
adcd7403 86 } else if (sal_revision >= SAL_VERSION_CODE(3,2)) {
1da177e4
LT
87 addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
88 mode = 1;
adcd7403
MW
89 } else {
90 return -EINVAL;
1da177e4
LT
91 }
92 result = ia64_sal_pci_config_write(addr, mode, len, value);
93 if (result != 0)
94 return -EINVAL;
95 return 0;
96}
97
b6ce068a
MW
98static int pci_read(struct pci_bus *bus, unsigned int devfn, int where,
99 int size, u32 *value)
1da177e4 100{
b6ce068a 101 return raw_pci_read(pci_domain_nr(bus), bus->number,
1da177e4
LT
102 devfn, where, size, value);
103}
104
b6ce068a
MW
105static int pci_write(struct pci_bus *bus, unsigned int devfn, int where,
106 int size, u32 value)
1da177e4 107{
b6ce068a 108 return raw_pci_write(pci_domain_nr(bus), bus->number,
1da177e4
LT
109 devfn, where, size, value);
110}
111
112struct pci_ops pci_root_ops = {
113 .read = pci_read,
114 .write = pci_write,
115};
116
1da177e4
LT
117/* Called by ACPI when it finds a new root bus. */
118
119static struct pci_controller * __devinit
120alloc_pci_controller (int seg)
121{
122 struct pci_controller *controller;
123
52fd9108 124 controller = kzalloc(sizeof(*controller), GFP_KERNEL);
1da177e4
LT
125 if (!controller)
126 return NULL;
127
1da177e4 128 controller->segment = seg;
514604c6 129 controller->node = -1;
1da177e4
LT
130 return controller;
131}
132
4f41d5a4 133struct pci_root_info {
637b363e 134 struct acpi_device *bridge;
4f41d5a4 135 struct pci_controller *controller;
e30f9922 136 struct list_head resources;
4f41d5a4
BH
137 char *name;
138};
139
140static unsigned int
141new_space (u64 phys_base, int sparse)
1da177e4 142{
4f41d5a4 143 u64 mmio_base;
1da177e4
LT
144 int i;
145
4f41d5a4
BH
146 if (phys_base == 0)
147 return 0; /* legacy I/O port space */
1da177e4 148
4f41d5a4 149 mmio_base = (u64) ioremap(phys_base, 0);
1da177e4 150 for (i = 0; i < num_io_spaces; i++)
4f41d5a4 151 if (io_space[i].mmio_base == mmio_base &&
1da177e4 152 io_space[i].sparse == sparse)
4f41d5a4 153 return i;
1da177e4
LT
154
155 if (num_io_spaces == MAX_IO_SPACES) {
4f41d5a4
BH
156 printk(KERN_ERR "PCI: Too many IO port spaces "
157 "(MAX_IO_SPACES=%lu)\n", MAX_IO_SPACES);
1da177e4
LT
158 return ~0;
159 }
160
161 i = num_io_spaces++;
4f41d5a4 162 io_space[i].mmio_base = mmio_base;
1da177e4
LT
163 io_space[i].sparse = sparse;
164
4f41d5a4
BH
165 return i;
166}
167
168static u64 __devinit
169add_io_space (struct pci_root_info *info, struct acpi_resource_address64 *addr)
170{
171 struct resource *resource;
172 char *name;
e088a4ad 173 unsigned long base, min, max, base_port;
4f41d5a4
BH
174 unsigned int sparse = 0, space_nr, len;
175
176 resource = kzalloc(sizeof(*resource), GFP_KERNEL);
177 if (!resource) {
178 printk(KERN_ERR "PCI: No memory for %s I/O port space\n",
179 info->name);
180 goto out;
181 }
182
183 len = strlen(info->name) + 32;
184 name = kzalloc(len, GFP_KERNEL);
185 if (!name) {
186 printk(KERN_ERR "PCI: No memory for %s I/O port space name\n",
187 info->name);
188 goto free_resource;
189 }
190
50eca3eb 191 min = addr->minimum;
4f41d5a4 192 max = min + addr->address_length - 1;
0897831b 193 if (addr->info.io.translation_type == ACPI_SPARSE_TRANSLATION)
4f41d5a4
BH
194 sparse = 1;
195
50eca3eb 196 space_nr = new_space(addr->translation_offset, sparse);
4f41d5a4
BH
197 if (space_nr == ~0)
198 goto free_name;
199
200 base = __pa(io_space[space_nr].mmio_base);
201 base_port = IO_SPACE_BASE(space_nr);
202 snprintf(name, len, "%s I/O Ports %08lx-%08lx", info->name,
203 base_port + min, base_port + max);
204
205 /*
206 * The SDM guarantees the legacy 0-64K space is sparse, but if the
207 * mapping is done by the processor (not the bridge), ACPI may not
208 * mark it as sparse.
209 */
210 if (space_nr == 0)
211 sparse = 1;
212
213 resource->name = name;
214 resource->flags = IORESOURCE_MEM;
215 resource->start = base + (sparse ? IO_SPACE_SPARSE_ENCODING(min) : min);
216 resource->end = base + (sparse ? IO_SPACE_SPARSE_ENCODING(max) : max);
217 insert_resource(&iomem_resource, resource);
218
219 return base_port;
220
221free_name:
222 kfree(name);
223free_resource:
224 kfree(resource);
225out:
226 return ~0;
1da177e4
LT
227}
228
463eb297
BH
229static acpi_status __devinit resource_to_window(struct acpi_resource *resource,
230 struct acpi_resource_address64 *addr)
231{
232 acpi_status status;
233
234 /*
235 * We're only interested in _CRS descriptors that are
236 * - address space descriptors for memory or I/O space
237 * - non-zero size
238 * - producers, i.e., the address space is routed downstream,
239 * not consumed by the bridge itself
240 */
241 status = acpi_resource_to_address64(resource, addr);
242 if (ACPI_SUCCESS(status) &&
243 (addr->resource_type == ACPI_MEMORY_RANGE ||
244 addr->resource_type == ACPI_IO_RANGE) &&
245 addr->address_length &&
246 addr->producer_consumer == ACPI_PRODUCER)
247 return AE_OK;
248
249 return AE_ERROR;
250}
251
1da177e4
LT
252static acpi_status __devinit
253count_window (struct acpi_resource *resource, void *data)
254{
255 unsigned int *windows = (unsigned int *) data;
256 struct acpi_resource_address64 addr;
257 acpi_status status;
258
463eb297 259 status = resource_to_window(resource, &addr);
1da177e4 260 if (ACPI_SUCCESS(status))
463eb297 261 (*windows)++;
1da177e4
LT
262
263 return AE_OK;
264}
265
1da177e4
LT
266static __devinit acpi_status add_window(struct acpi_resource *res, void *data)
267{
268 struct pci_root_info *info = data;
269 struct pci_window *window;
270 struct acpi_resource_address64 addr;
271 acpi_status status;
272 unsigned long flags, offset = 0;
273 struct resource *root;
274
463eb297
BH
275 /* Return AE_OK for non-window resources to keep scanning for more */
276 status = resource_to_window(res, &addr);
1da177e4
LT
277 if (!ACPI_SUCCESS(status))
278 return AE_OK;
279
1da177e4
LT
280 if (addr.resource_type == ACPI_MEMORY_RANGE) {
281 flags = IORESOURCE_MEM;
282 root = &iomem_resource;
50eca3eb 283 offset = addr.translation_offset;
1da177e4
LT
284 } else if (addr.resource_type == ACPI_IO_RANGE) {
285 flags = IORESOURCE_IO;
286 root = &ioport_resource;
4f41d5a4 287 offset = add_io_space(info, &addr);
1da177e4
LT
288 if (offset == ~0)
289 return AE_OK;
290 } else
291 return AE_OK;
292
293 window = &info->controller->window[info->controller->windows++];
294 window->resource.name = info->name;
295 window->resource.flags = flags;
50eca3eb 296 window->resource.start = addr.minimum + offset;
4f41d5a4 297 window->resource.end = window->resource.start + addr.address_length - 1;
1da177e4
LT
298 window->resource.child = NULL;
299 window->offset = offset;
300
301 if (insert_resource(root, &window->resource)) {
c7dabef8
BH
302 dev_err(&info->bridge->dev,
303 "can't allocate host bridge window %pR\n",
637b363e
BH
304 &window->resource);
305 } else {
306 if (offset)
c7dabef8 307 dev_info(&info->bridge->dev, "host bridge window %pR "
637b363e
BH
308 "(PCI address [%#llx-%#llx])\n",
309 &window->resource,
310 window->resource.start - offset,
311 window->resource.end - offset);
312 else
313 dev_info(&info->bridge->dev,
c7dabef8 314 "host bridge window %pR\n",
637b363e 315 &window->resource);
1da177e4
LT
316 }
317
e30f9922
BH
318 /* HP's firmware has a hack to work around a Windows bug.
319 * Ignore these tiny memory ranges */
320 if (!((window->resource.flags & IORESOURCE_MEM) &&
321 (window->resource.end - window->resource.start < 16)))
10d1cd2b
BH
322 pci_add_resource_offset(&info->resources, &window->resource,
323 window->offset);
1da177e4 324
e30f9922 325 return AE_OK;
1da177e4
LT
326}
327
328struct pci_bus * __devinit
57283776 329pci_acpi_scan_root(struct acpi_pci_root *root)
1da177e4 330{
57283776
BH
331 struct acpi_device *device = root->device;
332 int domain = root->segment;
333 int bus = root->secondary.start;
1da177e4
LT
334 struct pci_controller *controller;
335 unsigned int windows = 0;
e30f9922 336 struct pci_root_info info;
1da177e4
LT
337 struct pci_bus *pbus;
338 char *name;
514604c6 339 int pxm;
1da177e4
LT
340
341 controller = alloc_pci_controller(domain);
342 if (!controller)
343 goto out1;
344
345 controller->acpi_handle = device->handle;
346
514604c6
CL
347 pxm = acpi_get_pxm(controller->acpi_handle);
348#ifdef CONFIG_NUMA
349 if (pxm >= 0)
762834e8 350 controller->node = pxm_to_node(pxm);
514604c6
CL
351#endif
352
e30f9922 353 INIT_LIST_HEAD(&info.resources);
1da177e4
LT
354 acpi_walk_resources(device->handle, METHOD_NAME__CRS, count_window,
355 &windows);
a66aa704
KK
356 if (windows) {
357 controller->window =
358 kmalloc_node(sizeof(*controller->window) * windows,
359 GFP_KERNEL, controller->node);
360 if (!controller->window)
361 goto out2;
1da177e4 362
8a20fd52
LT
363 name = kmalloc(16, GFP_KERNEL);
364 if (!name)
365 goto out3;
1da177e4 366
8a20fd52 367 sprintf(name, "PCI Bus %04x:%02x", domain, bus);
637b363e 368 info.bridge = device;
8a20fd52
LT
369 info.controller = controller;
370 info.name = name;
371 acpi_walk_resources(device->handle, METHOD_NAME__CRS,
372 add_window, &info);
373 }
b87e81e5 374 /*
375 * See arch/x86/pci/acpi.c.
376 * The desired pci bus might already be scanned in a quirk. We
377 * should handle the case here, but it appears that IA64 hasn't
378 * such quirk. So we just ignore the case now.
379 */
e30f9922
BH
380 pbus = pci_create_root_bus(NULL, bus, &pci_root_ops, controller,
381 &info.resources);
382 if (!pbus) {
383 pci_free_resource_list(&info.resources);
79e77f27 384 return NULL;
e30f9922 385 }
1da177e4 386
b918c62e 387 pbus->busn_res.end = pci_scan_child_bus(pbus);
1da177e4
LT
388 return pbus;
389
390out3:
391 kfree(controller->window);
392out2:
393 kfree(controller);
394out1:
395 return NULL;
396}
397
71c3511c
RS
398static int __devinit is_valid_resource(struct pci_dev *dev, int idx)
399{
400 unsigned int i, type_mask = IORESOURCE_IO | IORESOURCE_MEM;
89a74ecc 401 struct resource *devr = &dev->resource[idx], *busr;
71c3511c
RS
402
403 if (!dev->bus)
404 return 0;
71c3511c 405
89a74ecc 406 pci_bus_for_each_resource(dev->bus, busr, i) {
71c3511c
RS
407 if (!busr || ((busr->flags ^ devr->flags) & type_mask))
408 continue;
409 if ((devr->start) && (devr->start >= busr->start) &&
410 (devr->end <= busr->end))
411 return 1;
412 }
413 return 0;
414}
415
7b9c8ba2
KK
416static void __devinit
417pcibios_fixup_resources(struct pci_dev *dev, int start, int limit)
1da177e4 418{
1da177e4 419 int i;
1da177e4 420
7b9c8ba2 421 for (i = start; i < limit; i++) {
1da177e4
LT
422 if (!dev->resource[i].flags)
423 continue;
71c3511c
RS
424 if ((is_valid_resource(dev, i)))
425 pci_claim_resource(dev, i);
1da177e4
LT
426 }
427}
428
8ea6091f 429void __devinit pcibios_fixup_device_resources(struct pci_dev *dev)
7b9c8ba2
KK
430{
431 pcibios_fixup_resources(dev, 0, PCI_BRIDGE_RESOURCES);
432}
8ea6091f 433EXPORT_SYMBOL_GPL(pcibios_fixup_device_resources);
7b9c8ba2
KK
434
435static void __devinit pcibios_fixup_bridge_resources(struct pci_dev *dev)
436{
437 pcibios_fixup_resources(dev, PCI_BRIDGE_RESOURCES, PCI_NUM_RESOURCES);
438}
439
1da177e4
LT
440/*
441 * Called after each bus is probed, but before its children are examined.
442 */
443void __devinit
444pcibios_fixup_bus (struct pci_bus *b)
445{
446 struct pci_dev *dev;
447
f7d473d9
RS
448 if (b->self) {
449 pci_read_bridge_bases(b);
7b9c8ba2 450 pcibios_fixup_bridge_resources(b->self);
f7d473d9 451 }
1da177e4
LT
452 list_for_each_entry(dev, &b->devices, bus_list)
453 pcibios_fixup_device_resources(dev);
8ea6091f 454 platform_pci_fixup_bus(b);
1da177e4
LT
455}
456
91e86df1
MS
457void pcibios_set_master (struct pci_dev *dev)
458{
459 /* No special bus mastering setup handling */
460}
461
1da177e4
LT
462void __devinit
463pcibios_update_irq (struct pci_dev *dev, int irq)
464{
465 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
466
467 /* ??? FIXME -- record old value for shutdown. */
468}
469
1da177e4
LT
470int
471pcibios_enable_device (struct pci_dev *dev, int mask)
472{
473 int ret;
474
d981f163 475 ret = pci_enable_resources(dev, mask);
1da177e4
LT
476 if (ret < 0)
477 return ret;
478
bba6f6fc
EB
479 if (!dev->msi_enabled)
480 return acpi_pci_irq_enable(dev);
481 return 0;
1da177e4
LT
482}
483
1da177e4
LT
484void
485pcibios_disable_device (struct pci_dev *dev)
486{
c7f570a5 487 BUG_ON(atomic_read(&dev->enable_cnt));
bba6f6fc
EB
488 if (!dev->msi_enabled)
489 acpi_pci_irq_disable(dev);
1da177e4 490}
1da177e4 491
b26b2d49 492resource_size_t
3b7a17fc 493pcibios_align_resource (void *data, const struct resource *res,
e31dd6e4 494 resource_size_t size, resource_size_t align)
1da177e4 495{
b26b2d49 496 return res->start;
1da177e4
LT
497}
498
499/*
500 * PCI BIOS setup, always defaults to SAL interface
501 */
944c54e7 502char * __init
1da177e4
LT
503pcibios_setup (char *str)
504{
ac311ac2 505 return str;
1da177e4
LT
506}
507
508int
509pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
510 enum pci_mmap_state mmap_state, int write_combine)
511{
012b7105
AC
512 unsigned long size = vma->vm_end - vma->vm_start;
513 pgprot_t prot;
514
1da177e4
LT
515 /*
516 * I/O space cannot be accessed via normal processor loads and
517 * stores on this platform.
518 */
519 if (mmap_state == pci_mmap_io)
520 /*
521 * XXX we could relax this for I/O spaces for which ACPI
522 * indicates that the space is 1-to-1 mapped. But at the
523 * moment, we don't support multiple PCI address spaces and
524 * the legacy I/O space is not 1-to-1 mapped, so this is moot.
525 */
526 return -EINVAL;
527
012b7105
AC
528 if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
529 return -EINVAL;
530
531 prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
532 vma->vm_page_prot);
533
1da177e4 534 /*
012b7105
AC
535 * If the user requested WC, the kernel uses UC or WC for this region,
536 * and the chipset supports WC, we can use WC. Otherwise, we have to
537 * use the same attribute the kernel uses.
1da177e4 538 */
012b7105
AC
539 if (write_combine &&
540 ((pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_UC ||
541 (pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_WC) &&
542 efi_range_is_wc(vma->vm_start, vma->vm_end - vma->vm_start))
1da177e4
LT
543 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
544 else
012b7105 545 vma->vm_page_prot = prot;
1da177e4
LT
546
547 if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
548 vma->vm_end - vma->vm_start, vma->vm_page_prot))
549 return -EAGAIN;
550
551 return 0;
552}
553
554/**
555 * ia64_pci_get_legacy_mem - generic legacy mem routine
556 * @bus: bus to get legacy memory base address for
557 *
558 * Find the base of legacy memory for @bus. This is typically the first
559 * megabyte of bus address space for @bus or is simply 0 on platforms whose
560 * chipsets support legacy I/O and memory routing. Returns the base address
561 * or an error pointer if an error occurred.
562 *
563 * This is the ia64 generic version of this routine. Other platforms
564 * are free to override it with a machine vector.
565 */
566char *ia64_pci_get_legacy_mem(struct pci_bus *bus)
567{
568 return (char *)__IA64_UNCACHED_OFFSET;
569}
570
571/**
572 * pci_mmap_legacy_page_range - map legacy memory space to userland
573 * @bus: bus whose legacy space we're mapping
574 * @vma: vma passed in by mmap
575 *
576 * Map legacy memory space for this device back to userspace using a machine
577 * vector to get the base address.
578 */
579int
f19aeb1f
BH
580pci_mmap_legacy_page_range(struct pci_bus *bus, struct vm_area_struct *vma,
581 enum pci_mmap_state mmap_state)
1da177e4 582{
32e62c63
BH
583 unsigned long size = vma->vm_end - vma->vm_start;
584 pgprot_t prot;
1da177e4
LT
585 char *addr;
586
f19aeb1f
BH
587 /* We only support mmap'ing of legacy memory space */
588 if (mmap_state != pci_mmap_mem)
589 return -ENOSYS;
590
32e62c63
BH
591 /*
592 * Avoid attribute aliasing. See Documentation/ia64/aliasing.txt
593 * for more details.
594 */
06c67bef 595 if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
32e62c63
BH
596 return -EINVAL;
597 prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
598 vma->vm_page_prot);
32e62c63 599
1da177e4
LT
600 addr = pci_get_legacy_mem(bus);
601 if (IS_ERR(addr))
602 return PTR_ERR(addr);
603
604 vma->vm_pgoff += (unsigned long)addr >> PAGE_SHIFT;
32e62c63 605 vma->vm_page_prot = prot;
1da177e4
LT
606
607 if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
32e62c63 608 size, vma->vm_page_prot))
1da177e4
LT
609 return -EAGAIN;
610
611 return 0;
612}
613
614/**
615 * ia64_pci_legacy_read - read from legacy I/O space
616 * @bus: bus to read
617 * @port: legacy port value
618 * @val: caller allocated storage for returned value
619 * @size: number of bytes to read
620 *
621 * Simply reads @size bytes from @port and puts the result in @val.
622 *
623 * Again, this (and the write routine) are generic versions that can be
624 * overridden by the platform. This is necessary on platforms that don't
625 * support legacy I/O routing or that hard fail on legacy I/O timeouts.
626 */
627int ia64_pci_legacy_read(struct pci_bus *bus, u16 port, u32 *val, u8 size)
628{
629 int ret = size;
630
631 switch (size) {
632 case 1:
633 *val = inb(port);
634 break;
635 case 2:
636 *val = inw(port);
637 break;
638 case 4:
639 *val = inl(port);
640 break;
641 default:
642 ret = -EINVAL;
643 break;
644 }
645
646 return ret;
647}
648
649/**
650 * ia64_pci_legacy_write - perform a legacy I/O write
651 * @bus: bus pointer
652 * @port: port to write
653 * @val: value to write
654 * @size: number of bytes to write from @val
655 *
656 * Simply writes @size bytes of @val to @port.
657 */
a72391e4 658int ia64_pci_legacy_write(struct pci_bus *bus, u16 port, u32 val, u8 size)
1da177e4 659{
408045af 660 int ret = size;
1da177e4
LT
661
662 switch (size) {
663 case 1:
664 outb(val, port);
665 break;
666 case 2:
667 outw(val, port);
668 break;
669 case 4:
670 outl(val, port);
671 break;
672 default:
673 ret = -EINVAL;
674 break;
675 }
676
677 return ret;
678}
679
680/**
3efe2d84 681 * set_pci_cacheline_size - determine cacheline size for PCI devices
1da177e4
LT
682 *
683 * We want to use the line-size of the outer-most cache. We assume
684 * that this line-size is the same for all CPUs.
685 *
686 * Code mostly taken from arch/ia64/kernel/palinfo.c:cache_info().
1da177e4 687 */
ac1aa47b 688static void __init set_pci_dfl_cacheline_size(void)
1da177e4 689{
e088a4ad
MW
690 unsigned long levels, unique_caches;
691 long status;
1da177e4 692 pal_cache_config_info_t cci;
1da177e4
LT
693
694 status = ia64_pal_cache_summary(&levels, &unique_caches);
695 if (status != 0) {
3efe2d84 696 printk(KERN_ERR "%s: ia64_pal_cache_summary() failed "
d4ed8084 697 "(status=%ld)\n", __func__, status);
3efe2d84 698 return;
1da177e4
LT
699 }
700
3efe2d84
MW
701 status = ia64_pal_cache_config_info(levels - 1,
702 /* cache_type (data_or_unified)= */ 2, &cci);
1da177e4 703 if (status != 0) {
3efe2d84 704 printk(KERN_ERR "%s: ia64_pal_cache_config_info() failed "
d4ed8084 705 "(status=%ld)\n", __func__, status);
3efe2d84 706 return;
1da177e4 707 }
ac1aa47b 708 pci_dfl_cache_line_size = (1 << cci.pcci_line_size) / 4;
1da177e4
LT
709}
710
175add19
JK
711u64 ia64_dma_get_required_mask(struct device *dev)
712{
713 u32 low_totalram = ((max_pfn - 1) << PAGE_SHIFT);
714 u32 high_totalram = ((max_pfn - 1) >> (32 - PAGE_SHIFT));
715 u64 mask;
716
717 if (!high_totalram) {
718 /* convert to mask just covering totalram */
719 low_totalram = (1 << (fls(low_totalram) - 1));
720 low_totalram += low_totalram - 1;
721 mask = low_totalram;
722 } else {
723 high_totalram = (1 << (fls(high_totalram) - 1));
724 high_totalram += high_totalram - 1;
725 mask = (((u64)high_totalram) << 32) + 0xffffffff;
726 }
727 return mask;
728}
729EXPORT_SYMBOL_GPL(ia64_dma_get_required_mask);
730
731u64 dma_get_required_mask(struct device *dev)
732{
733 return platform_dma_get_required_mask(dev);
734}
735EXPORT_SYMBOL_GPL(dma_get_required_mask);
736
3efe2d84
MW
737static int __init pcibios_init(void)
738{
ac1aa47b 739 set_pci_dfl_cacheline_size();
3efe2d84 740 return 0;
1da177e4 741}
3efe2d84
MW
742
743subsys_initcall(pcibios_init);