iwlwifi: don't include iwl-dev.h from iwl-devtrace.h
[linux-2.6-block.git] / arch / ia64 / kernel / iosapic.c
CommitLineData
1da177e4
LT
1/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
46cba3dc
ST
12 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
1da177e4 24 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
46cba3dc
ST
25 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
1da177e4
LT
28 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
46cba3dc
ST
30 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
1da177e4 32 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
46cba3dc
ST
33 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
1da177e4 37 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
46cba3dc
ST
38 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
1da177e4 41 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
46cba3dc
ST
42 * Updated to work with irq migration necessary
43 * for CPU Hotplug
1da177e4
LT
44 */
45/*
46cba3dc
ST
46 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
1da177e4 48 *
46cba3dc
ST
49 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
1da177e4 53 *
46cba3dc
ST
54 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
1da177e4 60 *
46cba3dc
ST
61 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
1da177e4 64 *
46cba3dc
ST
65 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
1da177e4 71 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
7f30491c 72 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
1da177e4
LT
73 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
46cba3dc
ST
78 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
1da177e4 81 */
1da177e4
LT
82
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
89#include <linux/smp.h>
1da177e4 90#include <linux/string.h>
24eeb568 91#include <linux/bootmem.h>
1da177e4
LT
92
93#include <asm/delay.h>
94#include <asm/hw_irq.h>
95#include <asm/io.h>
96#include <asm/iosapic.h>
97#include <asm/machvec.h>
98#include <asm/processor.h>
99#include <asm/ptrace.h>
100#include <asm/system.h>
101
1da177e4
LT
102#undef DEBUG_INTERRUPT_ROUTING
103
104#ifdef DEBUG_INTERRUPT_ROUTING
105#define DBG(fmt...) printk(fmt)
106#else
107#define DBG(fmt...)
108#endif
109
46cba3dc
ST
110#define NR_PREALLOCATE_RTE_ENTRIES \
111 (PAGE_SIZE / sizeof(struct iosapic_rte_info))
24eeb568
KK
112#define RTE_PREALLOCATED (1)
113
1da177e4
LT
114static DEFINE_SPINLOCK(iosapic_lock);
115
46cba3dc
ST
116/*
117 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
118 * vector.
119 */
e1b30a39
YI
120
121#define NO_REF_RTE 0
122
c5e3f9e5
YI
123static struct iosapic {
124 char __iomem *addr; /* base address of IOSAPIC */
125 unsigned int gsi_base; /* GSI base */
126 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
127 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
128#ifdef CONFIG_NUMA
129 unsigned short node; /* numa node association via pxm */
130#endif
c1726d6f 131 spinlock_t lock; /* lock for indirect reg access */
c5e3f9e5 132} iosapic_lists[NR_IOSAPICS];
1da177e4 133
24eeb568 134struct iosapic_rte_info {
c5e3f9e5 135 struct list_head rte_list; /* RTEs sharing the same vector */
24eeb568
KK
136 char rte_index; /* IOSAPIC RTE index */
137 int refcnt; /* reference counter */
138 unsigned int flags; /* flags */
c5e3f9e5 139 struct iosapic *iosapic;
24eeb568
KK
140} ____cacheline_aligned;
141
142static struct iosapic_intr_info {
46cba3dc
ST
143 struct list_head rtes; /* RTEs using this vector (empty =>
144 * not an IOSAPIC interrupt) */
c4c376f7 145 int count; /* # of registered RTEs */
46cba3dc
ST
146 u32 low32; /* current value of low word of
147 * Redirection table entry */
24eeb568 148 unsigned int dest; /* destination CPU physical ID */
1da177e4 149 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
46cba3dc
ST
150 unsigned char polarity: 1; /* interrupt polarity
151 * (see iosapic.h) */
1da177e4 152 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
4bbdec7a 153} iosapic_intr_info[NR_IRQS];
1da177e4 154
0e888adc 155static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
1da177e4 156
24eeb568
KK
157static int iosapic_kmalloc_ok;
158static LIST_HEAD(free_rte_list);
1da177e4 159
c1726d6f
YI
160static inline void
161iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
162{
163 unsigned long flags;
164
165 spin_lock_irqsave(&iosapic->lock, flags);
166 __iosapic_write(iosapic->addr, reg, val);
167 spin_unlock_irqrestore(&iosapic->lock, flags);
168}
169
1da177e4
LT
170/*
171 * Find an IOSAPIC associated with a GSI
172 */
173static inline int
174find_iosapic (unsigned int gsi)
175{
176 int i;
177
0e888adc 178 for (i = 0; i < NR_IOSAPICS; i++) {
46cba3dc
ST
179 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
180 iosapic_lists[i].num_rte)
1da177e4
LT
181 return i;
182 }
183
184 return -1;
185}
186
4bbdec7a 187static inline int __gsi_to_irq(unsigned int gsi)
1da177e4 188{
4bbdec7a 189 int irq;
1da177e4 190 struct iosapic_intr_info *info;
24eeb568 191 struct iosapic_rte_info *rte;
1da177e4 192
4bbdec7a
YI
193 for (irq = 0; irq < NR_IRQS; irq++) {
194 info = &iosapic_intr_info[irq];
24eeb568 195 list_for_each_entry(rte, &info->rtes, rte_list)
c5e3f9e5 196 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
4bbdec7a
YI
197 return irq;
198 }
1da177e4
LT
199 return -1;
200}
201
1da177e4
LT
202int
203gsi_to_irq (unsigned int gsi)
204{
24eeb568
KK
205 unsigned long flags;
206 int irq;
4bbdec7a 207
24eeb568 208 spin_lock_irqsave(&iosapic_lock, flags);
4bbdec7a 209 irq = __gsi_to_irq(gsi);
24eeb568 210 spin_unlock_irqrestore(&iosapic_lock, flags);
24eeb568
KK
211 return irq;
212}
213
4bbdec7a 214static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
24eeb568
KK
215{
216 struct iosapic_rte_info *rte;
217
4bbdec7a 218 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
c5e3f9e5 219 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
24eeb568
KK
220 return rte;
221 return NULL;
1da177e4
LT
222}
223
224static void
4bbdec7a 225set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
1da177e4
LT
226{
227 unsigned long pol, trigger, dmode;
228 u32 low32, high32;
1da177e4
LT
229 int rte_index;
230 char redir;
24eeb568 231 struct iosapic_rte_info *rte;
4bbdec7a 232 ia64_vector vector = irq_to_vector(irq);
1da177e4
LT
233
234 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
235
4bbdec7a 236 rte = find_rte(irq, gsi);
24eeb568 237 if (!rte)
1da177e4
LT
238 return; /* not an IOSAPIC interrupt */
239
24eeb568 240 rte_index = rte->rte_index;
4bbdec7a
YI
241 pol = iosapic_intr_info[irq].polarity;
242 trigger = iosapic_intr_info[irq].trigger;
243 dmode = iosapic_intr_info[irq].dmode;
1da177e4
LT
244
245 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
246
247#ifdef CONFIG_SMP
4bbdec7a 248 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
1da177e4
LT
249#endif
250
251 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
252 (trigger << IOSAPIC_TRIGGER_SHIFT) |
253 (dmode << IOSAPIC_DELIVERY_SHIFT) |
254 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
255 vector);
256
257 /* dest contains both id and eid */
258 high32 = (dest << IOSAPIC_DEST_SHIFT);
259
c1726d6f
YI
260 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
261 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
4bbdec7a
YI
262 iosapic_intr_info[irq].low32 = low32;
263 iosapic_intr_info[irq].dest = dest;
1da177e4
LT
264}
265
266static void
46cba3dc 267nop (unsigned int irq)
1da177e4
LT
268{
269 /* do nothing... */
270}
271
a7956113
ZN
272
273#ifdef CONFIG_KEXEC
274void
275kexec_disable_iosapic(void)
276{
277 struct iosapic_intr_info *info;
278 struct iosapic_rte_info *rte;
4bbdec7a
YI
279 ia64_vector vec;
280 int irq;
281
282 for (irq = 0; irq < NR_IRQS; irq++) {
283 info = &iosapic_intr_info[irq];
284 vec = irq_to_vector(irq);
a7956113
ZN
285 list_for_each_entry(rte, &info->rtes,
286 rte_list) {
c1726d6f 287 iosapic_write(rte->iosapic,
a7956113
ZN
288 IOSAPIC_RTE_LOW(rte->rte_index),
289 IOSAPIC_MASK|vec);
c5e3f9e5 290 iosapic_eoi(rte->iosapic->addr, vec);
a7956113
ZN
291 }
292 }
293}
294#endif
295
1da177e4
LT
296static void
297mask_irq (unsigned int irq)
298{
1da177e4
LT
299 u32 low32;
300 int rte_index;
24eeb568 301 struct iosapic_rte_info *rte;
1da177e4 302
c4c376f7 303 if (!iosapic_intr_info[irq].count)
1da177e4
LT
304 return; /* not an IOSAPIC interrupt! */
305
e3a8f7b8 306 /* set only the mask bit */
4bbdec7a
YI
307 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
308 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
e3a8f7b8 309 rte_index = rte->rte_index;
c1726d6f 310 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
1da177e4 311 }
1da177e4
LT
312}
313
314static void
315unmask_irq (unsigned int irq)
316{
1da177e4
LT
317 u32 low32;
318 int rte_index;
24eeb568 319 struct iosapic_rte_info *rte;
1da177e4 320
c4c376f7 321 if (!iosapic_intr_info[irq].count)
1da177e4
LT
322 return; /* not an IOSAPIC interrupt! */
323
4bbdec7a
YI
324 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
325 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
e3a8f7b8 326 rte_index = rte->rte_index;
c1726d6f 327 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
1da177e4 328 }
1da177e4
LT
329}
330
331
d5dedd45 332static int
0de26520 333iosapic_set_affinity(unsigned int irq, const struct cpumask *mask)
1da177e4
LT
334{
335#ifdef CONFIG_SMP
1da177e4 336 u32 high32, low32;
0de26520 337 int cpu, dest, rte_index;
1da177e4 338 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
24eeb568 339 struct iosapic_rte_info *rte;
c1726d6f 340 struct iosapic *iosapic;
1da177e4
LT
341
342 irq &= (~IA64_IRQ_REDIRECTED);
1da177e4 343
0de26520
RR
344 cpu = cpumask_first_and(cpu_online_mask, mask);
345 if (cpu >= nr_cpu_ids)
d5dedd45 346 return -1;
1da177e4 347
0de26520 348 if (irq_prepare_move(irq, cpu))
d5dedd45 349 return -1;
cd378f18 350
0de26520 351 dest = cpu_physical_id(cpu);
1da177e4 352
c4c376f7 353 if (!iosapic_intr_info[irq].count)
d5dedd45 354 return -1; /* not an IOSAPIC interrupt */
1da177e4
LT
355
356 set_irq_affinity_info(irq, dest, redir);
357
358 /* dest contains both id and eid */
359 high32 = dest << IOSAPIC_DEST_SHIFT;
360
4bbdec7a 361 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
e3a8f7b8
YI
362 if (redir)
363 /* change delivery mode to lowest priority */
364 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
365 else
366 /* change delivery mode to fixed */
367 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
cd378f18
YI
368 low32 &= IOSAPIC_VECTOR_MASK;
369 low32 |= irq_to_vector(irq);
e3a8f7b8 370
4bbdec7a
YI
371 iosapic_intr_info[irq].low32 = low32;
372 iosapic_intr_info[irq].dest = dest;
373 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
c1726d6f 374 iosapic = rte->iosapic;
e3a8f7b8 375 rte_index = rte->rte_index;
c1726d6f
YI
376 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
377 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
1da177e4 378 }
d5dedd45 379
1da177e4 380#endif
d5dedd45 381 return 0;
1da177e4
LT
382}
383
384/*
385 * Handlers for level-triggered interrupts.
386 */
387
388static unsigned int
389iosapic_startup_level_irq (unsigned int irq)
390{
391 unmask_irq(irq);
392 return 0;
393}
394
395static void
396iosapic_end_level_irq (unsigned int irq)
397{
398 ia64_vector vec = irq_to_vector(irq);
24eeb568 399 struct iosapic_rte_info *rte;
cd378f18
YI
400 int do_unmask_irq = 0;
401
a6cd6322 402 irq_complete_move(irq);
cd378f18
YI
403 if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
404 do_unmask_irq = 1;
405 mask_irq(irq);
406 }
1da177e4 407
4bbdec7a 408 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
c5e3f9e5 409 iosapic_eoi(rte->iosapic->addr, vec);
cd378f18
YI
410
411 if (unlikely(do_unmask_irq)) {
412 move_masked_irq(irq);
413 unmask_irq(irq);
414 }
1da177e4
LT
415}
416
417#define iosapic_shutdown_level_irq mask_irq
418#define iosapic_enable_level_irq unmask_irq
419#define iosapic_disable_level_irq mask_irq
420#define iosapic_ack_level_irq nop
421
9e004ebd 422static struct irq_chip irq_type_iosapic_level = {
06344db3 423 .name = "IO-SAPIC-level",
1da177e4
LT
424 .startup = iosapic_startup_level_irq,
425 .shutdown = iosapic_shutdown_level_irq,
426 .enable = iosapic_enable_level_irq,
427 .disable = iosapic_disable_level_irq,
428 .ack = iosapic_ack_level_irq,
429 .end = iosapic_end_level_irq,
e253eb0c
KH
430 .mask = mask_irq,
431 .unmask = unmask_irq,
1da177e4
LT
432 .set_affinity = iosapic_set_affinity
433};
434
435/*
436 * Handlers for edge-triggered interrupts.
437 */
438
439static unsigned int
440iosapic_startup_edge_irq (unsigned int irq)
441{
442 unmask_irq(irq);
443 /*
444 * IOSAPIC simply drops interrupts pended while the
445 * corresponding pin was masked, so we can't know if an
446 * interrupt is pending already. Let's hope not...
447 */
448 return 0;
449}
450
451static void
452iosapic_ack_edge_irq (unsigned int irq)
453{
86bc3dfe 454 struct irq_desc *idesc = irq_desc + irq;
1da177e4 455
a6cd6322 456 irq_complete_move(irq);
41503def 457 move_native_irq(irq);
1da177e4
LT
458 /*
459 * Once we have recorded IRQ_PENDING already, we can mask the
460 * interrupt for real. This prevents IRQ storms from unhandled
461 * devices.
462 */
46cba3dc
ST
463 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
464 (IRQ_PENDING|IRQ_DISABLED))
1da177e4
LT
465 mask_irq(irq);
466}
467
468#define iosapic_enable_edge_irq unmask_irq
469#define iosapic_disable_edge_irq nop
470#define iosapic_end_edge_irq nop
471
9e004ebd 472static struct irq_chip irq_type_iosapic_edge = {
06344db3 473 .name = "IO-SAPIC-edge",
1da177e4
LT
474 .startup = iosapic_startup_edge_irq,
475 .shutdown = iosapic_disable_edge_irq,
476 .enable = iosapic_enable_edge_irq,
477 .disable = iosapic_disable_edge_irq,
478 .ack = iosapic_ack_edge_irq,
479 .end = iosapic_end_edge_irq,
e253eb0c
KH
480 .mask = mask_irq,
481 .unmask = unmask_irq,
1da177e4
LT
482 .set_affinity = iosapic_set_affinity
483};
484
9e004ebd 485static unsigned int
1da177e4
LT
486iosapic_version (char __iomem *addr)
487{
488 /*
489 * IOSAPIC Version Register return 32 bit structure like:
490 * {
491 * unsigned int version : 8;
492 * unsigned int reserved1 : 8;
493 * unsigned int max_redir : 8;
494 * unsigned int reserved2 : 8;
495 * }
496 */
c1726d6f 497 return __iosapic_read(addr, IOSAPIC_VERSION);
1da177e4
LT
498}
499
4bbdec7a 500static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
24eeb568 501{
4bbdec7a 502 int i, irq = -ENOSPC, min_count = -1;
24eeb568
KK
503 struct iosapic_intr_info *info;
504
505 /*
506 * shared vectors for edge-triggered interrupts are not
507 * supported yet
508 */
509 if (trigger == IOSAPIC_EDGE)
40598cbe 510 return -EINVAL;
24eeb568 511
5b592397 512 for (i = 0; i < NR_IRQS; i++) {
24eeb568
KK
513 info = &iosapic_intr_info[i];
514 if (info->trigger == trigger && info->polarity == pol &&
f8c087f3
YI
515 (info->dmode == IOSAPIC_FIXED ||
516 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
517 can_request_irq(i, IRQF_SHARED)) {
24eeb568 518 if (min_count == -1 || info->count < min_count) {
4bbdec7a 519 irq = i;
24eeb568
KK
520 min_count = info->count;
521 }
522 }
523 }
4bbdec7a 524 return irq;
24eeb568
KK
525}
526
1da177e4
LT
527/*
528 * if the given vector is already owned by other,
529 * assign a new vector for the other and make the vector available
530 */
531static void __init
4bbdec7a 532iosapic_reassign_vector (int irq)
1da177e4 533{
4bbdec7a 534 int new_irq;
1da177e4 535
c4c376f7 536 if (iosapic_intr_info[irq].count) {
4bbdec7a
YI
537 new_irq = create_irq();
538 if (new_irq < 0)
d4ed8084 539 panic("%s: out of interrupt vectors!\n", __func__);
46cba3dc 540 printk(KERN_INFO "Reassigning vector %d to %d\n",
4bbdec7a
YI
541 irq_to_vector(irq), irq_to_vector(new_irq));
542 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
1da177e4 543 sizeof(struct iosapic_intr_info));
4bbdec7a
YI
544 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
545 list_move(iosapic_intr_info[irq].rtes.next,
546 &iosapic_intr_info[new_irq].rtes);
547 memset(&iosapic_intr_info[irq], 0,
46cba3dc 548 sizeof(struct iosapic_intr_info));
4bbdec7a
YI
549 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
550 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
1da177e4
LT
551 }
552}
553
056e6d89 554static struct iosapic_rte_info * __init_refok iosapic_alloc_rte (void)
24eeb568
KK
555{
556 int i;
557 struct iosapic_rte_info *rte;
558 int preallocated = 0;
559
560 if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) {
46cba3dc
ST
561 rte = alloc_bootmem(sizeof(struct iosapic_rte_info) *
562 NR_PREALLOCATE_RTE_ENTRIES);
24eeb568
KK
563 for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++)
564 list_add(&rte->rte_list, &free_rte_list);
565 }
566
567 if (!list_empty(&free_rte_list)) {
46cba3dc
ST
568 rte = list_entry(free_rte_list.next, struct iosapic_rte_info,
569 rte_list);
24eeb568
KK
570 list_del(&rte->rte_list);
571 preallocated++;
572 } else {
573 rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC);
574 if (!rte)
575 return NULL;
576 }
577
578 memset(rte, 0, sizeof(struct iosapic_rte_info));
579 if (preallocated)
580 rte->flags |= RTE_PREALLOCATED;
581
582 return rte;
583}
584
4bbdec7a 585static inline int irq_is_shared (int irq)
24eeb568 586{
4bbdec7a 587 return (iosapic_intr_info[irq].count > 1);
24eeb568
KK
588}
589
33b39e84
IY
590struct irq_chip*
591ia64_native_iosapic_get_irq_chip(unsigned long trigger)
592{
593 if (trigger == IOSAPIC_EDGE)
594 return &irq_type_iosapic_edge;
595 else
596 return &irq_type_iosapic_level;
597}
598
14454a1b 599static int
4bbdec7a 600register_intr (unsigned int gsi, int irq, unsigned char delivery,
1da177e4
LT
601 unsigned long polarity, unsigned long trigger)
602{
86bc3dfe 603 struct irq_desc *idesc;
fb824f48 604 struct irq_chip *irq_type;
1da177e4 605 int index;
24eeb568 606 struct iosapic_rte_info *rte;
1da177e4
LT
607
608 index = find_iosapic(gsi);
609 if (index < 0) {
46cba3dc 610 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
d4ed8084 611 __func__, gsi);
14454a1b 612 return -ENODEV;
1da177e4
LT
613 }
614
4bbdec7a 615 rte = find_rte(irq, gsi);
24eeb568
KK
616 if (!rte) {
617 rte = iosapic_alloc_rte();
618 if (!rte) {
46cba3dc 619 printk(KERN_WARNING "%s: cannot allocate memory\n",
d4ed8084 620 __func__);
14454a1b 621 return -ENOMEM;
24eeb568
KK
622 }
623
c5e3f9e5
YI
624 rte->iosapic = &iosapic_lists[index];
625 rte->rte_index = gsi - rte->iosapic->gsi_base;
24eeb568 626 rte->refcnt++;
4bbdec7a
YI
627 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
628 iosapic_intr_info[irq].count++;
0e888adc 629 iosapic_lists[index].rtes_inuse++;
24eeb568 630 }
e1b30a39 631 else if (rte->refcnt == NO_REF_RTE) {
4bbdec7a 632 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
e1b30a39
YI
633 if (info->count > 0 &&
634 (info->trigger != trigger || info->polarity != polarity)){
46cba3dc
ST
635 printk (KERN_WARNING
636 "%s: cannot override the interrupt\n",
d4ed8084 637 __func__);
14454a1b 638 return -EINVAL;
24eeb568 639 }
e1b30a39
YI
640 rte->refcnt++;
641 iosapic_intr_info[irq].count++;
642 iosapic_lists[index].rtes_inuse++;
24eeb568
KK
643 }
644
4bbdec7a
YI
645 iosapic_intr_info[irq].polarity = polarity;
646 iosapic_intr_info[irq].dmode = delivery;
647 iosapic_intr_info[irq].trigger = trigger;
1da177e4 648
33b39e84 649 irq_type = iosapic_get_irq_chip(trigger);
1da177e4 650
4bbdec7a 651 idesc = irq_desc + irq;
33b39e84 652 if (irq_type != NULL && idesc->chip != irq_type) {
8a7c3cd3 653 if (idesc->chip != &no_irq_chip)
46cba3dc
ST
654 printk(KERN_WARNING
655 "%s: changing vector %d from %s to %s\n",
d4ed8084 656 __func__, irq_to_vector(irq),
351a5839 657 idesc->chip->name, irq_type->name);
d1bef4ed 658 idesc->chip = irq_type;
1da177e4 659 }
14454a1b 660 return 0;
1da177e4
LT
661}
662
663static unsigned int
4bbdec7a 664get_target_cpu (unsigned int gsi, int irq)
1da177e4
LT
665{
666#ifdef CONFIG_SMP
667 static int cpu = -1;
ff741906 668 extern int cpe_vector;
4994be1b 669 cpumask_t domain = irq_to_domain(irq);
1da177e4 670
24eeb568
KK
671 /*
672 * In case of vector shared by multiple RTEs, all RTEs that
673 * share the vector need to use the same destination CPU.
674 */
c4c376f7 675 if (iosapic_intr_info[irq].count)
4bbdec7a 676 return iosapic_intr_info[irq].dest;
24eeb568 677
1da177e4
LT
678 /*
679 * If the platform supports redirection via XTP, let it
680 * distribute interrupts.
681 */
682 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
683 return cpu_physical_id(smp_processor_id());
684
685 /*
686 * Some interrupts (ACPI SCI, for instance) are registered
687 * before the BSP is marked as online.
688 */
689 if (!cpu_online(smp_processor_id()))
690 return cpu_physical_id(smp_processor_id());
691
ff741906 692#ifdef CONFIG_ACPI
4bbdec7a 693 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
b88e9265 694 return get_cpei_target_cpu();
ff741906
AR
695#endif
696
1da177e4
LT
697#ifdef CONFIG_NUMA
698 {
699 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
fbb776c3 700 const struct cpumask *cpu_mask;
1da177e4
LT
701
702 iosapic_index = find_iosapic(gsi);
703 if (iosapic_index < 0 ||
704 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
705 goto skip_numa_setup;
706
fbb776c3
RR
707 cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node);
708 num_cpus = 0;
709 for_each_cpu_and(numa_cpu, cpu_mask, &domain) {
710 if (cpu_online(numa_cpu))
711 num_cpus++;
1da177e4
LT
712 }
713
1da177e4
LT
714 if (!num_cpus)
715 goto skip_numa_setup;
716
4bbdec7a
YI
717 /* Use irq assignment to distribute across cpus in node */
718 cpu_index = irq % num_cpus;
1da177e4 719
fbb776c3
RR
720 for_each_cpu_and(numa_cpu, cpu_mask, &domain)
721 if (cpu_online(numa_cpu) && i++ >= cpu_index)
722 break;
1da177e4 723
fbb776c3 724 if (numa_cpu < nr_cpu_ids)
1da177e4
LT
725 return cpu_physical_id(numa_cpu);
726 }
727skip_numa_setup:
728#endif
729 /*
730 * Otherwise, round-robin interrupt vectors across all the
731 * processors. (It'd be nice if we could be smarter in the
732 * case of NUMA.)
733 */
734 do {
fbb776c3 735 if (++cpu >= nr_cpu_ids)
1da177e4 736 cpu = 0;
4994be1b 737 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
1da177e4
LT
738
739 return cpu_physical_id(cpu);
46cba3dc 740#else /* CONFIG_SMP */
1da177e4
LT
741 return cpu_physical_id(smp_processor_id());
742#endif
743}
744
c9d059de
KK
745static inline unsigned char choose_dmode(void)
746{
747#ifdef CONFIG_SMP
748 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
749 return IOSAPIC_LOWEST_PRIORITY;
750#endif
751 return IOSAPIC_FIXED;
752}
753
1da177e4
LT
754/*
755 * ACPI can describe IOSAPIC interrupts via static tables and namespace
756 * methods. This provides an interface to register those interrupts and
757 * program the IOSAPIC RTE.
758 */
759int
760iosapic_register_intr (unsigned int gsi,
761 unsigned long polarity, unsigned long trigger)
762{
4bbdec7a 763 int irq, mask = 1, err;
1da177e4
LT
764 unsigned int dest;
765 unsigned long flags;
24eeb568
KK
766 struct iosapic_rte_info *rte;
767 u32 low32;
c9d059de 768 unsigned char dmode;
40598cbe 769
1da177e4
LT
770 /*
771 * If this GSI has already been registered (i.e., it's a
772 * shared interrupt, or we lost a race to register it),
773 * don't touch the RTE.
774 */
775 spin_lock_irqsave(&iosapic_lock, flags);
4bbdec7a
YI
776 irq = __gsi_to_irq(gsi);
777 if (irq > 0) {
778 rte = find_rte(irq, gsi);
e1b30a39
YI
779 if(iosapic_intr_info[irq].count == 0) {
780 assign_irq_vector(irq);
781 dynamic_irq_init(irq);
782 } else if (rte->refcnt != NO_REF_RTE) {
783 rte->refcnt++;
784 goto unlock_iosapic_lock;
785 }
786 } else
787 irq = create_irq();
24eeb568
KK
788
789 /* If vector is running out, we try to find a sharable vector */
eb21ab24 790 if (irq < 0) {
4bbdec7a
YI
791 irq = iosapic_find_sharable_irq(trigger, polarity);
792 if (irq < 0)
40598cbe 793 goto unlock_iosapic_lock;
4bbdec7a 794 }
1da177e4 795
239007b8 796 raw_spin_lock(&irq_desc[irq].lock);
4bbdec7a 797 dest = get_target_cpu(gsi, irq);
c9d059de
KK
798 dmode = choose_dmode();
799 err = register_intr(gsi, irq, dmode, polarity, trigger);
e3a8f7b8 800 if (err < 0) {
239007b8 801 raw_spin_unlock(&irq_desc[irq].lock);
4bbdec7a 802 irq = err;
224685c0 803 goto unlock_iosapic_lock;
1da177e4 804 }
e3a8f7b8
YI
805
806 /*
807 * If the vector is shared and already unmasked for other
808 * interrupt sources, don't mask it.
809 */
4bbdec7a
YI
810 low32 = iosapic_intr_info[irq].low32;
811 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
e3a8f7b8 812 mask = 0;
4bbdec7a 813 set_rte(gsi, irq, dest, mask);
1da177e4
LT
814
815 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
816 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
817 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
4bbdec7a 818 cpu_logical_id(dest), dest, irq_to_vector(irq));
224685c0 819
239007b8 820 raw_spin_unlock(&irq_desc[irq].lock);
40598cbe
YI
821 unlock_iosapic_lock:
822 spin_unlock_irqrestore(&iosapic_lock, flags);
4bbdec7a 823 return irq;
1da177e4
LT
824}
825
1da177e4
LT
826void
827iosapic_unregister_intr (unsigned int gsi)
828{
829 unsigned long flags;
4bbdec7a 830 int irq, index;
86bc3dfe 831 struct irq_desc *idesc;
24eeb568 832 u32 low32;
1da177e4 833 unsigned long trigger, polarity;
24eeb568
KK
834 unsigned int dest;
835 struct iosapic_rte_info *rte;
1da177e4
LT
836
837 /*
838 * If the irq associated with the gsi is not found,
839 * iosapic_unregister_intr() is unbalanced. We need to check
840 * this again after getting locks.
841 */
842 irq = gsi_to_irq(gsi);
843 if (irq < 0) {
46cba3dc
ST
844 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
845 gsi);
1da177e4
LT
846 WARN_ON(1);
847 return;
848 }
1da177e4 849
40598cbe 850 spin_lock_irqsave(&iosapic_lock, flags);
4bbdec7a 851 if ((rte = find_rte(irq, gsi)) == NULL) {
e3a8f7b8
YI
852 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
853 gsi);
854 WARN_ON(1);
855 goto out;
856 }
1da177e4 857
e3a8f7b8
YI
858 if (--rte->refcnt > 0)
859 goto out;
1da177e4 860
40598cbe 861 idesc = irq_desc + irq;
e1b30a39 862 rte->refcnt = NO_REF_RTE;
40598cbe 863
e3a8f7b8 864 /* Mask the interrupt */
4bbdec7a 865 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
c1726d6f 866 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
1da177e4 867
4bbdec7a 868 iosapic_intr_info[irq].count--;
e3a8f7b8
YI
869 index = find_iosapic(gsi);
870 iosapic_lists[index].rtes_inuse--;
871 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
24eeb568 872
4bbdec7a
YI
873 trigger = iosapic_intr_info[irq].trigger;
874 polarity = iosapic_intr_info[irq].polarity;
875 dest = iosapic_intr_info[irq].dest;
e3a8f7b8
YI
876 printk(KERN_INFO
877 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
878 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
879 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
4bbdec7a 880 cpu_logical_id(dest), dest, irq_to_vector(irq));
24eeb568 881
e1b30a39 882 if (iosapic_intr_info[irq].count == 0) {
451fe00c 883#ifdef CONFIG_SMP
e3a8f7b8 884 /* Clear affinity */
e65e49d0 885 cpumask_setall(idesc->affinity);
451fe00c 886#endif
e3a8f7b8 887 /* Clear the interrupt information */
e1b30a39
YI
888 iosapic_intr_info[irq].dest = 0;
889 iosapic_intr_info[irq].dmode = 0;
890 iosapic_intr_info[irq].polarity = 0;
891 iosapic_intr_info[irq].trigger = 0;
4bbdec7a 892 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
1da177e4 893
e1b30a39
YI
894 /* Destroy and reserve IRQ */
895 destroy_and_reserve_irq(irq);
1da177e4 896 }
24eeb568 897 out:
40598cbe 898 spin_unlock_irqrestore(&iosapic_lock, flags);
1da177e4 899}
1da177e4
LT
900
901/*
902 * ACPI calls this when it finds an entry for a platform interrupt.
1da177e4
LT
903 */
904int __init
905iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
906 int iosapic_vector, u16 eid, u16 id,
907 unsigned long polarity, unsigned long trigger)
908{
909 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
910 unsigned char delivery;
eb21ab24 911 int irq, vector, mask = 0;
1da177e4
LT
912 unsigned int dest = ((id << 8) | eid) & 0xffff;
913
914 switch (int_type) {
915 case ACPI_INTERRUPT_PMI:
e1b30a39 916 irq = vector = iosapic_vector;
4994be1b 917 bind_irq_vector(irq, vector, CPU_MASK_ALL);
1da177e4
LT
918 /*
919 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
920 * we need to make sure the vector is available
921 */
4bbdec7a 922 iosapic_reassign_vector(irq);
1da177e4
LT
923 delivery = IOSAPIC_PMI;
924 break;
925 case ACPI_INTERRUPT_INIT:
eb21ab24
YI
926 irq = create_irq();
927 if (irq < 0)
d4ed8084 928 panic("%s: out of interrupt vectors!\n", __func__);
eb21ab24 929 vector = irq_to_vector(irq);
1da177e4
LT
930 delivery = IOSAPIC_INIT;
931 break;
932 case ACPI_INTERRUPT_CPEI:
e1b30a39 933 irq = vector = IA64_CPE_VECTOR;
4994be1b 934 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
aa0ebec9 935 delivery = IOSAPIC_FIXED;
1da177e4
LT
936 mask = 1;
937 break;
938 default:
d4ed8084 939 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
46cba3dc 940 int_type);
1da177e4
LT
941 return -1;
942 }
943
4bbdec7a 944 register_intr(gsi, irq, delivery, polarity, trigger);
1da177e4 945
46cba3dc
ST
946 printk(KERN_INFO
947 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
948 " vector %d\n",
1da177e4
LT
949 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
950 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
951 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
952 cpu_logical_id(dest), dest, vector);
953
4bbdec7a 954 set_rte(gsi, irq, dest, mask);
1da177e4
LT
955 return vector;
956}
957
1da177e4
LT
958/*
959 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
1da177e4 960 */
0f7ac29e 961void __devinit
1da177e4
LT
962iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
963 unsigned long polarity,
964 unsigned long trigger)
965{
4bbdec7a 966 int vector, irq;
1da177e4 967 unsigned int dest = cpu_physical_id(smp_processor_id());
c9d059de 968 unsigned char dmode;
1da177e4 969
e1b30a39 970 irq = vector = isa_irq_to_vector(isa_irq);
4994be1b 971 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
c9d059de
KK
972 dmode = choose_dmode();
973 register_intr(gsi, irq, dmode, polarity, trigger);
1da177e4
LT
974
975 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
976 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
977 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
978 cpu_logical_id(dest), dest, vector);
979
4bbdec7a 980 set_rte(gsi, irq, dest, 1);
1da177e4
LT
981}
982
33b39e84
IY
983void __init
984ia64_native_iosapic_pcat_compat_init(void)
985{
986 if (pcat_compat) {
987 /*
988 * Disable the compatibility mode interrupts (8259 style),
989 * needs IN/OUT support enabled.
990 */
991 printk(KERN_INFO
992 "%s: Disabling PC-AT compatible 8259 interrupts\n",
993 __func__);
994 outb(0xff, 0xA1);
995 outb(0xff, 0x21);
996 }
997}
998
1da177e4
LT
999void __init
1000iosapic_system_init (int system_pcat_compat)
1001{
4bbdec7a 1002 int irq;
1da177e4 1003
4bbdec7a
YI
1004 for (irq = 0; irq < NR_IRQS; ++irq) {
1005 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
46cba3dc 1006 /* mark as unused */
4bbdec7a 1007 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
e1b30a39
YI
1008
1009 iosapic_intr_info[irq].count = 0;
24eeb568 1010 }
1da177e4
LT
1011
1012 pcat_compat = system_pcat_compat;
33b39e84
IY
1013 if (pcat_compat)
1014 iosapic_pcat_compat_init();
1da177e4
LT
1015}
1016
0e888adc
KK
1017static inline int
1018iosapic_alloc (void)
1019{
1020 int index;
1021
1022 for (index = 0; index < NR_IOSAPICS; index++)
1023 if (!iosapic_lists[index].addr)
1024 return index;
1025
d4ed8084 1026 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
0e888adc
KK
1027 return -1;
1028}
1029
1030static inline void
1031iosapic_free (int index)
1032{
1033 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
1034}
1035
1036static inline int
1037iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
1038{
1039 int index;
1040 unsigned int gsi_end, base, end;
1041
1042 /* check gsi range */
1043 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1044 for (index = 0; index < NR_IOSAPICS; index++) {
1045 if (!iosapic_lists[index].addr)
1046 continue;
1047
1048 base = iosapic_lists[index].gsi_base;
1049 end = base + iosapic_lists[index].num_rte - 1;
1050
e6d1ba5c 1051 if (gsi_end < base || end < gsi_base)
0e888adc
KK
1052 continue; /* OK */
1053
1054 return -EBUSY;
1055 }
1056 return 0;
1057}
1058
1059int __devinit
1da177e4
LT
1060iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1061{
0e888adc 1062 int num_rte, err, index;
1da177e4
LT
1063 unsigned int isa_irq, ver;
1064 char __iomem *addr;
0e888adc
KK
1065 unsigned long flags;
1066
1067 spin_lock_irqsave(&iosapic_lock, flags);
c1726d6f
YI
1068 index = find_iosapic(gsi_base);
1069 if (index >= 0) {
1070 spin_unlock_irqrestore(&iosapic_lock, flags);
1071 return -EBUSY;
1072 }
1073
e3a8f7b8 1074 addr = ioremap(phys_addr, 0);
e7369e01
RK
1075 if (addr == NULL) {
1076 spin_unlock_irqrestore(&iosapic_lock, flags);
1077 return -ENOMEM;
1078 }
e3a8f7b8 1079 ver = iosapic_version(addr);
e3a8f7b8
YI
1080 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1081 iounmap(addr);
1082 spin_unlock_irqrestore(&iosapic_lock, flags);
1083 return err;
1084 }
1da177e4 1085
e3a8f7b8
YI
1086 /*
1087 * The MAX_REDIR register holds the highest input pin number
1088 * (starting from 0). We add 1 so that we can use it for
1089 * number of pins (= RTEs)
1090 */
1091 num_rte = ((ver >> 16) & 0xff) + 1;
1da177e4 1092
e3a8f7b8
YI
1093 index = iosapic_alloc();
1094 iosapic_lists[index].addr = addr;
1095 iosapic_lists[index].gsi_base = gsi_base;
1096 iosapic_lists[index].num_rte = num_rte;
1da177e4 1097#ifdef CONFIG_NUMA
e3a8f7b8 1098 iosapic_lists[index].node = MAX_NUMNODES;
1da177e4 1099#endif
c1726d6f 1100 spin_lock_init(&iosapic_lists[index].lock);
0e888adc 1101 spin_unlock_irqrestore(&iosapic_lock, flags);
1da177e4
LT
1102
1103 if ((gsi_base == 0) && pcat_compat) {
1104 /*
46cba3dc
ST
1105 * Map the legacy ISA devices into the IOSAPIC data. Some of
1106 * these may get reprogrammed later on with data from the ACPI
1107 * Interrupt Source Override table.
1da177e4
LT
1108 */
1109 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
46cba3dc
ST
1110 iosapic_override_isa_irq(isa_irq, isa_irq,
1111 IOSAPIC_POL_HIGH,
1112 IOSAPIC_EDGE);
1da177e4 1113 }
0e888adc
KK
1114 return 0;
1115}
1116
1117#ifdef CONFIG_HOTPLUG
1118int
1119iosapic_remove (unsigned int gsi_base)
1120{
1121 int index, err = 0;
1122 unsigned long flags;
1123
1124 spin_lock_irqsave(&iosapic_lock, flags);
e3a8f7b8
YI
1125 index = find_iosapic(gsi_base);
1126 if (index < 0) {
1127 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
d4ed8084 1128 __func__, gsi_base);
e3a8f7b8
YI
1129 goto out;
1130 }
0e888adc 1131
e3a8f7b8
YI
1132 if (iosapic_lists[index].rtes_inuse) {
1133 err = -EBUSY;
1134 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
d4ed8084 1135 __func__, gsi_base);
e3a8f7b8 1136 goto out;
0e888adc 1137 }
e3a8f7b8
YI
1138
1139 iounmap(iosapic_lists[index].addr);
1140 iosapic_free(index);
0e888adc
KK
1141 out:
1142 spin_unlock_irqrestore(&iosapic_lock, flags);
1143 return err;
1da177e4 1144}
0e888adc 1145#endif /* CONFIG_HOTPLUG */
1da177e4
LT
1146
1147#ifdef CONFIG_NUMA
0e888adc 1148void __devinit
1da177e4
LT
1149map_iosapic_to_node(unsigned int gsi_base, int node)
1150{
1151 int index;
1152
1153 index = find_iosapic(gsi_base);
1154 if (index < 0) {
1155 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
d4ed8084 1156 __func__, gsi_base);
1da177e4
LT
1157 return;
1158 }
1159 iosapic_lists[index].node = node;
1160 return;
1161}
1162#endif
24eeb568
KK
1163
1164static int __init iosapic_enable_kmalloc (void)
1165{
1166 iosapic_kmalloc_ok = 1;
1167 return 0;
1168}
1169core_initcall (iosapic_enable_kmalloc);