arm64: KVM: Add access handler for PMINTENSET and PMINTENCLR register
[linux-block.git] / arch / arm64 / include / asm / kvm_host.h
CommitLineData
4f8d6632
MZ
1/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/include/asm/kvm_host.h:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef __ARM64_KVM_HOST_H__
23#define __ARM64_KVM_HOST_H__
24
65647300
PB
25#include <linux/types.h>
26#include <linux/kvm_types.h>
4f8d6632 27#include <asm/kvm.h>
3a3604bc 28#include <asm/kvm_asm.h>
4f8d6632 29#include <asm/kvm_mmio.h>
ad882137 30#include <asm/kvm_perf_event.h>
4f8d6632 31
c1426e4c
EA
32#define __KVM_HAVE_ARCH_INTC_INITIALIZED
33
4f8d6632
MZ
34#define KVM_USER_MEM_SLOTS 32
35#define KVM_PRIVATE_MEM_SLOTS 4
36#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
920552b2 37#define KVM_HALT_POLL_NS_DEFAULT 500000
4f8d6632
MZ
38
39#include <kvm/arm_vgic.h>
40#include <kvm/arm_arch_timer.h>
04fe4726 41#include <kvm/arm_pmu.h>
4f8d6632 42
ef748917
ML
43#define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
44
7d0f84aa 45#define KVM_VCPU_MAX_FEATURES 3
4f8d6632 46
6951e48b 47int __attribute_const__ kvm_target_cpu(void);
4f8d6632
MZ
48int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
49int kvm_arch_dev_ioctl_check_extension(long ext);
50
51struct kvm_arch {
52 /* The VMID generation used for the virt. memory system */
53 u64 vmid_gen;
54 u32 vmid;
55
56 /* 1-level 2nd stage table and lock */
57 spinlock_t pgd_lock;
58 pgd_t *pgd;
59
60 /* VTTBR value associated with above pgd and vmid */
61 u64 vttbr;
62
3caa2d8c
AP
63 /* The maximum number of vCPUs depends on the used GIC model */
64 int max_vcpus;
65
4f8d6632
MZ
66 /* Interrupt controller */
67 struct vgic_dist vgic;
68
69 /* Timer */
70 struct arch_timer_kvm timer;
71};
72
73#define KVM_NR_MEM_OBJS 40
74
75/*
76 * We don't want allocation failures within the mmu code, so we preallocate
77 * enough memory for a single page fault in a cache.
78 */
79struct kvm_mmu_memory_cache {
80 int nobjs;
81 void *objects[KVM_NR_MEM_OBJS];
82};
83
84struct kvm_vcpu_fault_info {
85 u32 esr_el2; /* Hyp Syndrom Register */
86 u64 far_el2; /* Hyp Fault Address Register */
87 u64 hpfar_el2; /* Hyp IPA Fault Address Register */
88};
89
9d8415d6
MZ
90/*
91 * 0 is reserved as an invalid value.
92 * Order should be kept in sync with the save/restore code.
93 */
94enum vcpu_sysreg {
95 __INVALID_SYSREG__,
96 MPIDR_EL1, /* MultiProcessor Affinity Register */
97 CSSELR_EL1, /* Cache Size Selection Register */
98 SCTLR_EL1, /* System Control Register */
99 ACTLR_EL1, /* Auxiliary Control Register */
100 CPACR_EL1, /* Coprocessor Access Control */
101 TTBR0_EL1, /* Translation Table Base Register 0 */
102 TTBR1_EL1, /* Translation Table Base Register 1 */
103 TCR_EL1, /* Translation Control Register */
104 ESR_EL1, /* Exception Syndrome Register */
105 AFSR0_EL1, /* Auxilary Fault Status Register 0 */
106 AFSR1_EL1, /* Auxilary Fault Status Register 1 */
107 FAR_EL1, /* Fault Address Register */
108 MAIR_EL1, /* Memory Attribute Indirection Register */
109 VBAR_EL1, /* Vector Base Address Register */
110 CONTEXTIDR_EL1, /* Context ID Register */
111 TPIDR_EL0, /* Thread ID, User R/W */
112 TPIDRRO_EL0, /* Thread ID, User R/O */
113 TPIDR_EL1, /* Thread ID, Privileged */
114 AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
115 CNTKCTL_EL1, /* Timer Control Register (EL1) */
116 PAR_EL1, /* Physical Address Register */
117 MDSCR_EL1, /* Monitor Debug System Control Register */
118 MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
119
ab946834
SZ
120 /* Performance Monitors Registers */
121 PMCR_EL0, /* Control Register */
3965c3ce 122 PMSELR_EL0, /* Event Counter Selection Register */
051ff581
SZ
123 PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
124 PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
125 PMCCNTR_EL0, /* Cycle Counter Register */
9feb21ac
SZ
126 PMEVTYPER0_EL0, /* Event Type Register (0-30) */
127 PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
128 PMCCFILTR_EL0, /* Cycle Count Filter Register */
96b0eebc 129 PMCNTENSET_EL0, /* Count Enable Set Register */
9db52c78 130 PMINTENSET_EL1, /* Interrupt Enable Set Register */
ab946834 131
9d8415d6
MZ
132 /* 32bit specific registers. Keep them at the end of the range */
133 DACR32_EL2, /* Domain Access Control Register */
134 IFSR32_EL2, /* Instruction Fault Status Register */
135 FPEXC32_EL2, /* Floating-Point Exception Control Register */
136 DBGVCR32_EL2, /* Debug Vector Catch Register */
137
138 NR_SYS_REGS /* Nothing after this line! */
139};
140
141/* 32bit mapping */
142#define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
143#define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
144#define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
145#define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
146#define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
147#define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
148#define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
149#define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
150#define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
151#define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
152#define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
153#define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
154#define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
155#define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
156#define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
157#define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
158#define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
159#define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
160#define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
161#define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
162#define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
163#define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
164#define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
165#define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
166#define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
167#define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
168#define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
169#define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
170#define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
171
172#define cp14_DBGDSCRext (MDSCR_EL1 * 2)
173#define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
174#define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
175#define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
176#define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
177#define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
178#define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
179
180#define NR_COPRO_REGS (NR_SYS_REGS * 2)
181
4f8d6632
MZ
182struct kvm_cpu_context {
183 struct kvm_regs gp_regs;
40033a61
MZ
184 union {
185 u64 sys_regs[NR_SYS_REGS];
72564016 186 u32 copro[NR_COPRO_REGS];
40033a61 187 };
4f8d6632
MZ
188};
189
190typedef struct kvm_cpu_context kvm_cpu_context_t;
191
192struct kvm_vcpu_arch {
193 struct kvm_cpu_context ctxt;
194
195 /* HYP configuration */
196 u64 hcr_el2;
56c7f5e7 197 u32 mdcr_el2;
4f8d6632
MZ
198
199 /* Exception Information */
200 struct kvm_vcpu_fault_info fault;
201
84e690bf 202 /* Guest debug state */
0c557ed4
MZ
203 u64 debug_flags;
204
84e690bf
AB
205 /*
206 * We maintain more than a single set of debug registers to support
207 * debugging the guest from the host and to maintain separate host and
208 * guest state during world switches. vcpu_debug_state are the debug
209 * registers of the vcpu as the guest sees them. host_debug_state are
834bf887
AB
210 * the host registers which are saved and restored during
211 * world switches. external_debug_state contains the debug
212 * values we want to debug the guest. This is set via the
213 * KVM_SET_GUEST_DEBUG ioctl.
84e690bf
AB
214 *
215 * debug_ptr points to the set of debug registers that should be loaded
216 * onto the hardware when running the guest.
217 */
218 struct kvm_guest_debug_arch *debug_ptr;
219 struct kvm_guest_debug_arch vcpu_debug_state;
834bf887 220 struct kvm_guest_debug_arch external_debug_state;
84e690bf 221
4f8d6632
MZ
222 /* Pointer to host CPU context */
223 kvm_cpu_context_t *host_cpu_context;
84e690bf 224 struct kvm_guest_debug_arch host_debug_state;
4f8d6632
MZ
225
226 /* VGIC state */
227 struct vgic_cpu vgic_cpu;
228 struct arch_timer_cpu timer_cpu;
04fe4726 229 struct kvm_pmu pmu;
4f8d6632
MZ
230
231 /*
232 * Anything that is not used directly from assembly code goes
233 * here.
234 */
4f8d6632 235
337b99bf
AB
236 /*
237 * Guest registers we preserve during guest debugging.
238 *
239 * These shadow registers are updated by the kvm_handle_sys_reg
240 * trap handler if the guest accesses or updates them while we
241 * are using guest debug.
242 */
243 struct {
244 u32 mdscr_el1;
245 } guest_debug_preserved;
246
3781528e
EA
247 /* vcpu power-off state */
248 bool power_off;
4f8d6632 249
3b92830a
EA
250 /* Don't run the guest (internal implementation need) */
251 bool pause;
252
4f8d6632
MZ
253 /* IO related fields */
254 struct kvm_decode mmio_decode;
255
256 /* Interrupt related fields */
257 u64 irq_lines; /* IRQ and FIQ levels */
258
259 /* Cache some mmu pages needed inside spinlock regions */
260 struct kvm_mmu_memory_cache mmu_page_cache;
261
262 /* Target CPU and feature flags */
6c8c0c4d 263 int target;
4f8d6632
MZ
264 DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
265
266 /* Detect first run of a vcpu */
267 bool has_run_once;
268};
269
270#define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs)
271#define vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)])
72564016
MZ
272/*
273 * CP14 and CP15 live in the same array, as they are backed by the
274 * same system registers.
275 */
276#define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)])
277#define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)])
4f8d6632 278
f0a3eaff 279#ifdef CONFIG_CPU_BIG_ENDIAN
dedf97e8
MZ
280#define vcpu_cp15_64_high(v,r) vcpu_cp15((v),(r))
281#define vcpu_cp15_64_low(v,r) vcpu_cp15((v),(r) + 1)
f0a3eaff 282#else
dedf97e8
MZ
283#define vcpu_cp15_64_high(v,r) vcpu_cp15((v),(r) + 1)
284#define vcpu_cp15_64_low(v,r) vcpu_cp15((v),(r))
f0a3eaff
VK
285#endif
286
4f8d6632
MZ
287struct kvm_vm_stat {
288 u32 remote_tlb_flush;
289};
290
291struct kvm_vcpu_stat {
f7819512 292 u32 halt_successful_poll;
62bea5bf 293 u32 halt_attempted_poll;
4f8d6632 294 u32 halt_wakeup;
b19e6892
AT
295 u32 hvc_exit_stat;
296 u64 wfe_exit_stat;
297 u64 wfi_exit_stat;
298 u64 mmio_exit_user;
299 u64 mmio_exit_kernel;
300 u64 exits;
4f8d6632
MZ
301};
302
473bdc0e 303int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
4f8d6632
MZ
304unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
305int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
4f8d6632
MZ
306int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
307int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
308
309#define KVM_ARCH_WANT_MMU_NOTIFIER
4f8d6632
MZ
310int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
311int kvm_unmap_hva_range(struct kvm *kvm,
312 unsigned long start, unsigned long end);
313void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
35307b9a
MZ
314int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
315int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
4f8d6632
MZ
316
317/* We do not have shadow page tables, hence the empty hooks */
fe71557a
TC
318static inline void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
319 unsigned long address)
320{
321}
322
4f8d6632 323struct kvm_vcpu *kvm_arm_get_running_vcpu(void);
4000be42 324struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void);
4f8d6632
MZ
325
326u64 kvm_call_hyp(void *hypfn, ...);
cf5d3188 327void force_vm_exit(const cpumask_t *mask);
8199ed0e 328void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
4f8d6632
MZ
329
330int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
331 int exception_index);
332
333int kvm_perf_init(void);
334int kvm_perf_teardown(void);
335
4429fc64
AP
336struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
337
092bd143
MZ
338static inline void __cpu_init_hyp_mode(phys_addr_t boot_pgd_ptr,
339 phys_addr_t pgd_ptr,
340 unsigned long hyp_stack_ptr,
341 unsigned long vector_ptr)
342{
343 /*
344 * Call initialization code, and switch to the full blown
345 * HYP code.
346 */
347 kvm_call_hyp((void *)boot_pgd_ptr, pgd_ptr,
348 hyp_stack_ptr, vector_ptr);
349}
350
13a34e06 351static inline void kvm_arch_hardware_disable(void) {}
0865e636
RK
352static inline void kvm_arch_hardware_unsetup(void) {}
353static inline void kvm_arch_sync_events(struct kvm *kvm) {}
354static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
355static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
356
56c7f5e7
AB
357void kvm_arm_init_debug(void);
358void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
359void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
84e690bf 360void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
56c7f5e7 361
21a4179c
MZ
362/* #define kvm_call_hyp(f, ...) __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__) */
363
364static inline void __cpu_init_stage2(void)
365{
366 kvm_call_hyp(__init_stage2_translation);
367}
368
4f8d6632 369#endif /* __ARM64_KVM_HOST_H__ */