dma-mapping: move the remap helpers to a separate file
[linux-block.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
5f1ae4eb 5 select ACPI_GTDT if ACPI
c6bb8f89 6 select ACPI_IORT if ACPI
6933de0c 7 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
0cb0786b 8 select ACPI_MCFG if ACPI
888125a7 9 select ACPI_SPCR_TABLE if ACPI
0ce82232 10 select ACPI_PPTT if ACPI
1d8f51d4 11 select ARCH_CLOCKSOURCE_DATA
ec6d06ef 12 select ARCH_HAS_DEBUG_VIRTUAL
21266be9 13 select ARCH_HAS_DEVMEM_IS_ALLOWED
886643b7
CH
14 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
38b04a74 16 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
2b68f6ca 17 select ARCH_HAS_ELF_RANDOMIZE
e75bef2a 18 select ARCH_HAS_FAST_MULTIPLIER
6974f0c4 19 select ARCH_HAS_FORTIFY_SOURCE
957e3fac 20 select ARCH_HAS_GCOV_PROFILE_ALL
e1073d1e 21 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
5e4c7549 22 select ARCH_HAS_KCOV
f1e3a12b 23 select ARCH_HAS_MEMBARRIER_SYNC_CORE
3010a5ea 24 select ARCH_HAS_PTE_SPECIAL
d2852a22 25 select ARCH_HAS_SET_MEMORY
308c09f1 26 select ARCH_HAS_SG_CHAIN
ad21fc4f
LA
27 select ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_HAS_STRICT_MODULE_RWX
886643b7
CH
29 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30 select ARCH_HAS_SYNC_DMA_FOR_CPU
4378a7d4 31 select ARCH_HAS_SYSCALL_WRAPPER
1f85008e 32 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
396a5d4a 33 select ARCH_HAVE_NMI_SAFE_CMPXCHG
087133ac
WD
34 select ARCH_INLINE_READ_LOCK if !PREEMPT
35 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
39 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
42 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
43 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
44 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
46 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
47 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
48 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
5d168964
WD
50 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
51 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
52 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
53 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
54 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
56 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
57 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
58 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
c63c8700 60 select ARCH_USE_CMPXCHG_LOCKREF
087133ac 61 select ARCH_USE_QUEUED_RWLOCKS
c1109047 62 select ARCH_USE_QUEUED_SPINLOCKS
c484f256 63 select ARCH_SUPPORTS_MEMORY_FAILURE
4badad35 64 select ARCH_SUPPORTS_ATOMIC_RMW
f3a53f7b 65 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
56166230 66 select ARCH_SUPPORTS_NUMA_BALANCING
6212a512 67 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 68 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 69 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 70 select ARM_AMBA
1aee5d7a 71 select ARM_ARCH_TIMER
c4188edc 72 select ARM_GIC
875cbf3e 73 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 74 select ARM_GIC_V2M if PCI
021f6537 75 select ARM_GIC_V3
3ee80364 76 select ARM_GIC_V3_ITS if PCI
bff60792 77 select ARM_PSCI_FW
adace895 78 select BUILDTIME_EXTABLE_SORT
db2789b5 79 select CLONE_BACKWARDS
7ca2ef33 80 select COMMON_CLK
166936ba 81 select CPU_PM if (SUSPEND || CPU_IDLE)
7481cddf 82 select CRC32
7bc13fd3 83 select DCACHE_WORD_ACCESS
0d8488ac 84 select DMA_DIRECT_OPS
f0edfea8 85 select DMA_REMAP
ef37566c 86 select EDAC_SUPPORT
2f34f173 87 select FRAME_POINTER
d4932f9e 88 select GENERIC_ALLOCATOR
2ef7a295 89 select GENERIC_ARCH_TOPOLOGY
8c2c3df3 90 select GENERIC_CLOCKEVENTS
4b3dc967 91 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 92 select GENERIC_CPU_AUTOPROBE
bf4b558e 93 select GENERIC_EARLY_IOREMAP
2314ee4d 94 select GENERIC_IDLE_POLL_SETUP
78ae2e1c 95 select GENERIC_IRQ_MULTI_HANDLER
8c2c3df3
CM
96 select GENERIC_IRQ_PROBE
97 select GENERIC_IRQ_SHOW
6544e67b 98 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 99 select GENERIC_PCI_IOMAP
65cd4f6c 100 select GENERIC_SCHED_CLOCK
8c2c3df3 101 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
102 select GENERIC_STRNCPY_FROM_USER
103 select GENERIC_STRNLEN_USER
8c2c3df3 104 select GENERIC_TIME_VSYSCALL
a1ddc74a 105 select HANDLE_DOMAIN_IRQ
8c2c3df3 106 select HARDIRQS_SW_RESEND
9f9a35a7 107 select HAVE_ACPI_APEI if (ACPI && EFI)
5284e1b4 108 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 109 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 110 select HAVE_ARCH_BITREVERSE
324420bf 111 select HAVE_ARCH_HUGE_VMAP
9732cafd 112 select HAVE_ARCH_JUMP_LABEL
c296146c 113 select HAVE_ARCH_JUMP_LABEL_RELATIVE
e17d8025 114 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 115 select HAVE_ARCH_KGDB
8f0d3aa9
DC
116 select HAVE_ARCH_MMAP_RND_BITS
117 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
271ca788 118 select HAVE_ARCH_PREL32_RELOCATIONS
a1ae65b2 119 select HAVE_ARCH_SECCOMP_FILTER
0b3e3366 120 select HAVE_ARCH_STACKLEAK
9e8084d3 121 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
8c2c3df3 122 select HAVE_ARCH_TRACEHOOK
8ee70879 123 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
e3067861 124 select HAVE_ARCH_VMAP_STACK
8ee70879 125 select HAVE_ARM_SMCCC
6077776b 126 select HAVE_EBPF_JIT
af64d2aa 127 select HAVE_C_RECORDMCOUNT
5284e1b4 128 select HAVE_CMPXCHG_DOUBLE
95eff6b2 129 select HAVE_CMPXCHG_LOCAL
8ee70879 130 select HAVE_CONTEXT_TRACKING
9b2a60c4 131 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 132 select HAVE_DEBUG_KMEMLEAK
6ac2104d 133 select HAVE_DMA_CONTIGUOUS
bd7d38db 134 select HAVE_DYNAMIC_FTRACE
50afc33a 135 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 136 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
137 select HAVE_FUNCTION_TRACER
138 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 139 select HAVE_GCC_PLUGINS
8c2c3df3 140 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 141 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 142 select HAVE_IRQ_TIME_ACCOUNTING
1a2db300 143 select HAVE_MEMBLOCK_NODE_MAP if NUMA
396a5d4a 144 select HAVE_NMI
55834a77 145 select HAVE_PATA_PLATFORM
8c2c3df3 146 select HAVE_PERF_EVENTS
2ee0d7fd
JP
147 select HAVE_PERF_REGS
148 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 149 select HAVE_REGS_AND_STACK_ACCESS_API
5e5f6dc1 150 select HAVE_RCU_TABLE_FREE
ace8cb75 151 select HAVE_RCU_TABLE_INVALIDATE
409d5db4 152 select HAVE_RSEQ
d148eac0 153 select HAVE_STACKPROTECTOR
055b1212 154 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 155 select HAVE_KPROBES
cd1ee3b1 156 select HAVE_KRETPROBES
876945db 157 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 158 select IRQ_DOMAIN
e8557d1f 159 select IRQ_FORCED_THREADING
fea2acaa 160 select MODULES_USE_ELF_RELA
667b24d0 161 select MULTI_IRQ_HANDLER
f616ab59 162 select NEED_DMA_MAP_STATE
86596f0a 163 select NEED_SG_DMA_LENGTH
8c2c3df3
CM
164 select OF
165 select OF_EARLY_FLATTREE
9bf14b7c 166 select OF_RESERVED_MEM
0cb0786b 167 select PCI_ECAM if ACPI
aa1e8ec1
CM
168 select POWER_RESET
169 select POWER_SUPPLY
4adcec11 170 select REFCOUNT_FULL
8c2c3df3 171 select SPARSE_IRQ
09230cbc 172 select SWIOTLB
7ac57a89 173 select SYSCTL_EXCEPTION_TRACE
c02433dd 174 select THREAD_INFO_IN_TASK
8c2c3df3
CM
175 help
176 ARM 64-bit (AArch64) Linux support.
177
178config 64BIT
179 def_bool y
180
8c2c3df3
CM
181config MMU
182 def_bool y
183
030c4d24
MR
184config ARM64_PAGE_SHIFT
185 int
186 default 16 if ARM64_64K_PAGES
187 default 14 if ARM64_16K_PAGES
188 default 12
189
190config ARM64_CONT_SHIFT
191 int
192 default 5 if ARM64_64K_PAGES
193 default 7 if ARM64_16K_PAGES
194 default 4
195
8f0d3aa9
DC
196config ARCH_MMAP_RND_BITS_MIN
197 default 14 if ARM64_64K_PAGES
198 default 16 if ARM64_16K_PAGES
199 default 18
200
201# max bits determined by the following formula:
202# VA_BITS - PAGE_SHIFT - 3
203config ARCH_MMAP_RND_BITS_MAX
204 default 19 if ARM64_VA_BITS=36
205 default 24 if ARM64_VA_BITS=39
206 default 27 if ARM64_VA_BITS=42
207 default 30 if ARM64_VA_BITS=47
208 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
209 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
210 default 33 if ARM64_VA_BITS=48
211 default 14 if ARM64_64K_PAGES
212 default 16 if ARM64_16K_PAGES
213 default 18
214
215config ARCH_MMAP_RND_COMPAT_BITS_MIN
216 default 7 if ARM64_64K_PAGES
217 default 9 if ARM64_16K_PAGES
218 default 11
219
220config ARCH_MMAP_RND_COMPAT_BITS_MAX
221 default 16
222
ce816fa8 223config NO_IOPORT_MAP
d1e6dc91 224 def_bool y if !PCI
8c2c3df3
CM
225
226config STACKTRACE_SUPPORT
227 def_bool y
228
bf0c4e04
JVS
229config ILLEGAL_POINTER_VALUE
230 hex
231 default 0xdead000000000000
232
8c2c3df3
CM
233config LOCKDEP_SUPPORT
234 def_bool y
235
236config TRACE_IRQFLAGS_SUPPORT
237 def_bool y
238
c209f799 239config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
240 def_bool y
241
9fb7410f
DM
242config GENERIC_BUG
243 def_bool y
244 depends on BUG
245
246config GENERIC_BUG_RELATIVE_POINTERS
247 def_bool y
248 depends on GENERIC_BUG
249
8c2c3df3
CM
250config GENERIC_HWEIGHT
251 def_bool y
252
253config GENERIC_CSUM
254 def_bool y
255
256config GENERIC_CALIBRATE_DELAY
257 def_bool y
258
ad67f5a6 259config ZONE_DMA32
8c2c3df3
CM
260 def_bool y
261
e585513b 262config HAVE_GENERIC_GUP
29e56940
SC
263 def_bool y
264
4b3dc967
WD
265config SMP
266 def_bool y
267
4cfb3613
AB
268config KERNEL_MODE_NEON
269 def_bool y
270
92cc15fc
RH
271config FIX_EARLYCON_MEM
272 def_bool y
273
9f25e6ad
KS
274config PGTABLE_LEVELS
275 int
21539939 276 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
277 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
278 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
279 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
280 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
281 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 282
9842ceae
PA
283config ARCH_SUPPORTS_UPROBES
284 def_bool y
285
8f360948
AB
286config ARCH_PROC_KCORE_TEXT
287 def_bool y
288
6a377491 289source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
290
291menu "Bus support"
292
d1e6dc91
LD
293config PCI
294 bool "PCI support"
295 help
296 This feature enables support for PCI bus system. If you say Y
297 here, the kernel will include drivers and infrastructure code
298 to support PCI bus devices.
299
300config PCI_DOMAINS
301 def_bool PCI
302
303config PCI_DOMAINS_GENERIC
304 def_bool PCI
305
306config PCI_SYSCALL
307 def_bool PCI
308
309source "drivers/pci/Kconfig"
d1e6dc91 310
8c2c3df3
CM
311endmenu
312
313menu "Kernel Features"
314
c0a01b84
AP
315menu "ARM errata workarounds via the alternatives framework"
316
317config ARM64_ERRATUM_826319
318 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
319 default y
320 help
321 This option adds an alternative code sequence to work around ARM
322 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
323 AXI master interface and an L2 cache.
324
325 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
326 and is unable to accept a certain write via this interface, it will
327 not progress on read data presented on the read data channel and the
328 system can deadlock.
329
330 The workaround promotes data cache clean instructions to
331 data cache clean-and-invalidate.
332 Please note that this does not necessarily enable the workaround,
333 as it depends on the alternative framework, which will only patch
334 the kernel if an affected CPU is detected.
335
336 If unsure, say Y.
337
338config ARM64_ERRATUM_827319
339 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
340 default y
341 help
342 This option adds an alternative code sequence to work around ARM
343 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
344 master interface and an L2 cache.
345
346 Under certain conditions this erratum can cause a clean line eviction
347 to occur at the same time as another transaction to the same address
348 on the AMBA 5 CHI interface, which can cause data corruption if the
349 interconnect reorders the two transactions.
350
351 The workaround promotes data cache clean instructions to
352 data cache clean-and-invalidate.
353 Please note that this does not necessarily enable the workaround,
354 as it depends on the alternative framework, which will only patch
355 the kernel if an affected CPU is detected.
356
357 If unsure, say Y.
358
359config ARM64_ERRATUM_824069
360 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
361 default y
362 help
363 This option adds an alternative code sequence to work around ARM
364 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
365 to a coherent interconnect.
366
367 If a Cortex-A53 processor is executing a store or prefetch for
368 write instruction at the same time as a processor in another
369 cluster is executing a cache maintenance operation to the same
370 address, then this erratum might cause a clean cache line to be
371 incorrectly marked as dirty.
372
373 The workaround promotes data cache clean instructions to
374 data cache clean-and-invalidate.
375 Please note that this option does not necessarily enable the
376 workaround, as it depends on the alternative framework, which will
377 only patch the kernel if an affected CPU is detected.
378
379 If unsure, say Y.
380
381config ARM64_ERRATUM_819472
382 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
383 default y
384 help
385 This option adds an alternative code sequence to work around ARM
386 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
387 present when it is connected to a coherent interconnect.
388
389 If the processor is executing a load and store exclusive sequence at
390 the same time as a processor in another cluster is executing a cache
391 maintenance operation to the same address, then this erratum might
392 cause data corruption.
393
394 The workaround promotes data cache clean instructions to
395 data cache clean-and-invalidate.
396 Please note that this does not necessarily enable the workaround,
397 as it depends on the alternative framework, which will only patch
398 the kernel if an affected CPU is detected.
399
400 If unsure, say Y.
401
402config ARM64_ERRATUM_832075
403 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
404 default y
405 help
406 This option adds an alternative code sequence to work around ARM
407 erratum 832075 on Cortex-A57 parts up to r1p2.
408
409 Affected Cortex-A57 parts might deadlock when exclusive load/store
410 instructions to Write-Back memory are mixed with Device loads.
411
412 The workaround is to promote device loads to use Load-Acquire
413 semantics.
414 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
415 as it depends on the alternative framework, which will only patch
416 the kernel if an affected CPU is detected.
417
418 If unsure, say Y.
419
420config ARM64_ERRATUM_834220
421 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
422 depends on KVM
423 default y
424 help
425 This option adds an alternative code sequence to work around ARM
426 erratum 834220 on Cortex-A57 parts up to r1p2.
427
428 Affected Cortex-A57 parts might report a Stage 2 translation
429 fault as the result of a Stage 1 fault for load crossing a
430 page boundary when there is a permission or device memory
431 alignment fault at Stage 1 and a translation fault at Stage 2.
432
433 The workaround is to verify that the Stage 1 translation
434 doesn't generate a fault before handling the Stage 2 fault.
435 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
436 as it depends on the alternative framework, which will only patch
437 the kernel if an affected CPU is detected.
438
439 If unsure, say Y.
440
905e8c5d
WD
441config ARM64_ERRATUM_845719
442 bool "Cortex-A53: 845719: a load might read incorrect data"
443 depends on COMPAT
444 default y
445 help
446 This option adds an alternative code sequence to work around ARM
447 erratum 845719 on Cortex-A53 parts up to r0p4.
448
449 When running a compat (AArch32) userspace on an affected Cortex-A53
450 part, a load at EL0 from a virtual address that matches the bottom 32
451 bits of the virtual address used by a recent load at (AArch64) EL1
452 might return incorrect data.
453
454 The workaround is to write the contextidr_el1 register on exception
455 return to a 32-bit task.
456 Please note that this does not necessarily enable the workaround,
457 as it depends on the alternative framework, which will only patch
458 the kernel if an affected CPU is detected.
459
460 If unsure, say Y.
461
df057cc7
WD
462config ARM64_ERRATUM_843419
463 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 464 default y
a257e025 465 select ARM64_MODULE_PLTS if MODULES
df057cc7 466 help
6ffe9923 467 This option links the kernel with '--fix-cortex-a53-843419' and
a257e025
AB
468 enables PLT support to replace certain ADRP instructions, which can
469 cause subsequent memory accesses to use an incorrect address on
470 Cortex-A53 parts up to r0p4.
df057cc7
WD
471
472 If unsure, say Y.
473
ece1397c
SP
474config ARM64_ERRATUM_1024718
475 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
476 default y
477 help
478 This option adds work around for Arm Cortex-A55 Erratum 1024718.
479
480 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
481 update of the hardware dirty bit when the DBM/AP bits are updated
482 without a break-before-make. The work around is to disable the usage
483 of hardware DBM locally on the affected cores. CPUs not affected by
484 erratum will continue to use the feature.
df057cc7
WD
485
486 If unsure, say Y.
487
95b861a4
MZ
488config ARM64_ERRATUM_1188873
489 bool "Cortex-A76: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
490 default y
040f3401 491 select ARM_ARCH_TIMER_OOL_WORKAROUND
95b861a4
MZ
492 help
493 This option adds work arounds for ARM Cortex-A76 erratum 1188873
494
495 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could cause
496 register corruption when accessing the timer registers from
497 AArch32 userspace.
498
499 If unsure, say Y.
500
94100970
RR
501config CAVIUM_ERRATUM_22375
502 bool "Cavium erratum 22375, 24313"
503 default y
504 help
505 Enable workaround for erratum 22375, 24313.
506
507 This implements two gicv3-its errata workarounds for ThunderX. Both
508 with small impact affecting only ITS table allocation.
509
510 erratum 22375: only alloc 8MB table size
511 erratum 24313: ignore memory access type
512
513 The fixes are in ITS initialization and basically ignore memory access
514 type and table size provided by the TYPER and BASER registers.
515
516 If unsure, say Y.
517
fbf8f40e
GK
518config CAVIUM_ERRATUM_23144
519 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
520 depends on NUMA
521 default y
522 help
523 ITS SYNC command hang for cross node io and collections/cpu mapping.
524
525 If unsure, say Y.
526
6d4e11c5
RR
527config CAVIUM_ERRATUM_23154
528 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
529 default y
530 help
531 The gicv3 of ThunderX requires a modified version for
532 reading the IAR status to ensure data synchronization
533 (access to icc_iar1_el1 is not sync'ed before and after).
534
535 If unsure, say Y.
536
104a0c02
AP
537config CAVIUM_ERRATUM_27456
538 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
539 default y
540 help
541 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
542 instructions may cause the icache to become corrupted if it
543 contains data for a non-current ASID. The fix is to
544 invalidate the icache when changing the mm context.
545
546 If unsure, say Y.
547
690a3415
DD
548config CAVIUM_ERRATUM_30115
549 bool "Cavium erratum 30115: Guest may disable interrupts in host"
550 default y
551 help
552 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
553 1.2, and T83 Pass 1.0, KVM guest execution may disable
554 interrupts in host. Trapping both GICv3 group-0 and group-1
555 accesses sidesteps the issue.
556
557 If unsure, say Y.
558
38fd94b0
CC
559config QCOM_FALKOR_ERRATUM_1003
560 bool "Falkor E1003: Incorrect translation due to ASID change"
561 default y
38fd94b0
CC
562 help
563 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
d1777e68
WD
564 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
565 in TTBR1_EL1, this situation only occurs in the entry trampoline and
566 then only for entries in the walk cache, since the leaf translation
567 is unchanged. Work around the erratum by invalidating the walk cache
568 entries for the trampoline before entering the kernel proper.
38fd94b0 569
d9ff80f8
CC
570config QCOM_FALKOR_ERRATUM_1009
571 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
572 default y
573 help
574 On Falkor v1, the CPU may prematurely complete a DSB following a
575 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
576 one more time to fix the issue.
577
578 If unsure, say Y.
579
90922a2d
SD
580config QCOM_QDF2400_ERRATUM_0065
581 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
582 default y
583 help
584 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
585 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
586 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
587
588 If unsure, say Y.
589
558b0165
AB
590config SOCIONEXT_SYNQUACER_PREITS
591 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
592 default y
593 help
594 Socionext Synquacer SoCs implement a separate h/w block to generate
595 MSI doorbell writes with non-zero values for the device ID.
596
5c9a882e
MZ
597 If unsure, say Y.
598
599config HISILICON_ERRATUM_161600802
600 bool "Hip07 161600802: Erroneous redistributor VLPI base"
601 default y
602 help
603 The HiSilicon Hip07 SoC usees the wrong redistributor base
604 when issued ITS commands such as VMOVP and VMAPP, and requires
605 a 128kB offset to be applied to the target address in this commands.
606
558b0165 607 If unsure, say Y.
932b50c7
SD
608
609config QCOM_FALKOR_ERRATUM_E1041
610 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
611 default y
612 help
613 Falkor CPU may speculatively fetch instructions from an improper
614 memory location when MMU translation is changed from SCTLR_ELn[M]=1
615 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
616
617 If unsure, say Y.
618
c0a01b84
AP
619endmenu
620
621
e41ceed0
JL
622choice
623 prompt "Page size"
624 default ARM64_4K_PAGES
625 help
626 Page size (translation granule) configuration.
627
628config ARM64_4K_PAGES
629 bool "4KB"
630 help
631 This feature enables 4KB pages support.
632
44eaacf1
SP
633config ARM64_16K_PAGES
634 bool "16KB"
635 help
636 The system will use 16KB pages support. AArch32 emulation
637 requires applications compiled with 16K (or a multiple of 16K)
638 aligned segments.
639
8c2c3df3 640config ARM64_64K_PAGES
e41ceed0 641 bool "64KB"
8c2c3df3
CM
642 help
643 This feature enables 64KB pages support (4KB by default)
644 allowing only two levels of page tables and faster TLB
db488be3
SP
645 look-up. AArch32 emulation requires applications compiled
646 with 64K aligned segments.
8c2c3df3 647
e41ceed0
JL
648endchoice
649
650choice
651 prompt "Virtual address space size"
652 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 653 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
654 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
655 help
656 Allows choosing one of multiple possible virtual address
657 space sizes. The level of translation table is determined by
658 a combination of page size and virtual address space size.
659
21539939 660config ARM64_VA_BITS_36
56a3f30e 661 bool "36-bit" if EXPERT
21539939
SP
662 depends on ARM64_16K_PAGES
663
e41ceed0
JL
664config ARM64_VA_BITS_39
665 bool "39-bit"
666 depends on ARM64_4K_PAGES
667
668config ARM64_VA_BITS_42
669 bool "42-bit"
670 depends on ARM64_64K_PAGES
671
44eaacf1
SP
672config ARM64_VA_BITS_47
673 bool "47-bit"
674 depends on ARM64_16K_PAGES
675
c79b954b
JL
676config ARM64_VA_BITS_48
677 bool "48-bit"
c79b954b 678
e41ceed0
JL
679endchoice
680
681config ARM64_VA_BITS
682 int
21539939 683 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
684 default 39 if ARM64_VA_BITS_39
685 default 42 if ARM64_VA_BITS_42
44eaacf1 686 default 47 if ARM64_VA_BITS_47
c79b954b 687 default 48 if ARM64_VA_BITS_48
e41ceed0 688
982aa7c5
KM
689choice
690 prompt "Physical address space size"
691 default ARM64_PA_BITS_48
692 help
693 Choose the maximum physical address range that the kernel will
694 support.
695
696config ARM64_PA_BITS_48
697 bool "48-bit"
698
f77d2817
KM
699config ARM64_PA_BITS_52
700 bool "52-bit (ARMv8.2)"
701 depends on ARM64_64K_PAGES
702 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
703 help
704 Enable support for a 52-bit physical address space, introduced as
705 part of the ARMv8.2-LPA extension.
706
707 With this enabled, the kernel will also continue to work on CPUs that
708 do not support ARMv8.2-LPA, but with some added memory overhead (and
709 minor performance overhead).
710
982aa7c5
KM
711endchoice
712
713config ARM64_PA_BITS
714 int
715 default 48 if ARM64_PA_BITS_48
f77d2817 716 default 52 if ARM64_PA_BITS_52
982aa7c5 717
a872013d
WD
718config CPU_BIG_ENDIAN
719 bool "Build big-endian kernel"
720 help
721 Say Y if you plan on running a kernel in big-endian mode.
722
f6e763b9
MB
723config SCHED_MC
724 bool "Multi-core scheduler support"
f6e763b9
MB
725 help
726 Multi-core scheduler support improves the CPU scheduler's decision
727 making when dealing with multi-core CPU chips at a cost of slightly
728 increased overhead in some places. If unsure say N here.
729
730config SCHED_SMT
731 bool "SMT scheduler support"
f6e763b9
MB
732 help
733 Improves the CPU scheduler's decision making when dealing with
734 MultiThreading at a cost of slightly increased overhead in some
735 places. If unsure say N here.
736
8c2c3df3 737config NR_CPUS
62aa9655
GK
738 int "Maximum number of CPUs (2-4096)"
739 range 2 4096
15942853 740 # These have to remain sorted largest to smallest
e3672649 741 default "64"
8c2c3df3 742
9327e2c6
MR
743config HOTPLUG_CPU
744 bool "Support for hot-pluggable CPUs"
217d453d 745 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
746 help
747 Say Y here to experiment with turning CPUs off and on. CPUs
748 can be controlled through /sys/devices/system/cpu.
749
1a2db300
GK
750# Common NUMA Features
751config NUMA
752 bool "Numa Memory Allocation and Scheduler Support"
0c2a6cce
KW
753 select ACPI_NUMA if ACPI
754 select OF_NUMA
1a2db300
GK
755 help
756 Enable NUMA (Non Uniform Memory Access) support.
757
758 The kernel will try to allocate memory used by a CPU on the
759 local memory of the CPU and add some more
760 NUMA awareness to the kernel.
761
762config NODES_SHIFT
763 int "Maximum NUMA Nodes (as a power of 2)"
764 range 1 10
765 default "2"
766 depends on NEED_MULTIPLE_NODES
767 help
768 Specify the maximum number of NUMA Nodes available on the target
769 system. Increases memory reserved to accommodate various tables.
770
771config USE_PERCPU_NUMA_NODE_ID
772 def_bool y
773 depends on NUMA
774
7af3a0a9
ZL
775config HAVE_SETUP_PER_CPU_AREA
776 def_bool y
777 depends on NUMA
778
779config NEED_PER_CPU_EMBED_FIRST_CHUNK
780 def_bool y
781 depends on NUMA
782
6d526ee2
AB
783config HOLES_IN_ZONE
784 def_bool y
6d526ee2 785
f90df5e2 786source kernel/Kconfig.hz
8c2c3df3 787
83863f25
LA
788config ARCH_SUPPORTS_DEBUG_PAGEALLOC
789 def_bool y
790
8c2c3df3
CM
791config ARCH_SPARSEMEM_ENABLE
792 def_bool y
793 select SPARSEMEM_VMEMMAP_ENABLE
794
795config ARCH_SPARSEMEM_DEFAULT
796 def_bool ARCH_SPARSEMEM_ENABLE
797
798config ARCH_SELECT_MEMORY_MODEL
799 def_bool ARCH_SPARSEMEM_ENABLE
800
e7d4bac4 801config ARCH_FLATMEM_ENABLE
54501ac1 802 def_bool !NUMA
e7d4bac4 803
8c2c3df3 804config HAVE_ARCH_PFN_VALID
8a695a58 805 def_bool y
8c2c3df3
CM
806
807config HW_PERF_EVENTS
6475b2d8
MR
808 def_bool y
809 depends on ARM_PMU
8c2c3df3 810
084bd298
SC
811config SYS_SUPPORTS_HUGETLBFS
812 def_bool y
813
084bd298 814config ARCH_WANT_HUGE_PMD_SHARE
21539939 815 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 816
a41dc0e8
CM
817config ARCH_HAS_CACHE_LINE_SIZE
818 def_bool y
819
a1ae65b2
AT
820config SECCOMP
821 bool "Enable seccomp to safely compute untrusted bytecode"
822 ---help---
823 This kernel feature is useful for number crunching applications
824 that may need to compute untrusted bytecode during their
825 execution. By using pipes or other transports made available to
826 the process as file descriptors supporting the read/write
827 syscalls, it's possible to isolate those applications in
828 their own address space using seccomp. Once seccomp is
829 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
830 and the task is only allowed to execute a few safe syscalls
831 defined by each seccomp mode.
832
dfd57bc3
SS
833config PARAVIRT
834 bool "Enable paravirtualization code"
835 help
836 This changes the kernel so it can modify itself when it is run
837 under a hypervisor, potentially improving performance significantly
838 over full virtualization.
839
840config PARAVIRT_TIME_ACCOUNTING
841 bool "Paravirtual steal time accounting"
842 select PARAVIRT
843 default n
844 help
845 Select this option to enable fine granularity task steal time
846 accounting. Time spent executing other tasks in parallel with
847 the current vCPU is discounted from the vCPU power. To account for
848 that, there can be a small performance impact.
849
850 If in doubt, say N here.
851
d28f6df1
GL
852config KEXEC
853 depends on PM_SLEEP_SMP
854 select KEXEC_CORE
855 bool "kexec system call"
856 ---help---
857 kexec is a system call that implements the ability to shutdown your
858 current kernel, and to start another kernel. It is like a reboot
859 but it is independent of the system firmware. And like a reboot
860 you can start any kernel with it, not just Linux.
861
e62aaeac
AT
862config CRASH_DUMP
863 bool "Build kdump crash kernel"
864 help
865 Generate crash dump after being started by kexec. This should
866 be normally only set in special crash dump kernels which are
867 loaded in the main kernel with kexec-tools into a specially
868 reserved region and then later executed after a crash by
869 kdump/kexec.
870
871 For more details see Documentation/kdump/kdump.txt
872
aa42aa13
SS
873config XEN_DOM0
874 def_bool y
875 depends on XEN
876
877config XEN
c2ba1f7d 878 bool "Xen guest support on ARM64"
aa42aa13 879 depends on ARM64 && OF
83862ccf 880 select SWIOTLB_XEN
dfd57bc3 881 select PARAVIRT
aa42aa13
SS
882 help
883 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
884
d03bb145
SC
885config FORCE_MAX_ZONEORDER
886 int
887 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 888 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 889 default "11"
44eaacf1
SP
890 help
891 The kernel memory allocator divides physically contiguous memory
892 blocks into "zones", where each zone is a power of two number of
893 pages. This option selects the largest power of two that the kernel
894 keeps in the memory allocator. If you need to allocate very large
895 blocks of physically contiguous memory, then you may need to
896 increase this value.
897
898 This config option is actually maximum order plus one. For example,
899 a value of 11 means that the largest free memory block is 2^10 pages.
900
901 We make sure that we can allocate upto a HugePage size for each configuration.
902 Hence we have :
903 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
904
905 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
906 4M allocations matching the default size used by generic code.
d03bb145 907
084eb77c 908config UNMAP_KERNEL_AT_EL0
0617052d 909 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
084eb77c
WD
910 default y
911 help
0617052d
WD
912 Speculation attacks against some high-performance processors can
913 be used to bypass MMU permission checks and leak kernel data to
914 userspace. This can be defended against by unmapping the kernel
915 when running in userspace, mapping it back in on exception entry
916 via a trampoline page in the vector table.
084eb77c
WD
917
918 If unsure, say Y.
919
0f15adbb
WD
920config HARDEN_BRANCH_PREDICTOR
921 bool "Harden the branch predictor against aliasing attacks" if EXPERT
922 default y
923 help
924 Speculation attacks against some high-performance processors rely on
925 being able to manipulate the branch predictor for a victim context by
926 executing aliasing branches in the attacker context. Such attacks
927 can be partially mitigated against by clearing internal branch
928 predictor state and limiting the prediction logic in some situations.
929
930 This config option will take CPU-specific actions to harden the
931 branch predictor against aliasing attacks and may rely on specific
932 instruction sequences or control bits being set by the system
933 firmware.
934
935 If unsure, say Y.
936
dee39247
MZ
937config HARDEN_EL2_VECTORS
938 bool "Harden EL2 vector mapping against system register leak" if EXPERT
939 default y
940 help
941 Speculation attacks against some high-performance processors can
942 be used to leak privileged information such as the vector base
943 register, resulting in a potential defeat of the EL2 layout
944 randomization.
945
946 This config option will map the vectors to a fixed location,
947 independent of the EL2 code mapping, so that revealing VBAR_EL2
948 to an attacker does not give away any extra information. This
949 only gets enabled on affected CPUs.
950
951 If unsure, say Y.
952
a725e3dd
MZ
953config ARM64_SSBD
954 bool "Speculative Store Bypass Disable" if EXPERT
955 default y
956 help
957 This enables mitigation of the bypassing of previous stores
958 by speculative loads.
959
960 If unsure, say Y.
961
1b907f46
WD
962menuconfig ARMV8_DEPRECATED
963 bool "Emulate deprecated/obsolete ARMv8 instructions"
964 depends on COMPAT
6cfa7cc4 965 depends on SYSCTL
1b907f46
WD
966 help
967 Legacy software support may require certain instructions
968 that have been deprecated or obsoleted in the architecture.
969
970 Enable this config to enable selective emulation of these
971 features.
972
973 If unsure, say Y
974
975if ARMV8_DEPRECATED
976
977config SWP_EMULATION
978 bool "Emulate SWP/SWPB instructions"
979 help
980 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
981 they are always undefined. Say Y here to enable software
982 emulation of these instructions for userspace using LDXR/STXR.
983
984 In some older versions of glibc [<=2.8] SWP is used during futex
985 trylock() operations with the assumption that the code will not
986 be preempted. This invalid assumption may be more likely to fail
987 with SWP emulation enabled, leading to deadlock of the user
988 application.
989
990 NOTE: when accessing uncached shared regions, LDXR/STXR rely
991 on an external transaction monitoring block called a global
992 monitor to maintain update atomicity. If your system does not
993 implement a global monitor, this option can cause programs that
994 perform SWP operations to uncached memory to deadlock.
995
996 If unsure, say Y
997
998config CP15_BARRIER_EMULATION
999 bool "Emulate CP15 Barrier instructions"
1000 help
1001 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1002 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1003 strongly recommended to use the ISB, DSB, and DMB
1004 instructions instead.
1005
1006 Say Y here to enable software emulation of these
1007 instructions for AArch32 userspace code. When this option is
1008 enabled, CP15 barrier usage is traced which can help
1009 identify software that needs updating.
1010
1011 If unsure, say Y
1012
2d888f48
SP
1013config SETEND_EMULATION
1014 bool "Emulate SETEND instruction"
1015 help
1016 The SETEND instruction alters the data-endianness of the
1017 AArch32 EL0, and is deprecated in ARMv8.
1018
1019 Say Y here to enable software emulation of the instruction
1020 for AArch32 userspace code.
1021
1022 Note: All the cpus on the system must have mixed endian support at EL0
1023 for this feature to be enabled. If a new CPU - which doesn't support mixed
1024 endian - is hotplugged in after this feature has been enabled, there could
1025 be unexpected results in the applications.
1026
1027 If unsure, say Y
1b907f46
WD
1028endif
1029
ba42822a
CM
1030config ARM64_SW_TTBR0_PAN
1031 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1032 help
1033 Enabling this option prevents the kernel from accessing
1034 user-space memory directly by pointing TTBR0_EL1 to a reserved
1035 zeroed area and reserved ASID. The user access routines
1036 restore the valid TTBR0_EL1 temporarily.
1037
0e4a0709
WD
1038menu "ARMv8.1 architectural features"
1039
1040config ARM64_HW_AFDBM
1041 bool "Support for hardware updates of the Access and Dirty page flags"
1042 default y
1043 help
1044 The ARMv8.1 architecture extensions introduce support for
1045 hardware updates of the access and dirty information in page
1046 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1047 capable processors, accesses to pages with PTE_AF cleared will
1048 set this bit instead of raising an access flag fault.
1049 Similarly, writes to read-only pages with the DBM bit set will
1050 clear the read-only bit (AP[2]) instead of raising a
1051 permission fault.
1052
1053 Kernels built with this configuration option enabled continue
1054 to work on pre-ARMv8.1 hardware and the performance impact is
1055 minimal. If unsure, say Y.
1056
1057config ARM64_PAN
1058 bool "Enable support for Privileged Access Never (PAN)"
1059 default y
1060 help
1061 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1062 prevents the kernel or hypervisor from accessing user-space (EL0)
1063 memory directly.
1064
1065 Choosing this option will cause any unprotected (not using
1066 copy_to_user et al) memory access to fail with a permission fault.
1067
1068 The feature is detected at runtime, and will remain as a 'nop'
1069 instruction if the cpu does not implement the feature.
1070
1071config ARM64_LSE_ATOMICS
1072 bool "Atomic instructions"
7bd99b40 1073 default y
0e4a0709
WD
1074 help
1075 As part of the Large System Extensions, ARMv8.1 introduces new
1076 atomic instructions that are designed specifically to scale in
1077 very large systems.
1078
1079 Say Y here to make use of these instructions for the in-kernel
1080 atomic routines. This incurs a small overhead on CPUs that do
1081 not support these instructions and requires the kernel to be
7bd99b40
WD
1082 built with binutils >= 2.25 in order for the new instructions
1083 to be used.
0e4a0709 1084
1f364c8c
MZ
1085config ARM64_VHE
1086 bool "Enable support for Virtualization Host Extensions (VHE)"
1087 default y
1088 help
1089 Virtualization Host Extensions (VHE) allow the kernel to run
1090 directly at EL2 (instead of EL1) on processors that support
1091 it. This leads to better performance for KVM, as they reduce
1092 the cost of the world switch.
1093
1094 Selecting this option allows the VHE feature to be detected
1095 at runtime, and does not affect processors that do not
1096 implement this feature.
1097
0e4a0709
WD
1098endmenu
1099
f993318b
WD
1100menu "ARMv8.2 architectural features"
1101
57f4959b
JM
1102config ARM64_UAO
1103 bool "Enable support for User Access Override (UAO)"
1104 default y
1105 help
1106 User Access Override (UAO; part of the ARMv8.2 Extensions)
1107 causes the 'unprivileged' variant of the load/store instructions to
83fc61a5 1108 be overridden to be privileged.
57f4959b
JM
1109
1110 This option changes get_user() and friends to use the 'unprivileged'
1111 variant of the load/store instructions. This ensures that user-space
1112 really did have access to the supplied memory. When addr_limit is
1113 set to kernel memory the UAO bit will be set, allowing privileged
1114 access to kernel memory.
1115
1116 Choosing this option will cause copy_to_user() et al to use user-space
1117 memory permissions.
1118
1119 The feature is detected at runtime, the kernel will use the
1120 regular load/store instructions if the cpu does not implement the
1121 feature.
1122
d50e071f
RM
1123config ARM64_PMEM
1124 bool "Enable support for persistent memory"
1125 select ARCH_HAS_PMEM_API
5d7bdeb1 1126 select ARCH_HAS_UACCESS_FLUSHCACHE
d50e071f
RM
1127 help
1128 Say Y to enable support for the persistent memory API based on the
1129 ARMv8.2 DCPoP feature.
1130
1131 The feature is detected at runtime, and the kernel will use DC CVAC
1132 operations if DC CVAP is not supported (following the behaviour of
1133 DC CVAP itself if the system does not define a point of persistence).
1134
64c02720
XX
1135config ARM64_RAS_EXTN
1136 bool "Enable support for RAS CPU Extensions"
1137 default y
1138 help
1139 CPUs that support the Reliability, Availability and Serviceability
1140 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1141 errors, classify them and report them to software.
1142
1143 On CPUs with these extensions system software can use additional
1144 barriers to determine if faults are pending and read the
1145 classification from a new set of registers.
1146
1147 Selecting this feature will allow the kernel to use these barriers
1148 and access the new registers if the system supports the extension.
1149 Platform RAS features may additionally depend on firmware support.
1150
5ffdfaed
VM
1151config ARM64_CNP
1152 bool "Enable support for Common Not Private (CNP) translations"
1153 default y
1154 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1155 help
1156 Common Not Private (CNP) allows translation table entries to
1157 be shared between different PEs in the same inner shareable
1158 domain, so the hardware can use this fact to optimise the
1159 caching of such entries in the TLB.
1160
1161 Selecting this option allows the CNP feature to be detected
1162 at runtime, and does not affect PEs that do not implement
1163 this feature.
1164
f993318b
WD
1165endmenu
1166
ddd25ad1
DM
1167config ARM64_SVE
1168 bool "ARM Scalable Vector Extension support"
1169 default y
85acda3b 1170 depends on !KVM || ARM64_VHE
ddd25ad1
DM
1171 help
1172 The Scalable Vector Extension (SVE) is an extension to the AArch64
1173 execution state which complements and extends the SIMD functionality
1174 of the base architecture to support much larger vectors and to enable
1175 additional vectorisation opportunities.
1176
1177 To enable use of this extension on CPUs that implement it, say Y.
1178
5043694e
DM
1179 Note that for architectural reasons, firmware _must_ implement SVE
1180 support when running on SVE capable hardware. The required support
1181 is present in:
1182
1183 * version 1.5 and later of the ARM Trusted Firmware
1184 * the AArch64 boot wrapper since commit 5e1261e08abf
1185 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1186
1187 For other firmware implementations, consult the firmware documentation
1188 or vendor.
1189
1190 If you need the kernel to boot on SVE-capable hardware with broken
1191 firmware, you may need to say N here until you get your firmware
1192 fixed. Otherwise, you may experience firmware panics or lockups when
1193 booting the kernel. If unsure and you are not observing these
1194 symptoms, you should assume that it is safe to say Y.
fd045f6c 1195
85acda3b
DM
1196 CPUs that support SVE are architecturally required to support the
1197 Virtualization Host Extensions (VHE), so the kernel makes no
1198 provision for supporting SVE alongside KVM without VHE enabled.
1199 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1200 KVM in the same kernel image.
1201
fd045f6c
AB
1202config ARM64_MODULE_PLTS
1203 bool
fd045f6c
AB
1204 select HAVE_MOD_ARCH_SPECIFIC
1205
1e48ef7f
AB
1206config RELOCATABLE
1207 bool
1208 help
1209 This builds the kernel as a Position Independent Executable (PIE),
1210 which retains all relocation metadata required to relocate the
1211 kernel binary at runtime to a different virtual address than the
1212 address it was linked at.
1213 Since AArch64 uses the RELA relocation format, this requires a
1214 relocation pass at runtime even if the kernel is loaded at the
1215 same address it was linked at.
1216
f80fb3a3
AB
1217config RANDOMIZE_BASE
1218 bool "Randomize the address of the kernel image"
b9c220b5 1219 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
1220 select RELOCATABLE
1221 help
1222 Randomizes the virtual address at which the kernel image is
1223 loaded, as a security feature that deters exploit attempts
1224 relying on knowledge of the location of kernel internals.
1225
1226 It is the bootloader's job to provide entropy, by passing a
1227 random u64 value in /chosen/kaslr-seed at kernel entry.
1228
2b5fe07a
AB
1229 When booting via the UEFI stub, it will invoke the firmware's
1230 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1231 to the kernel proper. In addition, it will randomise the physical
1232 location of the kernel Image as well.
1233
f80fb3a3
AB
1234 If unsure, say N.
1235
1236config RANDOMIZE_MODULE_REGION_FULL
f2b9ba87 1237 bool "Randomize the module region over a 4 GB range"
e71a4e1b 1238 depends on RANDOMIZE_BASE
f80fb3a3
AB
1239 default y
1240 help
f2b9ba87
AB
1241 Randomizes the location of the module region inside a 4 GB window
1242 covering the core kernel. This way, it is less likely for modules
f80fb3a3
AB
1243 to leak information about the location of core kernel data structures
1244 but it does imply that function calls between modules and the core
1245 kernel will need to be resolved via veneers in the module PLT.
1246
1247 When this option is not set, the module region will be randomized over
1248 a limited range that contains the [_stext, _etext] interval of the
1249 core kernel, so branch relocations are always in range.
1250
8c2c3df3
CM
1251endmenu
1252
1253menu "Boot options"
1254
5e89c55e
LP
1255config ARM64_ACPI_PARKING_PROTOCOL
1256 bool "Enable support for the ARM64 ACPI parking protocol"
1257 depends on ACPI
1258 help
1259 Enable support for the ARM64 ACPI parking protocol. If disabled
1260 the kernel will not allow booting through the ARM64 ACPI parking
1261 protocol even if the corresponding data is present in the ACPI
1262 MADT table.
1263
8c2c3df3
CM
1264config CMDLINE
1265 string "Default kernel command string"
1266 default ""
1267 help
1268 Provide a set of default command-line options at build time by
1269 entering them here. As a minimum, you should specify the the
1270 root device (e.g. root=/dev/nfs).
1271
1272config CMDLINE_FORCE
1273 bool "Always use the default kernel command string"
1274 help
1275 Always use the default kernel command string, even if the boot
1276 loader passes other arguments to the kernel.
1277 This is useful if you cannot or don't want to change the
1278 command-line options your boot loader passes to the kernel.
1279
f4f75ad5
AB
1280config EFI_STUB
1281 bool
1282
f84d0275
MS
1283config EFI
1284 bool "UEFI runtime support"
1285 depends on OF && !CPU_BIG_ENDIAN
b472db6c 1286 depends on KERNEL_MODE_NEON
2c870e61 1287 select ARCH_SUPPORTS_ACPI
f84d0275
MS
1288 select LIBFDT
1289 select UCS2_STRING
1290 select EFI_PARAMS_FROM_FDT
e15dd494 1291 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
1292 select EFI_STUB
1293 select EFI_ARMSTUB
f84d0275
MS
1294 default y
1295 help
1296 This option provides support for runtime services provided
1297 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
1298 clock, and platform reset). A UEFI stub is also provided to
1299 allow the kernel to be booted as an EFI application. This
1300 is only useful on systems that have UEFI firmware.
f84d0275 1301
d1ae8c00
YL
1302config DMI
1303 bool "Enable support for SMBIOS (DMI) tables"
1304 depends on EFI
1305 default y
1306 help
1307 This enables SMBIOS/DMI feature for systems.
1308
1309 This option is only useful on systems that have UEFI firmware.
1310 However, even with this option, the resultant kernel should
1311 continue to boot on existing non-UEFI platforms.
1312
8c2c3df3
CM
1313endmenu
1314
8c2c3df3
CM
1315config COMPAT
1316 bool "Kernel support for 32-bit EL0"
755e70b7 1317 depends on ARM64_4K_PAGES || EXPERT
2e449048 1318 select COMPAT_BINFMT_ELF if BINFMT_ELF
af1839eb 1319 select HAVE_UID16
84b9e9b4 1320 select OLD_SIGSUSPEND3
51682036 1321 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
1322 help
1323 This option enables support for a 32-bit EL0 running under a 64-bit
1324 kernel at EL1. AArch32-specific components such as system calls,
1325 the user helper functions, VFP support and the ptrace interface are
1326 handled appropriately by the kernel.
1327
44eaacf1
SP
1328 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1329 that you will only be able to execute AArch32 binaries that were compiled
1330 with page size aligned segments.
a8fcd8b1 1331
8c2c3df3
CM
1332 If you want to execute 32-bit userspace applications, say Y.
1333
1334config SYSVIPC_COMPAT
1335 def_bool y
1336 depends on COMPAT && SYSVIPC
1337
166936ba
LP
1338menu "Power management options"
1339
1340source "kernel/power/Kconfig"
1341
82869ac5
JM
1342config ARCH_HIBERNATION_POSSIBLE
1343 def_bool y
1344 depends on CPU_PM
1345
1346config ARCH_HIBERNATION_HEADER
1347 def_bool y
1348 depends on HIBERNATION
1349
166936ba
LP
1350config ARCH_SUSPEND_POSSIBLE
1351 def_bool y
1352
166936ba
LP
1353endmenu
1354
1307220d
LP
1355menu "CPU Power Management"
1356
1357source "drivers/cpuidle/Kconfig"
1358
52e7e816
RH
1359source "drivers/cpufreq/Kconfig"
1360
1361endmenu
1362
f84d0275
MS
1363source "drivers/firmware/Kconfig"
1364
b6a02173
GG
1365source "drivers/acpi/Kconfig"
1366
c3eb5b14
MZ
1367source "arch/arm64/kvm/Kconfig"
1368
2c98833a
AB
1369if CRYPTO
1370source "arch/arm64/crypto/Kconfig"
1371endif