mm/mmap: drop ARCH_HAS_VM_GET_PAGE_PROT
[linux-block.git] / arch / arm64 / Kconfig
CommitLineData
ec8f24b7 1# SPDX-License-Identifier: GPL-2.0-only
8c2c3df3
CM
2config ARM64
3 def_bool y
b6197b93 4 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 5 select ACPI_GENERIC_GSI if ACPI
5f1ae4eb 6 select ACPI_GTDT if ACPI
c6bb8f89 7 select ACPI_IORT if ACPI
6933de0c 8 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
52146173 9 select ACPI_MCFG if (ACPI && PCI)
888125a7 10 select ACPI_SPCR_TABLE if ACPI
0ce82232 11 select ACPI_PPTT if ACPI
09587a09 12 select ARCH_HAS_DEBUG_WX
6dd8b1a0 13 select ARCH_BINFMT_ELF_EXTRA_PHDRS
ab7876a9 14 select ARCH_BINFMT_ELF_STATE
cd9bc2c9 15 select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE
1e866974 16 select ARCH_ENABLE_HUGEPAGE_MIGRATION if HUGETLB_PAGE && MIGRATION
91024b3c
AK
17 select ARCH_ENABLE_MEMORY_HOTPLUG
18 select ARCH_ENABLE_MEMORY_HOTREMOVE
66f24fa7 19 select ARCH_ENABLE_SPLIT_PMD_PTLOCK if PGTABLE_LEVELS > 2
1e866974 20 select ARCH_ENABLE_THP_MIGRATION if TRANSPARENT_HUGEPAGE
c2280be8 21 select ARCH_HAS_CACHE_LINE_SIZE
2792d84e 22 select ARCH_HAS_CURRENT_STACK_POINTER
ec6d06ef 23 select ARCH_HAS_DEBUG_VIRTUAL
399145f9 24 select ARCH_HAS_DEBUG_VM_PGTABLE
13bf5ced 25 select ARCH_HAS_DMA_PREP_COHERENT
38b04a74 26 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
e75bef2a 27 select ARCH_HAS_FAST_MULTIPLIER
6974f0c4 28 select ARCH_HAS_FORTIFY_SOURCE
957e3fac 29 select ARCH_HAS_GCOV_PROFILE_ALL
4eb0716e 30 select ARCH_HAS_GIGANTIC_PAGE
5e4c7549 31 select ARCH_HAS_KCOV
d8ae8a37 32 select ARCH_HAS_KEEPINITRD
f1e3a12b 33 select ARCH_HAS_MEMBARRIER_SYNC_CORE
0ebeea8c 34 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
73b20c84 35 select ARCH_HAS_PTE_DEVMAP
3010a5ea 36 select ARCH_HAS_PTE_SPECIAL
347cb6af 37 select ARCH_HAS_SETUP_DMA_OPS
4739d53f 38 select ARCH_HAS_SET_DIRECT_MAP
d2852a22 39 select ARCH_HAS_SET_MEMORY
5fc57df2 40 select ARCH_STACKWALK
ad21fc4f
LA
41 select ARCH_HAS_STRICT_KERNEL_RWX
42 select ARCH_HAS_STRICT_MODULE_RWX
886643b7
CH
43 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
44 select ARCH_HAS_SYNC_DMA_FOR_CPU
4378a7d4 45 select ARCH_HAS_SYSCALL_WRAPPER
dc2acded 46 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
1f85008e 47 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
63703f37 48 select ARCH_HAS_ZONE_DMA_SET if EXPERT
ab7876a9 49 select ARCH_HAVE_ELF_PROT
396a5d4a 50 select ARCH_HAVE_NMI_SAFE_CMPXCHG
7ef858da
TG
51 select ARCH_INLINE_READ_LOCK if !PREEMPTION
52 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
53 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
54 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
55 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
56 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
57 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
58 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
59 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
60 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
61 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
62 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
63 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
64 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
65 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
66 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
67 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
68 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
69 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
70 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
71 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
72 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
73 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
74 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
75 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
76 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
350e88ba 77 select ARCH_KEEP_MEMBLOCK
c63c8700 78 select ARCH_USE_CMPXCHG_LOCKREF
bf7f15c5 79 select ARCH_USE_GNU_PROPERTY
dce44566 80 select ARCH_USE_MEMTEST
087133ac 81 select ARCH_USE_QUEUED_RWLOCKS
c1109047 82 select ARCH_USE_QUEUED_SPINLOCKS
50479d58 83 select ARCH_USE_SYM_ANNOTATIONS
5d6ad668 84 select ARCH_SUPPORTS_DEBUG_PAGEALLOC
855f9a8e 85 select ARCH_SUPPORTS_HUGETLBFS
c484f256 86 select ARCH_SUPPORTS_MEMORY_FAILURE
5287569a 87 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
112b6a8e
ST
88 select ARCH_SUPPORTS_LTO_CLANG if CPU_LITTLE_ENDIAN
89 select ARCH_SUPPORTS_LTO_CLANG_THIN
9186ad8e 90 select ARCH_SUPPORTS_CFI_CLANG
4badad35 91 select ARCH_SUPPORTS_ATOMIC_RMW
42a7ba16 92 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128
56166230 93 select ARCH_SUPPORTS_NUMA_BALANCING
42b25471 94 select ARCH_SUPPORTS_PAGE_TABLE_CHECK
84c187af 95 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
81c22041 96 select ARCH_WANT_DEFAULT_BPF_JIT
67f3977f 97 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
b6f35981 98 select ARCH_WANT_FRAME_POINTERS
3876d4a3 99 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
47010c04 100 select ARCH_WANT_HUGETLB_PAGE_OPTIMIZE_VMEMMAP
59612b24 101 select ARCH_WANT_LD_ORPHAN_WARN
51c2ee6d 102 select ARCH_WANTS_NO_INSTR
f0b7f8a4 103 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 104 select ARM_AMBA
1aee5d7a 105 select ARM_ARCH_TIMER
c4188edc 106 select ARM_GIC
875cbf3e 107 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 108 select ARM_GIC_V2M if PCI
021f6537 109 select ARM_GIC_V3
3ee80364 110 select ARM_GIC_V3_ITS if PCI
bff60792 111 select ARM_PSCI_FW
10916706 112 select BUILDTIME_TABLE_SORT
db2789b5 113 select CLONE_BACKWARDS
7ca2ef33 114 select COMMON_CLK
166936ba 115 select CPU_PM if (SUSPEND || CPU_IDLE)
7481cddf 116 select CRC32
7bc13fd3 117 select DCACHE_WORD_ACCESS
0c3b3171 118 select DMA_DIRECT_REMAP
ef37566c 119 select EDAC_SUPPORT
2f34f173 120 select FRAME_POINTER
d4932f9e 121 select GENERIC_ALLOCATOR
2ef7a295 122 select GENERIC_ARCH_TOPOLOGY
4b3dc967 123 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 124 select GENERIC_CPU_AUTOPROBE
61ae1321 125 select GENERIC_CPU_VULNERABILITIES
bf4b558e 126 select GENERIC_EARLY_IOREMAP
2314ee4d 127 select GENERIC_IDLE_POLL_SETUP
d3afc7f1 128 select GENERIC_IRQ_IPI
8c2c3df3
CM
129 select GENERIC_IRQ_PROBE
130 select GENERIC_IRQ_SHOW
6544e67b 131 select GENERIC_IRQ_SHOW_LEVEL
6585bd82 132 select GENERIC_LIB_DEVMEM_IS_ALLOWED
cb61f676 133 select GENERIC_PCI_IOMAP
102f45fd 134 select GENERIC_PTDUMP
65cd4f6c 135 select GENERIC_SCHED_CLOCK
8c2c3df3
CM
136 select GENERIC_SMP_IDLE_THREAD
137 select GENERIC_TIME_VSYSCALL
28b1a824 138 select GENERIC_GETTIMEOFDAY
9614cc57 139 select GENERIC_VDSO_TIME_NS
8c2c3df3 140 select HARDIRQS_SW_RESEND
45544eee 141 select HAVE_MOVE_PMD
f5308c89 142 select HAVE_MOVE_PUD
eb01d42a 143 select HAVE_PCI
9f9a35a7 144 select HAVE_ACPI_APEI if (ACPI && EFI)
5284e1b4 145 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 146 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 147 select HAVE_ARCH_BITREVERSE
689eae42 148 select HAVE_ARCH_COMPILER_H
324420bf 149 select HAVE_ARCH_HUGE_VMAP
9732cafd 150 select HAVE_ARCH_JUMP_LABEL
c296146c 151 select HAVE_ARCH_JUMP_LABEL_RELATIVE
e17d8025 152 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
71b613fc 153 select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
2d4acb90 154 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
94ab5b61 155 select HAVE_ARCH_KASAN_HW_TAGS if (HAVE_ARCH_KASAN && ARM64_MTE)
dd03762a
KW
156 # Some instrumentation may be unsound, hence EXPERT
157 select HAVE_ARCH_KCSAN if EXPERT
840b2398 158 select HAVE_ARCH_KFENCE
9529247d 159 select HAVE_ARCH_KGDB
8f0d3aa9
DC
160 select HAVE_ARCH_MMAP_RND_BITS
161 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
271ca788 162 select HAVE_ARCH_PREL32_RELOCATIONS
70918779 163 select HAVE_ARCH_RANDOMIZE_KSTACK_OFFSET
a1ae65b2 164 select HAVE_ARCH_SECCOMP_FILTER
0b3e3366 165 select HAVE_ARCH_STACKLEAK
9e8084d3 166 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
8c2c3df3 167 select HAVE_ARCH_TRACEHOOK
8ee70879 168 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
e3067861 169 select HAVE_ARCH_VMAP_STACK
8ee70879 170 select HAVE_ARM_SMCCC
2ff2b7ec 171 select HAVE_ASM_MODVERSIONS
6077776b 172 select HAVE_EBPF_JIT
af64d2aa 173 select HAVE_C_RECORDMCOUNT
5284e1b4 174 select HAVE_CMPXCHG_DOUBLE
95eff6b2 175 select HAVE_CMPXCHG_LOCAL
8ee70879 176 select HAVE_CONTEXT_TRACKING
b69ec42b 177 select HAVE_DEBUG_KMEMLEAK
6ac2104d 178 select HAVE_DMA_CONTIGUOUS
bd7d38db 179 select HAVE_DYNAMIC_FTRACE
a31d793d
ST
180 select FTRACE_MCOUNT_USE_PATCHABLE_FUNCTION_ENTRY \
181 if DYNAMIC_FTRACE_WITH_REGS
50afc33a 182 select HAVE_EFFICIENT_UNALIGNED_ACCESS
67a929e0 183 select HAVE_FAST_GUP
af64d2aa 184 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2 185 select HAVE_FUNCTION_TRACER
42d038c4 186 select HAVE_FUNCTION_ERROR_INJECTION
819e50e2 187 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 188 select HAVE_GCC_PLUGINS
8c2c3df3 189 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 190 select HAVE_IRQ_TIME_ACCOUNTING
e26bb75a 191 select HAVE_KVM
396a5d4a 192 select HAVE_NMI
55834a77 193 select HAVE_PATA_PLATFORM
8c2c3df3 194 select HAVE_PERF_EVENTS
2ee0d7fd
JP
195 select HAVE_PERF_REGS
196 select HAVE_PERF_USER_STACK_DUMP
1b2d3451 197 select HAVE_PREEMPT_DYNAMIC_KEY
0a8ea52c 198 select HAVE_REGS_AND_STACK_ACCESS_API
a68773bd 199 select HAVE_POSIX_CPU_TIMERS_TASK_WORK
a823c35f 200 select HAVE_FUNCTION_ARG_ACCESS_API
ff2e6d72 201 select MMU_GATHER_RCU_TABLE_FREE
409d5db4 202 select HAVE_RSEQ
d148eac0 203 select HAVE_STACKPROTECTOR
055b1212 204 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 205 select HAVE_KPROBES
cd1ee3b1 206 select HAVE_KRETPROBES
28b1a824 207 select HAVE_GENERIC_VDSO
876945db 208 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 209 select IRQ_DOMAIN
e8557d1f 210 select IRQ_FORCED_THREADING
f6f37d93 211 select KASAN_VMALLOC if KASAN
fea2acaa 212 select MODULES_USE_ELF_RELA
f616ab59 213 select NEED_DMA_MAP_STATE
86596f0a 214 select NEED_SG_DMA_LENGTH
8c2c3df3
CM
215 select OF
216 select OF_EARLY_FLATTREE
2eac9c2d 217 select PCI_DOMAINS_GENERIC if PCI
52146173 218 select PCI_ECAM if (ACPI && PCI)
20f1b79d 219 select PCI_SYSCALL if PCI
aa1e8ec1
CM
220 select POWER_RESET
221 select POWER_SUPPLY
8c2c3df3 222 select SPARSE_IRQ
09230cbc 223 select SWIOTLB
7ac57a89 224 select SYSCTL_EXCEPTION_TRACE
c02433dd 225 select THREAD_INFO_IN_TASK
7677f7fd 226 select HAVE_ARCH_USERFAULTFD_MINOR if USERFAULTFD
4aae683f 227 select TRACE_IRQFLAGS_SUPPORT
8c2c3df3
CM
228 help
229 ARM 64-bit (AArch64) Linux support.
230
45bd8951
NC
231config CLANG_SUPPORTS_DYNAMIC_FTRACE_WITH_REGS
232 def_bool CC_IS_CLANG
233 # https://github.com/ClangBuiltLinux/linux/issues/1507
234 depends on AS_IS_GNU || (AS_IS_LLVM && (LD_IS_LLD || LD_VERSION >= 23600))
235 select HAVE_DYNAMIC_FTRACE_WITH_REGS
236
237config GCC_SUPPORTS_DYNAMIC_FTRACE_WITH_REGS
238 def_bool CC_IS_GCC
239 depends on $(cc-option,-fpatchable-function-entry=2)
240 select HAVE_DYNAMIC_FTRACE_WITH_REGS
241
8c2c3df3
CM
242config 64BIT
243 def_bool y
244
8c2c3df3
CM
245config MMU
246 def_bool y
247
030c4d24
MR
248config ARM64_PAGE_SHIFT
249 int
250 default 16 if ARM64_64K_PAGES
251 default 14 if ARM64_16K_PAGES
252 default 12
253
c0d6de32 254config ARM64_CONT_PTE_SHIFT
030c4d24
MR
255 int
256 default 5 if ARM64_64K_PAGES
257 default 7 if ARM64_16K_PAGES
258 default 4
259
e6765941
GS
260config ARM64_CONT_PMD_SHIFT
261 int
262 default 5 if ARM64_64K_PAGES
263 default 5 if ARM64_16K_PAGES
264 default 4
265
8f0d3aa9 266config ARCH_MMAP_RND_BITS_MIN
3cb7e662
JH
267 default 14 if ARM64_64K_PAGES
268 default 16 if ARM64_16K_PAGES
269 default 18
8f0d3aa9
DC
270
271# max bits determined by the following formula:
272# VA_BITS - PAGE_SHIFT - 3
273config ARCH_MMAP_RND_BITS_MAX
3cb7e662
JH
274 default 19 if ARM64_VA_BITS=36
275 default 24 if ARM64_VA_BITS=39
276 default 27 if ARM64_VA_BITS=42
277 default 30 if ARM64_VA_BITS=47
278 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
279 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
280 default 33 if ARM64_VA_BITS=48
281 default 14 if ARM64_64K_PAGES
282 default 16 if ARM64_16K_PAGES
283 default 18
8f0d3aa9
DC
284
285config ARCH_MMAP_RND_COMPAT_BITS_MIN
3cb7e662
JH
286 default 7 if ARM64_64K_PAGES
287 default 9 if ARM64_16K_PAGES
288 default 11
8f0d3aa9
DC
289
290config ARCH_MMAP_RND_COMPAT_BITS_MAX
3cb7e662 291 default 16
8f0d3aa9 292
ce816fa8 293config NO_IOPORT_MAP
d1e6dc91 294 def_bool y if !PCI
8c2c3df3
CM
295
296config STACKTRACE_SUPPORT
297 def_bool y
298
bf0c4e04
JVS
299config ILLEGAL_POINTER_VALUE
300 hex
301 default 0xdead000000000000
302
8c2c3df3
CM
303config LOCKDEP_SUPPORT
304 def_bool y
305
9fb7410f
DM
306config GENERIC_BUG
307 def_bool y
308 depends on BUG
309
310config GENERIC_BUG_RELATIVE_POINTERS
311 def_bool y
312 depends on GENERIC_BUG
313
8c2c3df3
CM
314config GENERIC_HWEIGHT
315 def_bool y
316
317config GENERIC_CSUM
3cb7e662 318 def_bool y
8c2c3df3
CM
319
320config GENERIC_CALIBRATE_DELAY
321 def_bool y
322
ca6e51d5
OS
323config ARCH_MHP_MEMMAP_ON_MEMORY_ENABLE
324 def_bool y
325
4b3dc967
WD
326config SMP
327 def_bool y
328
4cfb3613
AB
329config KERNEL_MODE_NEON
330 def_bool y
331
92cc15fc
RH
332config FIX_EARLYCON_MEM
333 def_bool y
334
9f25e6ad
KS
335config PGTABLE_LEVELS
336 int
21539939 337 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad 338 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
b6d00d47 339 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
9f25e6ad 340 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
341 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
342 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 343
9842ceae
PA
344config ARCH_SUPPORTS_UPROBES
345 def_bool y
346
8f360948
AB
347config ARCH_PROC_KCORE_TEXT
348 def_bool y
349
8bf9284d
VM
350config BROKEN_GAS_INST
351 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
352
6bd1d0be
SC
353config KASAN_SHADOW_OFFSET
354 hex
0fea6e9a 355 depends on KASAN_GENERIC || KASAN_SW_TAGS
f4693c27
AB
356 default 0xdfff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
357 default 0xdfffc00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
358 default 0xdffffe0000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
359 default 0xdfffffc000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
360 default 0xdffffff800000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
361 default 0xefff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
362 default 0xefffc00000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
363 default 0xeffffe0000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
364 default 0xefffffc000000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
365 default 0xeffffff800000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
6bd1d0be
SC
366 default 0xffffffffffffffff
367
6a377491 368source "arch/arm64/Kconfig.platforms"
8c2c3df3 369
8c2c3df3
CM
370menu "Kernel Features"
371
c0a01b84
AP
372menu "ARM errata workarounds via the alternatives framework"
373
c9460dcb 374config ARM64_WORKAROUND_CLEAN_CACHE
bc15cf70 375 bool
c9460dcb 376
c0a01b84
AP
377config ARM64_ERRATUM_826319
378 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
379 default y
c9460dcb 380 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
381 help
382 This option adds an alternative code sequence to work around ARM
383 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
384 AXI master interface and an L2 cache.
385
386 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
387 and is unable to accept a certain write via this interface, it will
388 not progress on read data presented on the read data channel and the
389 system can deadlock.
390
391 The workaround promotes data cache clean instructions to
392 data cache clean-and-invalidate.
393 Please note that this does not necessarily enable the workaround,
394 as it depends on the alternative framework, which will only patch
395 the kernel if an affected CPU is detected.
396
397 If unsure, say Y.
398
399config ARM64_ERRATUM_827319
400 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
401 default y
c9460dcb 402 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
403 help
404 This option adds an alternative code sequence to work around ARM
405 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
406 master interface and an L2 cache.
407
408 Under certain conditions this erratum can cause a clean line eviction
409 to occur at the same time as another transaction to the same address
410 on the AMBA 5 CHI interface, which can cause data corruption if the
411 interconnect reorders the two transactions.
412
413 The workaround promotes data cache clean instructions to
414 data cache clean-and-invalidate.
415 Please note that this does not necessarily enable the workaround,
416 as it depends on the alternative framework, which will only patch
417 the kernel if an affected CPU is detected.
418
419 If unsure, say Y.
420
421config ARM64_ERRATUM_824069
422 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
423 default y
c9460dcb 424 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
425 help
426 This option adds an alternative code sequence to work around ARM
427 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
428 to a coherent interconnect.
429
430 If a Cortex-A53 processor is executing a store or prefetch for
431 write instruction at the same time as a processor in another
432 cluster is executing a cache maintenance operation to the same
433 address, then this erratum might cause a clean cache line to be
434 incorrectly marked as dirty.
435
436 The workaround promotes data cache clean instructions to
437 data cache clean-and-invalidate.
438 Please note that this option does not necessarily enable the
439 workaround, as it depends on the alternative framework, which will
440 only patch the kernel if an affected CPU is detected.
441
442 If unsure, say Y.
443
444config ARM64_ERRATUM_819472
445 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
446 default y
c9460dcb 447 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
448 help
449 This option adds an alternative code sequence to work around ARM
450 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
451 present when it is connected to a coherent interconnect.
452
453 If the processor is executing a load and store exclusive sequence at
454 the same time as a processor in another cluster is executing a cache
455 maintenance operation to the same address, then this erratum might
456 cause data corruption.
457
458 The workaround promotes data cache clean instructions to
459 data cache clean-and-invalidate.
460 Please note that this does not necessarily enable the workaround,
461 as it depends on the alternative framework, which will only patch
462 the kernel if an affected CPU is detected.
463
464 If unsure, say Y.
465
466config ARM64_ERRATUM_832075
467 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
468 default y
469 help
470 This option adds an alternative code sequence to work around ARM
471 erratum 832075 on Cortex-A57 parts up to r1p2.
472
473 Affected Cortex-A57 parts might deadlock when exclusive load/store
474 instructions to Write-Back memory are mixed with Device loads.
475
476 The workaround is to promote device loads to use Load-Acquire
477 semantics.
478 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
479 as it depends on the alternative framework, which will only patch
480 the kernel if an affected CPU is detected.
481
482 If unsure, say Y.
483
484config ARM64_ERRATUM_834220
485 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
486 depends on KVM
487 default y
488 help
489 This option adds an alternative code sequence to work around ARM
490 erratum 834220 on Cortex-A57 parts up to r1p2.
491
492 Affected Cortex-A57 parts might report a Stage 2 translation
493 fault as the result of a Stage 1 fault for load crossing a
494 page boundary when there is a permission or device memory
495 alignment fault at Stage 1 and a translation fault at Stage 2.
496
497 The workaround is to verify that the Stage 1 translation
498 doesn't generate a fault before handling the Stage 2 fault.
499 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
500 as it depends on the alternative framework, which will only patch
501 the kernel if an affected CPU is detected.
502
503 If unsure, say Y.
504
905e8c5d
WD
505config ARM64_ERRATUM_845719
506 bool "Cortex-A53: 845719: a load might read incorrect data"
507 depends on COMPAT
508 default y
509 help
510 This option adds an alternative code sequence to work around ARM
511 erratum 845719 on Cortex-A53 parts up to r0p4.
512
513 When running a compat (AArch32) userspace on an affected Cortex-A53
514 part, a load at EL0 from a virtual address that matches the bottom 32
515 bits of the virtual address used by a recent load at (AArch64) EL1
516 might return incorrect data.
517
518 The workaround is to write the contextidr_el1 register on exception
519 return to a 32-bit task.
520 Please note that this does not necessarily enable the workaround,
521 as it depends on the alternative framework, which will only patch
522 the kernel if an affected CPU is detected.
523
524 If unsure, say Y.
525
df057cc7
WD
526config ARM64_ERRATUM_843419
527 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 528 default y
a257e025 529 select ARM64_MODULE_PLTS if MODULES
df057cc7 530 help
6ffe9923 531 This option links the kernel with '--fix-cortex-a53-843419' and
a257e025
AB
532 enables PLT support to replace certain ADRP instructions, which can
533 cause subsequent memory accesses to use an incorrect address on
534 Cortex-A53 parts up to r0p4.
df057cc7
WD
535
536 If unsure, say Y.
537
987fdfec
MY
538config ARM64_LD_HAS_FIX_ERRATUM_843419
539 def_bool $(ld-option,--fix-cortex-a53-843419)
540
ece1397c
SP
541config ARM64_ERRATUM_1024718
542 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
543 default y
544 help
bc15cf70 545 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
ece1397c 546
c0b15c25 547 Affected Cortex-A55 cores (all revisions) could cause incorrect
ece1397c 548 update of the hardware dirty bit when the DBM/AP bits are updated
bc15cf70 549 without a break-before-make. The workaround is to disable the usage
ece1397c 550 of hardware DBM locally on the affected cores. CPUs not affected by
bc15cf70 551 this erratum will continue to use the feature.
df057cc7
WD
552
553 If unsure, say Y.
554
a5325089 555config ARM64_ERRATUM_1418040
6989303a 556 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
95b861a4 557 default y
c2b5bba3 558 depends on COMPAT
95b861a4 559 help
24cf262d 560 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
a5325089 561 errata 1188873 and 1418040.
95b861a4 562
a5325089 563 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
6989303a
MZ
564 cause register corruption when accessing the timer registers
565 from AArch32 userspace.
95b861a4
MZ
566
567 If unsure, say Y.
568
02ab1f50 569config ARM64_WORKAROUND_SPECULATIVE_AT
e85d68fa
SP
570 bool
571
a457b0f7 572config ARM64_ERRATUM_1165522
02ab1f50 573 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
a457b0f7 574 default y
02ab1f50 575 select ARM64_WORKAROUND_SPECULATIVE_AT
a457b0f7 576 help
bc15cf70 577 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
a457b0f7
MZ
578
579 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
580 corrupted TLBs by speculating an AT instruction during a guest
581 context switch.
582
583 If unsure, say Y.
584
02ab1f50
AS
585config ARM64_ERRATUM_1319367
586 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
587 default y
588 select ARM64_WORKAROUND_SPECULATIVE_AT
589 help
590 This option adds work arounds for ARM Cortex-A57 erratum 1319537
591 and A72 erratum 1319367
592
593 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
594 speculating an AT instruction during a guest context switch.
595
596 If unsure, say Y.
597
275fa0ea 598config ARM64_ERRATUM_1530923
02ab1f50 599 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
275fa0ea 600 default y
02ab1f50 601 select ARM64_WORKAROUND_SPECULATIVE_AT
275fa0ea
SP
602 help
603 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
604
605 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
606 corrupted TLBs by speculating an AT instruction during a guest
607 context switch.
608
609 If unsure, say Y.
a457b0f7 610
ebcea694
GU
611config ARM64_WORKAROUND_REPEAT_TLBI
612 bool
613
ce8c80c5
CM
614config ARM64_ERRATUM_1286807
615 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
616 default y
617 select ARM64_WORKAROUND_REPEAT_TLBI
618 help
bc15cf70 619 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
ce8c80c5
CM
620
621 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
622 address for a cacheable mapping of a location is being
623 accessed by a core while another core is remapping the virtual
624 address to a new physical page using the recommended
625 break-before-make sequence, then under very rare circumstances
626 TLBI+DSB completes before a read using the translation being
627 invalidated has been observed by other observers. The
628 workaround repeats the TLBI+DSB operation.
629
969f5ea6
WD
630config ARM64_ERRATUM_1463225
631 bool "Cortex-A76: Software Step might prevent interrupt recognition"
632 default y
633 help
634 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
635
636 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
637 of a system call instruction (SVC) can prevent recognition of
638 subsequent interrupts when software stepping is disabled in the
639 exception handler of the system call and either kernel debugging
640 is enabled or VHE is in use.
641
642 Work around the erratum by triggering a dummy step exception
643 when handling a system call from a task that is being stepped
644 in a VHE configuration of the kernel.
645
646 If unsure, say Y.
647
05460849
JM
648config ARM64_ERRATUM_1542419
649 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
650 default y
651 help
652 This option adds a workaround for ARM Neoverse-N1 erratum
653 1542419.
654
655 Affected Neoverse-N1 cores could execute a stale instruction when
656 modified by another CPU. The workaround depends on a firmware
657 counterpart.
658
659 Workaround the issue by hiding the DIC feature from EL0. This
660 forces user-space to perform cache maintenance.
661
662 If unsure, say Y.
663
96d389ca
RH
664config ARM64_ERRATUM_1508412
665 bool "Cortex-A77: 1508412: workaround deadlock on sequence of NC/Device load and store exclusive or PAR read"
666 default y
667 help
668 This option adds a workaround for Arm Cortex-A77 erratum 1508412.
669
670 Affected Cortex-A77 cores (r0p0, r1p0) could deadlock on a sequence
671 of a store-exclusive or read of PAR_EL1 and a load with device or
672 non-cacheable memory attributes. The workaround depends on a firmware
673 counterpart.
674
675 KVM guests must also have the workaround implemented or they can
676 deadlock the system.
677
678 Work around the issue by inserting DMB SY barriers around PAR_EL1
679 register reads and warning KVM users. The DMB barrier is sufficient
680 to prevent a speculative PAR_EL1 read.
681
682 If unsure, say Y.
683
b9d216fc
SP
684config ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE
685 bool
686
297ae1eb
JM
687config ARM64_ERRATUM_2051678
688 bool "Cortex-A510: 2051678: disable Hardware Update of the page table dirty bit"
a4b92ceb 689 default y
297ae1eb
JM
690 help
691 This options adds the workaround for ARM Cortex-A510 erratum ARM64_ERRATUM_2051678.
0ff74a23 692 Affected Cortex-A510 might not respect the ordering rules for
297ae1eb
JM
693 hardware update of the page table's dirty bit. The workaround
694 is to not enable the feature on affected CPUs.
695
696 If unsure, say Y.
697
1dd498e5
JM
698config ARM64_ERRATUM_2077057
699 bool "Cortex-A510: 2077057: workaround software-step corrupting SPSR_EL2"
4c11113c 700 default y
1dd498e5
JM
701 help
702 This option adds the workaround for ARM Cortex-A510 erratum 2077057.
703 Affected Cortex-A510 may corrupt SPSR_EL2 when the a step exception is
704 expected, but a Pointer Authentication trap is taken instead. The
705 erratum causes SPSR_EL1 to be copied to SPSR_EL2, which could allow
706 EL1 to cause a return to EL2 with a guest controlled ELR_EL2.
707
708 This can only happen when EL2 is stepping EL1.
709
710 When these conditions occur, the SPSR_EL2 value is unchanged from the
711 previous guest entry, and can be restored from the in-memory copy.
712
713 If unsure, say Y.
714
b9d216fc 715config ARM64_ERRATUM_2119858
eb30d838 716 bool "Cortex-A710/X2: 2119858: workaround TRBE overwriting trace data in FILL mode"
b9d216fc 717 default y
b9d216fc
SP
718 depends on CORESIGHT_TRBE
719 select ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE
720 help
eb30d838 721 This option adds the workaround for ARM Cortex-A710/X2 erratum 2119858.
b9d216fc 722
eb30d838 723 Affected Cortex-A710/X2 cores could overwrite up to 3 cache lines of trace
b9d216fc
SP
724 data at the base of the buffer (pointed to by TRBASER_EL1) in FILL mode in
725 the event of a WRAP event.
726
727 Work around the issue by always making sure we move the TRBPTR_EL1 by
728 256 bytes before enabling the buffer and filling the first 256 bytes of
729 the buffer with ETM ignore packets upon disabling.
730
731 If unsure, say Y.
732
733config ARM64_ERRATUM_2139208
734 bool "Neoverse-N2: 2139208: workaround TRBE overwriting trace data in FILL mode"
735 default y
b9d216fc
SP
736 depends on CORESIGHT_TRBE
737 select ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE
738 help
739 This option adds the workaround for ARM Neoverse-N2 erratum 2139208.
740
741 Affected Neoverse-N2 cores could overwrite up to 3 cache lines of trace
742 data at the base of the buffer (pointed to by TRBASER_EL1) in FILL mode in
743 the event of a WRAP event.
744
745 Work around the issue by always making sure we move the TRBPTR_EL1 by
746 256 bytes before enabling the buffer and filling the first 256 bytes of
747 the buffer with ETM ignore packets upon disabling.
748
749 If unsure, say Y.
750
fa82d0b4
SP
751config ARM64_WORKAROUND_TSB_FLUSH_FAILURE
752 bool
753
754config ARM64_ERRATUM_2054223
755 bool "Cortex-A710: 2054223: workaround TSB instruction failing to flush trace"
756 default y
757 select ARM64_WORKAROUND_TSB_FLUSH_FAILURE
758 help
759 Enable workaround for ARM Cortex-A710 erratum 2054223
760
761 Affected cores may fail to flush the trace data on a TSB instruction, when
762 the PE is in trace prohibited state. This will cause losing a few bytes
763 of the trace cached.
764
765 Workaround is to issue two TSB consecutively on affected cores.
766
767 If unsure, say Y.
768
769config ARM64_ERRATUM_2067961
770 bool "Neoverse-N2: 2067961: workaround TSB instruction failing to flush trace"
771 default y
772 select ARM64_WORKAROUND_TSB_FLUSH_FAILURE
773 help
774 Enable workaround for ARM Neoverse-N2 erratum 2067961
775
776 Affected cores may fail to flush the trace data on a TSB instruction, when
777 the PE is in trace prohibited state. This will cause losing a few bytes
778 of the trace cached.
779
780 Workaround is to issue two TSB consecutively on affected cores.
781
782 If unsure, say Y.
783
8d81b2a3
SP
784config ARM64_WORKAROUND_TRBE_WRITE_OUT_OF_RANGE
785 bool
786
787config ARM64_ERRATUM_2253138
788 bool "Neoverse-N2: 2253138: workaround TRBE writing to address out-of-range"
8d81b2a3
SP
789 depends on CORESIGHT_TRBE
790 default y
791 select ARM64_WORKAROUND_TRBE_WRITE_OUT_OF_RANGE
792 help
793 This option adds the workaround for ARM Neoverse-N2 erratum 2253138.
794
795 Affected Neoverse-N2 cores might write to an out-of-range address, not reserved
796 for TRBE. Under some conditions, the TRBE might generate a write to the next
797 virtually addressed page following the last page of the TRBE address space
798 (i.e., the TRBLIMITR_EL1.LIMIT), instead of wrapping around to the base.
799
800 Work around this in the driver by always making sure that there is a
801 page beyond the TRBLIMITR_EL1.LIMIT, within the space allowed for the TRBE.
802
803 If unsure, say Y.
804
805config ARM64_ERRATUM_2224489
eb30d838 806 bool "Cortex-A710/X2: 2224489: workaround TRBE writing to address out-of-range"
8d81b2a3
SP
807 depends on CORESIGHT_TRBE
808 default y
809 select ARM64_WORKAROUND_TRBE_WRITE_OUT_OF_RANGE
810 help
eb30d838 811 This option adds the workaround for ARM Cortex-A710/X2 erratum 2224489.
8d81b2a3 812
eb30d838 813 Affected Cortex-A710/X2 cores might write to an out-of-range address, not reserved
8d81b2a3
SP
814 for TRBE. Under some conditions, the TRBE might generate a write to the next
815 virtually addressed page following the last page of the TRBE address space
816 (i.e., the TRBLIMITR_EL1.LIMIT), instead of wrapping around to the base.
817
818 Work around this in the driver by always making sure that there is a
819 page beyond the TRBLIMITR_EL1.LIMIT, within the space allowed for the TRBE.
820
821 If unsure, say Y.
822
607a9afa
AK
823config ARM64_ERRATUM_2064142
824 bool "Cortex-A510: 2064142: workaround TRBE register writes while disabled"
ac0ba210 825 depends on CORESIGHT_TRBE
607a9afa
AK
826 default y
827 help
828 This option adds the workaround for ARM Cortex-A510 erratum 2064142.
829
830 Affected Cortex-A510 core might fail to write into system registers after the
831 TRBE has been disabled. Under some conditions after the TRBE has been disabled
832 writes into TRBE registers TRBLIMITR_EL1, TRBPTR_EL1, TRBBASER_EL1, TRBSR_EL1,
833 and TRBTRG_EL1 will be ignored and will not be effected.
834
835 Work around this in the driver by executing TSB CSYNC and DSB after collection
836 is stopped and before performing a system register write to one of the affected
837 registers.
838
839 If unsure, say Y.
840
3bd94a87
AK
841config ARM64_ERRATUM_2038923
842 bool "Cortex-A510: 2038923: workaround TRBE corruption with enable"
f209e9fe 843 depends on CORESIGHT_TRBE
3bd94a87
AK
844 default y
845 help
846 This option adds the workaround for ARM Cortex-A510 erratum 2038923.
847
848 Affected Cortex-A510 core might cause an inconsistent view on whether trace is
849 prohibited within the CPU. As a result, the trace buffer or trace buffer state
850 might be corrupted. This happens after TRBE buffer has been enabled by setting
851 TRBLIMITR_EL1.E, followed by just a single context synchronization event before
852 execution changes from a context, in which trace is prohibited to one where it
853 isn't, or vice versa. In these mentioned conditions, the view of whether trace
854 is prohibited is inconsistent between parts of the CPU, and the trace buffer or
855 the trace buffer state might be corrupted.
856
857 Work around this in the driver by preventing an inconsistent view of whether the
858 trace is prohibited or not based on TRBLIMITR_EL1.E by immediately following a
859 change to TRBLIMITR_EL1.E with at least one ISB instruction before an ERET, or
860 two ISB instructions if no ERET is to take place.
861
862 If unsure, say Y.
863
708e8af4
AK
864config ARM64_ERRATUM_1902691
865 bool "Cortex-A510: 1902691: workaround TRBE trace corruption"
3a828845 866 depends on CORESIGHT_TRBE
708e8af4
AK
867 default y
868 help
869 This option adds the workaround for ARM Cortex-A510 erratum 1902691.
870
871 Affected Cortex-A510 core might cause trace data corruption, when being written
872 into the memory. Effectively TRBE is broken and hence cannot be used to capture
873 trace data.
874
875 Work around this problem in the driver by just preventing TRBE initialization on
876 affected cpus. The firmware must have disabled the access to TRBE for the kernel
877 on such implementations. This will cover the kernel for any firmware that doesn't
878 do this already.
879
880 If unsure, say Y.
881
94100970
RR
882config CAVIUM_ERRATUM_22375
883 bool "Cavium erratum 22375, 24313"
884 default y
885 help
bc15cf70 886 Enable workaround for errata 22375 and 24313.
94100970
RR
887
888 This implements two gicv3-its errata workarounds for ThunderX. Both
bc15cf70 889 with a small impact affecting only ITS table allocation.
94100970
RR
890
891 erratum 22375: only alloc 8MB table size
892 erratum 24313: ignore memory access type
893
894 The fixes are in ITS initialization and basically ignore memory access
895 type and table size provided by the TYPER and BASER registers.
896
897 If unsure, say Y.
898
fbf8f40e
GK
899config CAVIUM_ERRATUM_23144
900 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
901 depends on NUMA
902 default y
903 help
904 ITS SYNC command hang for cross node io and collections/cpu mapping.
905
906 If unsure, say Y.
907
6d4e11c5 908config CAVIUM_ERRATUM_23154
24a147bc 909 bool "Cavium errata 23154 and 38545: GICv3 lacks HW synchronisation"
6d4e11c5
RR
910 default y
911 help
24a147bc 912 The ThunderX GICv3 implementation requires a modified version for
6d4e11c5
RR
913 reading the IAR status to ensure data synchronization
914 (access to icc_iar1_el1 is not sync'ed before and after).
915
24a147bc
LC
916 It also suffers from erratum 38545 (also present on Marvell's
917 OcteonTX and OcteonTX2), resulting in deactivated interrupts being
918 spuriously presented to the CPU interface.
919
6d4e11c5
RR
920 If unsure, say Y.
921
104a0c02
AP
922config CAVIUM_ERRATUM_27456
923 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
924 default y
925 help
926 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
927 instructions may cause the icache to become corrupted if it
928 contains data for a non-current ASID. The fix is to
929 invalidate the icache when changing the mm context.
930
931 If unsure, say Y.
932
690a3415
DD
933config CAVIUM_ERRATUM_30115
934 bool "Cavium erratum 30115: Guest may disable interrupts in host"
935 default y
936 help
937 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
938 1.2, and T83 Pass 1.0, KVM guest execution may disable
939 interrupts in host. Trapping both GICv3 group-0 and group-1
940 accesses sidesteps the issue.
941
942 If unsure, say Y.
943
603afdc9
MZ
944config CAVIUM_TX2_ERRATUM_219
945 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
946 default y
947 help
948 On Cavium ThunderX2, a load, store or prefetch instruction between a
949 TTBR update and the corresponding context synchronizing operation can
950 cause a spurious Data Abort to be delivered to any hardware thread in
951 the CPU core.
952
953 Work around the issue by avoiding the problematic code sequence and
954 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
955 trap handler performs the corresponding register access, skips the
956 instruction and ensures context synchronization by virtue of the
957 exception return.
958
959 If unsure, say Y.
960
ebcea694
GU
961config FUJITSU_ERRATUM_010001
962 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
963 default y
964 help
965 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
966 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
967 accesses may cause undefined fault (Data abort, DFSC=0b111111).
968 This fault occurs under a specific hardware condition when a
969 load/store instruction performs an address translation using:
970 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
971 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
972 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
973 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
974
975 The workaround is to ensure these bits are clear in TCR_ELx.
976 The workaround only affects the Fujitsu-A64FX.
977
978 If unsure, say Y.
979
980config HISILICON_ERRATUM_161600802
981 bool "Hip07 161600802: Erroneous redistributor VLPI base"
982 default y
983 help
984 The HiSilicon Hip07 SoC uses the wrong redistributor base
985 when issued ITS commands such as VMOVP and VMAPP, and requires
986 a 128kB offset to be applied to the target address in this commands.
987
988 If unsure, say Y.
989
38fd94b0
CC
990config QCOM_FALKOR_ERRATUM_1003
991 bool "Falkor E1003: Incorrect translation due to ASID change"
992 default y
38fd94b0
CC
993 help
994 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
d1777e68
WD
995 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
996 in TTBR1_EL1, this situation only occurs in the entry trampoline and
997 then only for entries in the walk cache, since the leaf translation
998 is unchanged. Work around the erratum by invalidating the walk cache
999 entries for the trampoline before entering the kernel proper.
38fd94b0 1000
d9ff80f8
CC
1001config QCOM_FALKOR_ERRATUM_1009
1002 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
1003 default y
ce8c80c5 1004 select ARM64_WORKAROUND_REPEAT_TLBI
d9ff80f8
CC
1005 help
1006 On Falkor v1, the CPU may prematurely complete a DSB following a
1007 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
1008 one more time to fix the issue.
1009
1010 If unsure, say Y.
1011
90922a2d
SD
1012config QCOM_QDF2400_ERRATUM_0065
1013 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
1014 default y
1015 help
1016 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
1017 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
1018 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
1019
1020 If unsure, say Y.
1021
932b50c7
SD
1022config QCOM_FALKOR_ERRATUM_E1041
1023 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
1024 default y
1025 help
1026 Falkor CPU may speculatively fetch instructions from an improper
1027 memory location when MMU translation is changed from SCTLR_ELn[M]=1
1028 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
1029
1030 If unsure, say Y.
1031
20109a85
RW
1032config NVIDIA_CARMEL_CNP_ERRATUM
1033 bool "NVIDIA Carmel CNP: CNP on Carmel semantically different than ARM cores"
1034 default y
1035 help
1036 If CNP is enabled on Carmel cores, non-sharable TLBIs on a core will not
1037 invalidate shared TLB entries installed by a different core, as it would
1038 on standard ARM cores.
1039
1040 If unsure, say Y.
1041
ebcea694
GU
1042config SOCIONEXT_SYNQUACER_PREITS
1043 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
3e32131a
ZL
1044 default y
1045 help
ebcea694
GU
1046 Socionext Synquacer SoCs implement a separate h/w block to generate
1047 MSI doorbell writes with non-zero values for the device ID.
3e32131a
ZL
1048
1049 If unsure, say Y.
1050
3cb7e662 1051endmenu # "ARM errata workarounds via the alternatives framework"
c0a01b84 1052
e41ceed0
JL
1053choice
1054 prompt "Page size"
1055 default ARM64_4K_PAGES
1056 help
1057 Page size (translation granule) configuration.
1058
1059config ARM64_4K_PAGES
1060 bool "4KB"
1061 help
1062 This feature enables 4KB pages support.
1063
44eaacf1
SP
1064config ARM64_16K_PAGES
1065 bool "16KB"
1066 help
1067 The system will use 16KB pages support. AArch32 emulation
1068 requires applications compiled with 16K (or a multiple of 16K)
1069 aligned segments.
1070
8c2c3df3 1071config ARM64_64K_PAGES
e41ceed0 1072 bool "64KB"
8c2c3df3
CM
1073 help
1074 This feature enables 64KB pages support (4KB by default)
1075 allowing only two levels of page tables and faster TLB
db488be3
SP
1076 look-up. AArch32 emulation requires applications compiled
1077 with 64K aligned segments.
8c2c3df3 1078
e41ceed0
JL
1079endchoice
1080
1081choice
1082 prompt "Virtual address space size"
1083 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 1084 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
1085 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
1086 help
1087 Allows choosing one of multiple possible virtual address
1088 space sizes. The level of translation table is determined by
1089 a combination of page size and virtual address space size.
1090
21539939 1091config ARM64_VA_BITS_36
56a3f30e 1092 bool "36-bit" if EXPERT
21539939
SP
1093 depends on ARM64_16K_PAGES
1094
e41ceed0
JL
1095config ARM64_VA_BITS_39
1096 bool "39-bit"
1097 depends on ARM64_4K_PAGES
1098
1099config ARM64_VA_BITS_42
1100 bool "42-bit"
1101 depends on ARM64_64K_PAGES
1102
44eaacf1
SP
1103config ARM64_VA_BITS_47
1104 bool "47-bit"
1105 depends on ARM64_16K_PAGES
1106
c79b954b
JL
1107config ARM64_VA_BITS_48
1108 bool "48-bit"
c79b954b 1109
b6d00d47
SC
1110config ARM64_VA_BITS_52
1111 bool "52-bit"
68d23da4
WD
1112 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
1113 help
1114 Enable 52-bit virtual addressing for userspace when explicitly
b6d00d47
SC
1115 requested via a hint to mmap(). The kernel will also use 52-bit
1116 virtual addresses for its own mappings (provided HW support for
1117 this feature is available, otherwise it reverts to 48-bit).
68d23da4
WD
1118
1119 NOTE: Enabling 52-bit virtual addressing in conjunction with
1120 ARMv8.3 Pointer Authentication will result in the PAC being
1121 reduced from 7 bits to 3 bits, which may have a significant
1122 impact on its susceptibility to brute-force attacks.
1123
1124 If unsure, select 48-bit virtual addressing instead.
1125
e41ceed0
JL
1126endchoice
1127
68d23da4
WD
1128config ARM64_FORCE_52BIT
1129 bool "Force 52-bit virtual addresses for userspace"
b6d00d47 1130 depends on ARM64_VA_BITS_52 && EXPERT
68d23da4
WD
1131 help
1132 For systems with 52-bit userspace VAs enabled, the kernel will attempt
1133 to maintain compatibility with older software by providing 48-bit VAs
1134 unless a hint is supplied to mmap.
1135
1136 This configuration option disables the 48-bit compatibility logic, and
1137 forces all userspace addresses to be 52-bit on HW that supports it. One
1138 should only enable this configuration option for stress testing userspace
1139 memory management code. If unsure say N here.
1140
e41ceed0
JL
1141config ARM64_VA_BITS
1142 int
21539939 1143 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
1144 default 39 if ARM64_VA_BITS_39
1145 default 42 if ARM64_VA_BITS_42
44eaacf1 1146 default 47 if ARM64_VA_BITS_47
b6d00d47
SC
1147 default 48 if ARM64_VA_BITS_48
1148 default 52 if ARM64_VA_BITS_52
e41ceed0 1149
982aa7c5
KM
1150choice
1151 prompt "Physical address space size"
1152 default ARM64_PA_BITS_48
1153 help
1154 Choose the maximum physical address range that the kernel will
1155 support.
1156
1157config ARM64_PA_BITS_48
1158 bool "48-bit"
1159
f77d2817
KM
1160config ARM64_PA_BITS_52
1161 bool "52-bit (ARMv8.2)"
1162 depends on ARM64_64K_PAGES
1163 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1164 help
1165 Enable support for a 52-bit physical address space, introduced as
1166 part of the ARMv8.2-LPA extension.
1167
1168 With this enabled, the kernel will also continue to work on CPUs that
1169 do not support ARMv8.2-LPA, but with some added memory overhead (and
1170 minor performance overhead).
1171
982aa7c5
KM
1172endchoice
1173
1174config ARM64_PA_BITS
1175 int
1176 default 48 if ARM64_PA_BITS_48
f77d2817 1177 default 52 if ARM64_PA_BITS_52
982aa7c5 1178
d8e85e14
AR
1179choice
1180 prompt "Endianness"
1181 default CPU_LITTLE_ENDIAN
1182 help
1183 Select the endianness of data accesses performed by the CPU. Userspace
1184 applications will need to be compiled and linked for the endianness
1185 that is selected here.
1186
a872013d 1187config CPU_BIG_ENDIAN
e9c6deee
NC
1188 bool "Build big-endian kernel"
1189 depends on !LD_IS_LLD || LLD_VERSION >= 130000
1190 help
d8e85e14
AR
1191 Say Y if you plan on running a kernel with a big-endian userspace.
1192
1193config CPU_LITTLE_ENDIAN
1194 bool "Build little-endian kernel"
1195 help
1196 Say Y if you plan on running a kernel with a little-endian userspace.
1197 This is usually the case for distributions targeting arm64.
1198
1199endchoice
a872013d 1200
f6e763b9
MB
1201config SCHED_MC
1202 bool "Multi-core scheduler support"
f6e763b9
MB
1203 help
1204 Multi-core scheduler support improves the CPU scheduler's decision
1205 making when dealing with multi-core CPU chips at a cost of slightly
1206 increased overhead in some places. If unsure say N here.
1207
778c558f
BS
1208config SCHED_CLUSTER
1209 bool "Cluster scheduler support"
1210 help
1211 Cluster scheduler support improves the CPU scheduler's decision
1212 making when dealing with machines that have clusters of CPUs.
1213 Cluster usually means a couple of CPUs which are placed closely
1214 by sharing mid-level caches, last-level cache tags or internal
1215 busses.
1216
f6e763b9
MB
1217config SCHED_SMT
1218 bool "SMT scheduler support"
f6e763b9
MB
1219 help
1220 Improves the CPU scheduler's decision making when dealing with
1221 MultiThreading at a cost of slightly increased overhead in some
1222 places. If unsure say N here.
1223
8c2c3df3 1224config NR_CPUS
62aa9655
GK
1225 int "Maximum number of CPUs (2-4096)"
1226 range 2 4096
846a415b 1227 default "256"
8c2c3df3 1228
9327e2c6
MR
1229config HOTPLUG_CPU
1230 bool "Support for hot-pluggable CPUs"
217d453d 1231 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
1232 help
1233 Say Y here to experiment with turning CPUs off and on. CPUs
1234 can be controlled through /sys/devices/system/cpu.
1235
1a2db300
GK
1236# Common NUMA Features
1237config NUMA
4399e6cd 1238 bool "NUMA Memory Allocation and Scheduler Support"
ae3c107c 1239 select GENERIC_ARCH_NUMA
0c2a6cce
KW
1240 select ACPI_NUMA if ACPI
1241 select OF_NUMA
7ecd19cf
KW
1242 select HAVE_SETUP_PER_CPU_AREA
1243 select NEED_PER_CPU_EMBED_FIRST_CHUNK
1244 select NEED_PER_CPU_PAGE_FIRST_CHUNK
1245 select USE_PERCPU_NUMA_NODE_ID
1a2db300 1246 help
4399e6cd 1247 Enable NUMA (Non-Uniform Memory Access) support.
1a2db300
GK
1248
1249 The kernel will try to allocate memory used by a CPU on the
1250 local memory of the CPU and add some more
1251 NUMA awareness to the kernel.
1252
1253config NODES_SHIFT
1254 int "Maximum NUMA Nodes (as a power of 2)"
1255 range 1 10
2a13c13b 1256 default "4"
a9ee6cf5 1257 depends on NUMA
1a2db300
GK
1258 help
1259 Specify the maximum number of NUMA Nodes available on the target
1260 system. Increases memory reserved to accommodate various tables.
1261
8636a1f9 1262source "kernel/Kconfig.hz"
8c2c3df3 1263
8c2c3df3
CM
1264config ARCH_SPARSEMEM_ENABLE
1265 def_bool y
1266 select SPARSEMEM_VMEMMAP_ENABLE
782276b4 1267 select SPARSEMEM_VMEMMAP
e7d4bac4 1268
8c2c3df3 1269config HW_PERF_EVENTS
6475b2d8
MR
1270 def_bool y
1271 depends on ARM_PMU
8c2c3df3 1272
afcf5441 1273# Supported by clang >= 7.0 or GCC >= 12.0.0
5287569a
ST
1274config CC_HAVE_SHADOW_CALL_STACK
1275 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1276
dfd57bc3
SS
1277config PARAVIRT
1278 bool "Enable paravirtualization code"
1279 help
1280 This changes the kernel so it can modify itself when it is run
1281 under a hypervisor, potentially improving performance significantly
1282 over full virtualization.
1283
1284config PARAVIRT_TIME_ACCOUNTING
1285 bool "Paravirtual steal time accounting"
1286 select PARAVIRT
dfd57bc3
SS
1287 help
1288 Select this option to enable fine granularity task steal time
1289 accounting. Time spent executing other tasks in parallel with
1290 the current vCPU is discounted from the vCPU power. To account for
1291 that, there can be a small performance impact.
1292
1293 If in doubt, say N here.
1294
d28f6df1
GL
1295config KEXEC
1296 depends on PM_SLEEP_SMP
1297 select KEXEC_CORE
1298 bool "kexec system call"
a7f7f624 1299 help
d28f6df1
GL
1300 kexec is a system call that implements the ability to shutdown your
1301 current kernel, and to start another kernel. It is like a reboot
1302 but it is independent of the system firmware. And like a reboot
1303 you can start any kernel with it, not just Linux.
1304
3ddd9992
AT
1305config KEXEC_FILE
1306 bool "kexec file based system call"
1307 select KEXEC_CORE
dce92f6b 1308 select HAVE_IMA_KEXEC if IMA
3ddd9992
AT
1309 help
1310 This is new version of kexec system call. This system call is
1311 file based and takes file descriptors as system call argument
1312 for kernel and initramfs as opposed to list of segments as
1313 accepted by previous system call.
1314
99d5cadf 1315config KEXEC_SIG
732b7b93
AT
1316 bool "Verify kernel signature during kexec_file_load() syscall"
1317 depends on KEXEC_FILE
1318 help
1319 Select this option to verify a signature with loaded kernel
1320 image. If configured, any attempt of loading a image without
1321 valid signature will fail.
1322
1323 In addition to that option, you need to enable signature
1324 verification for the corresponding kernel image type being
1325 loaded in order for this to work.
1326
1327config KEXEC_IMAGE_VERIFY_SIG
1328 bool "Enable Image signature verification support"
1329 default y
99d5cadf 1330 depends on KEXEC_SIG
732b7b93
AT
1331 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1332 help
1333 Enable Image signature verification support.
1334
1335comment "Support for PE file signature verification disabled"
99d5cadf 1336 depends on KEXEC_SIG
732b7b93
AT
1337 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1338
e62aaeac
AT
1339config CRASH_DUMP
1340 bool "Build kdump crash kernel"
1341 help
1342 Generate crash dump after being started by kexec. This should
1343 be normally only set in special crash dump kernels which are
1344 loaded in the main kernel with kexec-tools into a specially
1345 reserved region and then later executed after a crash by
1346 kdump/kexec.
1347
330d4810 1348 For more details see Documentation/admin-guide/kdump/kdump.rst
e62aaeac 1349
072e3d96
PT
1350config TRANS_TABLE
1351 def_bool y
08eae0ef 1352 depends on HIBERNATION || KEXEC_CORE
072e3d96 1353
aa42aa13
SS
1354config XEN_DOM0
1355 def_bool y
1356 depends on XEN
1357
1358config XEN
c2ba1f7d 1359 bool "Xen guest support on ARM64"
aa42aa13 1360 depends on ARM64 && OF
83862ccf 1361 select SWIOTLB_XEN
dfd57bc3 1362 select PARAVIRT
aa42aa13
SS
1363 help
1364 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1365
d03bb145
SC
1366config FORCE_MAX_ZONEORDER
1367 int
79cc2ed5
AK
1368 default "14" if ARM64_64K_PAGES
1369 default "12" if ARM64_16K_PAGES
d03bb145 1370 default "11"
44eaacf1
SP
1371 help
1372 The kernel memory allocator divides physically contiguous memory
1373 blocks into "zones", where each zone is a power of two number of
1374 pages. This option selects the largest power of two that the kernel
1375 keeps in the memory allocator. If you need to allocate very large
1376 blocks of physically contiguous memory, then you may need to
1377 increase this value.
1378
1379 This config option is actually maximum order plus one. For example,
1380 a value of 11 means that the largest free memory block is 2^10 pages.
1381
1382 We make sure that we can allocate upto a HugePage size for each configuration.
1383 Hence we have :
1384 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1385
1386 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1387 4M allocations matching the default size used by generic code.
d03bb145 1388
084eb77c 1389config UNMAP_KERNEL_AT_EL0
0617052d 1390 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
084eb77c
WD
1391 default y
1392 help
0617052d
WD
1393 Speculation attacks against some high-performance processors can
1394 be used to bypass MMU permission checks and leak kernel data to
1395 userspace. This can be defended against by unmapping the kernel
1396 when running in userspace, mapping it back in on exception entry
1397 via a trampoline page in the vector table.
084eb77c
WD
1398
1399 If unsure, say Y.
1400
558c303c
JM
1401config MITIGATE_SPECTRE_BRANCH_HISTORY
1402 bool "Mitigate Spectre style attacks against branch history" if EXPERT
1403 default y
1404 help
1405 Speculation attacks against some high-performance processors can
1406 make use of branch history to influence future speculation.
1407 When taking an exception from user-space, a sequence of branches
1408 or a firmware call overwrites the branch history.
1409
c55191e9
AB
1410config RODATA_FULL_DEFAULT_ENABLED
1411 bool "Apply r/o permissions of VM areas also to their linear aliases"
1412 default y
1413 help
1414 Apply read-only attributes of VM areas to the linear alias of
1415 the backing pages as well. This prevents code or read-only data
1416 from being modified (inadvertently or intentionally) via another
1417 mapping of the same memory page. This additional enhancement can
1418 be turned off at runtime by passing rodata=[off|on] (and turned on
1419 with rodata=full if this option is set to 'n')
1420
1421 This requires the linear region to be mapped down to pages,
1422 which may adversely affect performance in some cases.
1423
dd523791
WD
1424config ARM64_SW_TTBR0_PAN
1425 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1426 help
1427 Enabling this option prevents the kernel from accessing
1428 user-space memory directly by pointing TTBR0_EL1 to a reserved
1429 zeroed area and reserved ASID. The user access routines
1430 restore the valid TTBR0_EL1 temporarily.
1431
63f0c603
CM
1432config ARM64_TAGGED_ADDR_ABI
1433 bool "Enable the tagged user addresses syscall ABI"
1434 default y
1435 help
1436 When this option is enabled, user applications can opt in to a
1437 relaxed ABI via prctl() allowing tagged addresses to be passed
1438 to system calls as pointer arguments. For details, see
799c8510 1439 Documentation/arm64/tagged-address-abi.rst.
63f0c603 1440
dd523791
WD
1441menuconfig COMPAT
1442 bool "Kernel support for 32-bit EL0"
1443 depends on ARM64_4K_PAGES || EXPERT
dd523791
WD
1444 select HAVE_UID16
1445 select OLD_SIGSUSPEND3
1446 select COMPAT_OLD_SIGACTION
1447 help
1448 This option enables support for a 32-bit EL0 running under a 64-bit
1449 kernel at EL1. AArch32-specific components such as system calls,
1450 the user helper functions, VFP support and the ptrace interface are
1451 handled appropriately by the kernel.
1452
1453 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1454 that you will only be able to execute AArch32 binaries that were compiled
1455 with page size aligned segments.
1456
1457 If you want to execute 32-bit userspace applications, say Y.
1458
1459if COMPAT
1460
1461config KUSER_HELPERS
7c4791c9 1462 bool "Enable kuser helpers page for 32-bit applications"
dd523791
WD
1463 default y
1464 help
1465 Warning: disabling this option may break 32-bit user programs.
1466
1467 Provide kuser helpers to compat tasks. The kernel provides
1468 helper code to userspace in read only form at a fixed location
1469 to allow userspace to be independent of the CPU type fitted to
1470 the system. This permits binaries to be run on ARMv4 through
1471 to ARMv8 without modification.
1472
dc7a12bd 1473 See Documentation/arm/kernel_user_helpers.rst for details.
dd523791
WD
1474
1475 However, the fixed address nature of these helpers can be used
1476 by ROP (return orientated programming) authors when creating
1477 exploits.
1478
1479 If all of the binaries and libraries which run on your platform
1480 are built specifically for your platform, and make no use of
1481 these helpers, then you can turn this option off to hinder
1482 such exploits. However, in that case, if a binary or library
1483 relying on those helpers is run, it will not function correctly.
1484
1485 Say N here only if you are absolutely certain that you do not
1486 need these helpers; otherwise, the safe option is to say Y.
1487
7c4791c9
WD
1488config COMPAT_VDSO
1489 bool "Enable vDSO for 32-bit applications"
3e6f8d1f
ND
1490 depends on !CPU_BIG_ENDIAN
1491 depends on (CC_IS_CLANG && LD_IS_LLD) || "$(CROSS_COMPILE_COMPAT)" != ""
7c4791c9
WD
1492 select GENERIC_COMPAT_VDSO
1493 default y
1494 help
1495 Place in the process address space of 32-bit applications an
1496 ELF shared object providing fast implementations of gettimeofday
1497 and clock_gettime.
1498
1499 You must have a 32-bit build of glibc 2.22 or later for programs
1500 to seamlessly take advantage of this.
dd523791 1501
625412c2
ND
1502config THUMB2_COMPAT_VDSO
1503 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT
1504 depends on COMPAT_VDSO
1505 default y
1506 help
1507 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y,
1508 otherwise with '-marm'.
1509
1b907f46
WD
1510menuconfig ARMV8_DEPRECATED
1511 bool "Emulate deprecated/obsolete ARMv8 instructions"
6cfa7cc4 1512 depends on SYSCTL
1b907f46
WD
1513 help
1514 Legacy software support may require certain instructions
1515 that have been deprecated or obsoleted in the architecture.
1516
1517 Enable this config to enable selective emulation of these
1518 features.
1519
1520 If unsure, say Y
1521
1522if ARMV8_DEPRECATED
1523
1524config SWP_EMULATION
1525 bool "Emulate SWP/SWPB instructions"
1526 help
1527 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1528 they are always undefined. Say Y here to enable software
1529 emulation of these instructions for userspace using LDXR/STXR.
dd720784
MB
1530 This feature can be controlled at runtime with the abi.swp
1531 sysctl which is disabled by default.
1b907f46
WD
1532
1533 In some older versions of glibc [<=2.8] SWP is used during futex
1534 trylock() operations with the assumption that the code will not
1535 be preempted. This invalid assumption may be more likely to fail
1536 with SWP emulation enabled, leading to deadlock of the user
1537 application.
1538
1539 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1540 on an external transaction monitoring block called a global
1541 monitor to maintain update atomicity. If your system does not
1542 implement a global monitor, this option can cause programs that
1543 perform SWP operations to uncached memory to deadlock.
1544
1545 If unsure, say Y
1546
1547config CP15_BARRIER_EMULATION
1548 bool "Emulate CP15 Barrier instructions"
1549 help
1550 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1551 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1552 strongly recommended to use the ISB, DSB, and DMB
1553 instructions instead.
1554
1555 Say Y here to enable software emulation of these
1556 instructions for AArch32 userspace code. When this option is
1557 enabled, CP15 barrier usage is traced which can help
dd720784
MB
1558 identify software that needs updating. This feature can be
1559 controlled at runtime with the abi.cp15_barrier sysctl.
1b907f46
WD
1560
1561 If unsure, say Y
1562
2d888f48
SP
1563config SETEND_EMULATION
1564 bool "Emulate SETEND instruction"
1565 help
1566 The SETEND instruction alters the data-endianness of the
1567 AArch32 EL0, and is deprecated in ARMv8.
1568
1569 Say Y here to enable software emulation of the instruction
dd720784
MB
1570 for AArch32 userspace code. This feature can be controlled
1571 at runtime with the abi.setend sysctl.
2d888f48
SP
1572
1573 Note: All the cpus on the system must have mixed endian support at EL0
1574 for this feature to be enabled. If a new CPU - which doesn't support mixed
1575 endian - is hotplugged in after this feature has been enabled, there could
1576 be unexpected results in the applications.
1577
1578 If unsure, say Y
3cb7e662 1579endif # ARMV8_DEPRECATED
1b907f46 1580
3cb7e662 1581endif # COMPAT
ba42822a 1582
0e4a0709
WD
1583menu "ARMv8.1 architectural features"
1584
1585config ARM64_HW_AFDBM
1586 bool "Support for hardware updates of the Access and Dirty page flags"
1587 default y
1588 help
1589 The ARMv8.1 architecture extensions introduce support for
1590 hardware updates of the access and dirty information in page
1591 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1592 capable processors, accesses to pages with PTE_AF cleared will
1593 set this bit instead of raising an access flag fault.
1594 Similarly, writes to read-only pages with the DBM bit set will
1595 clear the read-only bit (AP[2]) instead of raising a
1596 permission fault.
1597
1598 Kernels built with this configuration option enabled continue
1599 to work on pre-ARMv8.1 hardware and the performance impact is
1600 minimal. If unsure, say Y.
1601
1602config ARM64_PAN
1603 bool "Enable support for Privileged Access Never (PAN)"
1604 default y
1605 help
3cb7e662
JH
1606 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1607 prevents the kernel or hypervisor from accessing user-space (EL0)
1608 memory directly.
0e4a0709 1609
3cb7e662
JH
1610 Choosing this option will cause any unprotected (not using
1611 copy_to_user et al) memory access to fail with a permission fault.
0e4a0709 1612
3cb7e662
JH
1613 The feature is detected at runtime, and will remain as a 'nop'
1614 instruction if the cpu does not implement the feature.
0e4a0709 1615
364a5a8a
WD
1616config AS_HAS_LDAPR
1617 def_bool $(as-instr,.arch_extension rcpc)
1618
2decad92
CM
1619config AS_HAS_LSE_ATOMICS
1620 def_bool $(as-instr,.arch_extension lse)
1621
0e4a0709 1622config ARM64_LSE_ATOMICS
395af861
CM
1623 bool
1624 default ARM64_USE_LSE_ATOMICS
2decad92 1625 depends on AS_HAS_LSE_ATOMICS
395af861
CM
1626
1627config ARM64_USE_LSE_ATOMICS
0e4a0709 1628 bool "Atomic instructions"
b32baf91 1629 depends on JUMP_LABEL
7bd99b40 1630 default y
0e4a0709
WD
1631 help
1632 As part of the Large System Extensions, ARMv8.1 introduces new
1633 atomic instructions that are designed specifically to scale in
1634 very large systems.
1635
1636 Say Y here to make use of these instructions for the in-kernel
1637 atomic routines. This incurs a small overhead on CPUs that do
1638 not support these instructions and requires the kernel to be
7bd99b40
WD
1639 built with binutils >= 2.25 in order for the new instructions
1640 to be used.
0e4a0709 1641
3cb7e662 1642endmenu # "ARMv8.1 architectural features"
0e4a0709 1643
f993318b
WD
1644menu "ARMv8.2 architectural features"
1645
2c54b423 1646config AS_HAS_ARMV8_2
3cb7e662 1647 def_bool $(cc-option,-Wa$(comma)-march=armv8.2-a)
2c54b423
AB
1648
1649config AS_HAS_SHA3
3cb7e662 1650 def_bool $(as-instr,.arch armv8.2-a+sha3)
2c54b423 1651
d50e071f
RM
1652config ARM64_PMEM
1653 bool "Enable support for persistent memory"
1654 select ARCH_HAS_PMEM_API
5d7bdeb1 1655 select ARCH_HAS_UACCESS_FLUSHCACHE
d50e071f
RM
1656 help
1657 Say Y to enable support for the persistent memory API based on the
1658 ARMv8.2 DCPoP feature.
1659
1660 The feature is detected at runtime, and the kernel will use DC CVAC
1661 operations if DC CVAP is not supported (following the behaviour of
1662 DC CVAP itself if the system does not define a point of persistence).
1663
64c02720
XX
1664config ARM64_RAS_EXTN
1665 bool "Enable support for RAS CPU Extensions"
1666 default y
1667 help
1668 CPUs that support the Reliability, Availability and Serviceability
1669 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1670 errors, classify them and report them to software.
1671
1672 On CPUs with these extensions system software can use additional
1673 barriers to determine if faults are pending and read the
1674 classification from a new set of registers.
1675
1676 Selecting this feature will allow the kernel to use these barriers
1677 and access the new registers if the system supports the extension.
1678 Platform RAS features may additionally depend on firmware support.
1679
5ffdfaed
VM
1680config ARM64_CNP
1681 bool "Enable support for Common Not Private (CNP) translations"
1682 default y
1683 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1684 help
1685 Common Not Private (CNP) allows translation table entries to
1686 be shared between different PEs in the same inner shareable
1687 domain, so the hardware can use this fact to optimise the
1688 caching of such entries in the TLB.
1689
1690 Selecting this option allows the CNP feature to be detected
1691 at runtime, and does not affect PEs that do not implement
1692 this feature.
1693
3cb7e662 1694endmenu # "ARMv8.2 architectural features"
f993318b 1695
04ca3204
MR
1696menu "ARMv8.3 architectural features"
1697
1698config ARM64_PTR_AUTH
1699 bool "Enable support for pointer authentication"
1700 default y
1701 help
1702 Pointer authentication (part of the ARMv8.3 Extensions) provides
1703 instructions for signing and authenticating pointers against secret
1704 keys, which can be used to mitigate Return Oriented Programming (ROP)
1705 and other attacks.
1706
1707 This option enables these instructions at EL0 (i.e. for userspace).
04ca3204
MR
1708 Choosing this option will cause the kernel to initialise secret keys
1709 for each process at exec() time, with these keys being
1710 context-switched along with the process.
1711
1712 The feature is detected at runtime. If the feature is not present in
384b40ca 1713 hardware it will not be advertised to userspace/KVM guest nor will it
dfb0589c 1714 be enabled.
04ca3204 1715
6982934e
KM
1716 If the feature is present on the boot CPU but not on a late CPU, then
1717 the late CPU will be parked. Also, if the boot CPU does not have
1718 address auth and the late CPU has then the late CPU will still boot
1719 but with the feature disabled. On such a system, this option should
1720 not be selected.
1721
b27a9f41 1722config ARM64_PTR_AUTH_KERNEL
d053e71a 1723 bool "Use pointer authentication for kernel"
b27a9f41
DK
1724 default y
1725 depends on ARM64_PTR_AUTH
1726 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
1727 # Modern compilers insert a .note.gnu.property section note for PAC
1728 # which is only understood by binutils starting with version 2.33.1.
1729 depends on LD_IS_LLD || LD_VERSION >= 23301 || (CC_IS_GCC && GCC_VERSION < 90100)
1730 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
1731 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1732 help
1733 If the compiler supports the -mbranch-protection or
1734 -msign-return-address flag (e.g. GCC 7 or later), then this option
1735 will cause the kernel itself to be compiled with return address
1736 protection. In this case, and if the target hardware is known to
1737 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1738 disabled with minimal loss of protection.
1739
74afda40
KM
1740 This feature works with FUNCTION_GRAPH_TRACER option only if
1741 DYNAMIC_FTRACE_WITH_REGS is enabled.
1742
1743config CC_HAS_BRANCH_PROT_PAC_RET
1744 # GCC 9 or later, clang 8 or later
1745 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1746
1747config CC_HAS_SIGN_RETURN_ADDRESS
1748 # GCC 7, 8
1749 def_bool $(cc-option,-msign-return-address=all)
1750
1751config AS_HAS_PAC
4d0831e8 1752 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a)
74afda40 1753
3b446c7d
ND
1754config AS_HAS_CFI_NEGATE_RA_STATE
1755 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1756
3cb7e662 1757endmenu # "ARMv8.3 architectural features"
04ca3204 1758
2c9d45b4
IV
1759menu "ARMv8.4 architectural features"
1760
1761config ARM64_AMU_EXTN
1762 bool "Enable support for the Activity Monitors Unit CPU extension"
1763 default y
1764 help
1765 The activity monitors extension is an optional extension introduced
1766 by the ARMv8.4 CPU architecture. This enables support for version 1
1767 of the activity monitors architecture, AMUv1.
1768
1769 To enable the use of this extension on CPUs that implement it, say Y.
1770
1771 Note that for architectural reasons, firmware _must_ implement AMU
1772 support when running on CPUs that present the activity monitors
1773 extension. The required support is present in:
1774 * Version 1.5 and later of the ARM Trusted Firmware
1775
1776 For kernels that have this configuration enabled but boot with broken
1777 firmware, you may need to say N here until the firmware is fixed.
1778 Otherwise you may experience firmware panics or lockups when
1779 accessing the counter registers. Even if you are not observing these
1780 symptoms, the values returned by the register reads might not
1781 correctly reflect reality. Most commonly, the value read will be 0,
1782 indicating that the counter is not enabled.
1783
7c78f67e
ZY
1784config AS_HAS_ARMV8_4
1785 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a)
1786
1787config ARM64_TLB_RANGE
1788 bool "Enable support for tlbi range feature"
1789 default y
1790 depends on AS_HAS_ARMV8_4
1791 help
1792 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a
1793 range of input addresses.
1794
1795 The feature introduces new assembly instructions, and they were
1796 support when binutils >= 2.30.
1797
3cb7e662 1798endmenu # "ARMv8.4 architectural features"
04ca3204 1799
3e6c69a0
MB
1800menu "ARMv8.5 architectural features"
1801
f469c032
VF
1802config AS_HAS_ARMV8_5
1803 def_bool $(cc-option,-Wa$(comma)-march=armv8.5-a)
1804
383499f8
DM
1805config ARM64_BTI
1806 bool "Branch Target Identification support"
1807 default y
1808 help
1809 Branch Target Identification (part of the ARMv8.5 Extensions)
1810 provides a mechanism to limit the set of locations to which computed
1811 branch instructions such as BR or BLR can jump.
1812
1813 To make use of BTI on CPUs that support it, say Y.
1814
1815 BTI is intended to provide complementary protection to other control
1816 flow integrity protection mechanisms, such as the Pointer
1817 authentication mechanism provided as part of the ARMv8.3 Extensions.
1818 For this reason, it does not make sense to enable this option without
1819 also enabling support for pointer authentication. Thus, when
1820 enabling this option you should also select ARM64_PTR_AUTH=y.
1821
1822 Userspace binaries must also be specifically compiled to make use of
1823 this mechanism. If you say N here or the hardware does not support
1824 BTI, such binaries can still run, but you get no additional
1825 enforcement of branch destinations.
1826
97fed779
MB
1827config ARM64_BTI_KERNEL
1828 bool "Use Branch Target Identification for kernel"
1829 default y
1830 depends on ARM64_BTI
b27a9f41 1831 depends on ARM64_PTR_AUTH_KERNEL
97fed779 1832 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
3a88d7c5
WD
1833 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1834 depends on !CC_IS_GCC || GCC_VERSION >= 100100
8cdd23c2
NC
1835 # https://github.com/llvm/llvm-project/commit/a88c722e687e6780dcd6a58718350dc76fcc4cc9
1836 depends on !CC_IS_CLANG || CLANG_VERSION >= 120000
97fed779
MB
1837 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1838 help
1839 Build the kernel with Branch Target Identification annotations
1840 and enable enforcement of this for kernel code. When this option
1841 is enabled and the system supports BTI all kernel code including
1842 modular code must have BTI enabled.
1843
1844config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1845 # GCC 9 or later, clang 8 or later
1846 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1847
3e6c69a0
MB
1848config ARM64_E0PD
1849 bool "Enable support for E0PD"
1850 default y
1851 help
e717d93b
WD
1852 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1853 that EL0 accesses made via TTBR1 always fault in constant time,
1854 providing similar benefits to KASLR as those provided by KPTI, but
1855 with lower overhead and without disrupting legitimate access to
1856 kernel memory such as SPE.
3e6c69a0 1857
e717d93b 1858 This option enables E0PD for TTBR1 where available.
3e6c69a0 1859
1a50ec0b
RH
1860config ARCH_RANDOM
1861 bool "Enable support for random number generation"
1862 default y
1863 help
1864 Random number generation (part of the ARMv8.5 Extensions)
1865 provides a high bandwidth, cryptographically secure
1866 hardware random number generator.
1867
89b94df9
VF
1868config ARM64_AS_HAS_MTE
1869 # Initial support for MTE went in binutils 2.32.0, checked with
1870 # ".arch armv8.5-a+memtag" below. However, this was incomplete
1871 # as a late addition to the final architecture spec (LDGM/STGM)
1872 # is only supported in the newer 2.32.x and 2.33 binutils
1873 # versions, hence the extra "stgm" instruction check below.
1874 def_bool $(as-instr,.arch armv8.5-a+memtag\nstgm xzr$(comma)[x0])
1875
1876config ARM64_MTE
1877 bool "Memory Tagging Extension support"
1878 default y
1879 depends on ARM64_AS_HAS_MTE && ARM64_TAGGED_ADDR_ABI
f469c032 1880 depends on AS_HAS_ARMV8_5
2decad92 1881 depends on AS_HAS_LSE_ATOMICS
98c970da
VF
1882 # Required for tag checking in the uaccess routines
1883 depends on ARM64_PAN
f3ba50a7 1884 select ARCH_HAS_SUBPAGE_FAULTS
89b94df9
VF
1885 select ARCH_USES_HIGH_VMA_FLAGS
1886 help
1887 Memory Tagging (part of the ARMv8.5 Extensions) provides
1888 architectural support for run-time, always-on detection of
1889 various classes of memory error to aid with software debugging
1890 to eliminate vulnerabilities arising from memory-unsafe
1891 languages.
1892
1893 This option enables the support for the Memory Tagging
1894 Extension at EL0 (i.e. for userspace).
1895
1896 Selecting this option allows the feature to be detected at
1897 runtime. Any secondary CPU not implementing this feature will
1898 not be allowed a late bring-up.
1899
1900 Userspace binaries that want to use this feature must
1901 explicitly opt in. The mechanism for the userspace is
1902 described in:
1903
1904 Documentation/arm64/memory-tagging-extension.rst.
1905
3cb7e662 1906endmenu # "ARMv8.5 architectural features"
3e6c69a0 1907
18107f8a
VM
1908menu "ARMv8.7 architectural features"
1909
1910config ARM64_EPAN
1911 bool "Enable support for Enhanced Privileged Access Never (EPAN)"
1912 default y
1913 depends on ARM64_PAN
1914 help
3cb7e662
JH
1915 Enhanced Privileged Access Never (EPAN) allows Privileged
1916 Access Never to be used with Execute-only mappings.
18107f8a 1917
3cb7e662
JH
1918 The feature is detected at runtime, and will remain disabled
1919 if the cpu does not implement the feature.
1920endmenu # "ARMv8.7 architectural features"
18107f8a 1921
ddd25ad1
DM
1922config ARM64_SVE
1923 bool "ARM Scalable Vector Extension support"
1924 default y
1925 help
1926 The Scalable Vector Extension (SVE) is an extension to the AArch64
1927 execution state which complements and extends the SIMD functionality
1928 of the base architecture to support much larger vectors and to enable
1929 additional vectorisation opportunities.
1930
1931 To enable use of this extension on CPUs that implement it, say Y.
1932
06a916fe
DM
1933 On CPUs that support the SVE2 extensions, this option will enable
1934 those too.
1935
5043694e
DM
1936 Note that for architectural reasons, firmware _must_ implement SVE
1937 support when running on SVE capable hardware. The required support
1938 is present in:
1939
1940 * version 1.5 and later of the ARM Trusted Firmware
1941 * the AArch64 boot wrapper since commit 5e1261e08abf
1942 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1943
1944 For other firmware implementations, consult the firmware documentation
1945 or vendor.
1946
1947 If you need the kernel to boot on SVE-capable hardware with broken
1948 firmware, you may need to say N here until you get your firmware
1949 fixed. Otherwise, you may experience firmware panics or lockups when
1950 booting the kernel. If unsure and you are not observing these
1951 symptoms, you should assume that it is safe to say Y.
fd045f6c 1952
a1f4ccd2
MB
1953config ARM64_SME
1954 bool "ARM Scalable Matrix Extension support"
1955 default y
1956 depends on ARM64_SVE
1957 help
1958 The Scalable Matrix Extension (SME) is an extension to the AArch64
1959 execution state which utilises a substantial subset of the SVE
1960 instruction set, together with the addition of new architectural
1961 register state capable of holding two dimensional matrix tiles to
1962 enable various matrix operations.
1963
fd045f6c 1964config ARM64_MODULE_PLTS
58557e48 1965 bool "Use PLTs to allow module memory to spill over into vmalloc area"
faaa73bc 1966 depends on MODULES
fd045f6c 1967 select HAVE_MOD_ARCH_SPECIFIC
58557e48
FF
1968 help
1969 Allocate PLTs when loading modules so that jumps and calls whose
1970 targets are too far away for their relative offsets to be encoded
1971 in the instructions themselves can be bounced via veneers in the
1972 module's PLT. This allows modules to be allocated in the generic
1973 vmalloc area after the dedicated module memory area has been
1974 exhausted.
1975
1976 When running with address space randomization (KASLR), the module
1977 region itself may be too far away for ordinary relative jumps and
1978 calls, and so in that case, module PLTs are required and cannot be
1979 disabled.
1980
1981 Specific errata workaround(s) might also force module PLTs to be
1982 enabled (ARM64_ERRATUM_843419).
fd045f6c 1983
bc3c03cc
JT
1984config ARM64_PSEUDO_NMI
1985 bool "Support for NMI-like interrupts"
3c9c1dcd 1986 select ARM_GIC_V3
bc3c03cc
JT
1987 help
1988 Adds support for mimicking Non-Maskable Interrupts through the use of
1989 GIC interrupt priority. This support requires version 3 or later of
bc15cf70 1990 ARM GIC.
bc3c03cc
JT
1991
1992 This high priority configuration for interrupts needs to be
1993 explicitly enabled by setting the kernel parameter
1994 "irqchip.gicv3_pseudo_nmi" to 1.
1995
1996 If unsure, say N
1997
48ce8f80
JT
1998if ARM64_PSEUDO_NMI
1999config ARM64_DEBUG_PRIORITY_MASKING
2000 bool "Debug interrupt priority masking"
2001 help
2002 This adds runtime checks to functions enabling/disabling
2003 interrupts when using priority masking. The additional checks verify
2004 the validity of ICC_PMR_EL1 when calling concerned functions.
2005
2006 If unsure, say N
3cb7e662 2007endif # ARM64_PSEUDO_NMI
48ce8f80 2008
1e48ef7f 2009config RELOCATABLE
dd4bc607 2010 bool "Build a relocatable kernel image" if EXPERT
5cf896fb 2011 select ARCH_HAS_RELR
dd4bc607 2012 default y
1e48ef7f
AB
2013 help
2014 This builds the kernel as a Position Independent Executable (PIE),
2015 which retains all relocation metadata required to relocate the
2016 kernel binary at runtime to a different virtual address than the
2017 address it was linked at.
2018 Since AArch64 uses the RELA relocation format, this requires a
2019 relocation pass at runtime even if the kernel is loaded at the
2020 same address it was linked at.
2021
f80fb3a3
AB
2022config RANDOMIZE_BASE
2023 bool "Randomize the address of the kernel image"
b9c220b5 2024 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
2025 select RELOCATABLE
2026 help
2027 Randomizes the virtual address at which the kernel image is
2028 loaded, as a security feature that deters exploit attempts
2029 relying on knowledge of the location of kernel internals.
2030
2031 It is the bootloader's job to provide entropy, by passing a
2032 random u64 value in /chosen/kaslr-seed at kernel entry.
2033
2b5fe07a
AB
2034 When booting via the UEFI stub, it will invoke the firmware's
2035 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
2036 to the kernel proper. In addition, it will randomise the physical
2037 location of the kernel Image as well.
2038
f80fb3a3
AB
2039 If unsure, say N.
2040
2041config RANDOMIZE_MODULE_REGION_FULL
f9c4ff2a 2042 bool "Randomize the module region over a 2 GB range"
e71a4e1b 2043 depends on RANDOMIZE_BASE
f80fb3a3
AB
2044 default y
2045 help
f9c4ff2a 2046 Randomizes the location of the module region inside a 2 GB window
f2b9ba87 2047 covering the core kernel. This way, it is less likely for modules
f80fb3a3
AB
2048 to leak information about the location of core kernel data structures
2049 but it does imply that function calls between modules and the core
2050 kernel will need to be resolved via veneers in the module PLT.
2051
2052 When this option is not set, the module region will be randomized over
2053 a limited range that contains the [_stext, _etext] interval of the
f9c4ff2a
BS
2054 core kernel, so branch relocations are almost always in range unless
2055 ARM64_MODULE_PLTS is enabled and the region is exhausted. In this
2056 particular case of region exhaustion, modules might be able to fall
2057 back to a larger 2GB area.
f80fb3a3 2058
0a1213fa
AB
2059config CC_HAVE_STACKPROTECTOR_SYSREG
2060 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
2061
2062config STACKPROTECTOR_PER_TASK
2063 def_bool y
2064 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
2065
5028fbad
HM
2066# The GPIO number here must be sorted by descending number. In case of
2067# a multiplatform kernel, we just want the highest value required by the
2068# selected platforms.
2069config ARCH_NR_GPIO
2070 int
2071 default 2048 if ARCH_APPLE
2072 default 0
2073 help
2074 Maximum number of GPIOs in the system.
2075
2076 If unsure, leave the default value.
2077
3cb7e662 2078endmenu # "Kernel Features"
8c2c3df3
CM
2079
2080menu "Boot options"
2081
5e89c55e
LP
2082config ARM64_ACPI_PARKING_PROTOCOL
2083 bool "Enable support for the ARM64 ACPI parking protocol"
2084 depends on ACPI
2085 help
2086 Enable support for the ARM64 ACPI parking protocol. If disabled
2087 the kernel will not allow booting through the ARM64 ACPI parking
2088 protocol even if the corresponding data is present in the ACPI
2089 MADT table.
2090
8c2c3df3
CM
2091config CMDLINE
2092 string "Default kernel command string"
2093 default ""
2094 help
2095 Provide a set of default command-line options at build time by
2096 entering them here. As a minimum, you should specify the the
2097 root device (e.g. root=/dev/nfs).
2098
1e40d105
TH
2099choice
2100 prompt "Kernel command line type" if CMDLINE != ""
2101 default CMDLINE_FROM_BOOTLOADER
2102 help
2103 Choose how the kernel will handle the provided default kernel
2104 command line string.
2105
2106config CMDLINE_FROM_BOOTLOADER
2107 bool "Use bootloader kernel arguments if available"
2108 help
2109 Uses the command-line options passed by the boot loader. If
2110 the boot loader doesn't provide any, the default kernel command
2111 string provided in CMDLINE will be used.
2112
8c2c3df3
CM
2113config CMDLINE_FORCE
2114 bool "Always use the default kernel command string"
2115 help
2116 Always use the default kernel command string, even if the boot
2117 loader passes other arguments to the kernel.
2118 This is useful if you cannot or don't want to change the
2119 command-line options your boot loader passes to the kernel.
2120
1e40d105
TH
2121endchoice
2122
f4f75ad5
AB
2123config EFI_STUB
2124 bool
2125
f84d0275
MS
2126config EFI
2127 bool "UEFI runtime support"
2128 depends on OF && !CPU_BIG_ENDIAN
b472db6c 2129 depends on KERNEL_MODE_NEON
2c870e61 2130 select ARCH_SUPPORTS_ACPI
f84d0275
MS
2131 select LIBFDT
2132 select UCS2_STRING
2133 select EFI_PARAMS_FROM_FDT
e15dd494 2134 select EFI_RUNTIME_WRAPPERS
f4f75ad5 2135 select EFI_STUB
2e0eb483 2136 select EFI_GENERIC_STUB
8d39cee0 2137 imply IMA_SECURE_AND_OR_TRUSTED_BOOT
f84d0275
MS
2138 default y
2139 help
2140 This option provides support for runtime services provided
2141 by UEFI firmware (such as non-volatile variables, realtime
3cb7e662 2142 clock, and platform reset). A UEFI stub is also provided to
3c7f2550
MS
2143 allow the kernel to be booted as an EFI application. This
2144 is only useful on systems that have UEFI firmware.
f84d0275 2145
d1ae8c00
YL
2146config DMI
2147 bool "Enable support for SMBIOS (DMI) tables"
2148 depends on EFI
2149 default y
2150 help
2151 This enables SMBIOS/DMI feature for systems.
2152
2153 This option is only useful on systems that have UEFI firmware.
2154 However, even with this option, the resultant kernel should
2155 continue to boot on existing non-UEFI platforms.
2156
3cb7e662 2157endmenu # "Boot options"
8c2c3df3 2158
166936ba
LP
2159menu "Power management options"
2160
2161source "kernel/power/Kconfig"
2162
82869ac5
JM
2163config ARCH_HIBERNATION_POSSIBLE
2164 def_bool y
2165 depends on CPU_PM
2166
2167config ARCH_HIBERNATION_HEADER
2168 def_bool y
2169 depends on HIBERNATION
2170
166936ba
LP
2171config ARCH_SUSPEND_POSSIBLE
2172 def_bool y
2173
3cb7e662 2174endmenu # "Power management options"
166936ba 2175
1307220d
LP
2176menu "CPU Power Management"
2177
2178source "drivers/cpuidle/Kconfig"
2179
52e7e816
RH
2180source "drivers/cpufreq/Kconfig"
2181
3cb7e662 2182endmenu # "CPU Power Management"
52e7e816 2183
b6a02173
GG
2184source "drivers/acpi/Kconfig"
2185
c3eb5b14
MZ
2186source "arch/arm64/kvm/Kconfig"
2187
2c98833a
AB
2188if CRYPTO
2189source "arch/arm64/crypto/Kconfig"
3cb7e662 2190endif # CRYPTO