Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net
[linux-2.6-block.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
5f1ae4eb 5 select ACPI_GTDT if ACPI
c6bb8f89 6 select ACPI_IORT if ACPI
6933de0c 7 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
0cb0786b 8 select ACPI_MCFG if ACPI
888125a7 9 select ACPI_SPCR_TABLE if ACPI
0ce82232 10 select ACPI_PPTT if ACPI
1d8f51d4 11 select ARCH_CLOCKSOURCE_DATA
ec6d06ef 12 select ARCH_HAS_DEBUG_VIRTUAL
21266be9 13 select ARCH_HAS_DEVMEM_IS_ALLOWED
38b04a74 14 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
2b68f6ca 15 select ARCH_HAS_ELF_RANDOMIZE
e75bef2a 16 select ARCH_HAS_FAST_MULTIPLIER
6974f0c4 17 select ARCH_HAS_FORTIFY_SOURCE
957e3fac 18 select ARCH_HAS_GCOV_PROFILE_ALL
e1073d1e 19 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
5e4c7549 20 select ARCH_HAS_KCOV
f1e3a12b 21 select ARCH_HAS_MEMBARRIER_SYNC_CORE
3010a5ea 22 select ARCH_HAS_PTE_SPECIAL
d2852a22 23 select ARCH_HAS_SET_MEMORY
308c09f1 24 select ARCH_HAS_SG_CHAIN
ad21fc4f
LA
25 select ARCH_HAS_STRICT_KERNEL_RWX
26 select ARCH_HAS_STRICT_MODULE_RWX
1f85008e 27 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
396a5d4a 28 select ARCH_HAVE_NMI_SAFE_CMPXCHG
087133ac
WD
29 select ARCH_INLINE_READ_LOCK if !PREEMPT
30 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
31 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
32 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
34 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
35 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
36 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
38 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
39 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
40 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
42 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
43 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
44 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
c63c8700 45 select ARCH_USE_CMPXCHG_LOCKREF
087133ac 46 select ARCH_USE_QUEUED_RWLOCKS
c484f256 47 select ARCH_SUPPORTS_MEMORY_FAILURE
4badad35 48 select ARCH_SUPPORTS_ATOMIC_RMW
56166230 49 select ARCH_SUPPORTS_NUMA_BALANCING
6212a512 50 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 51 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 52 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 53 select ARM_AMBA
1aee5d7a 54 select ARM_ARCH_TIMER
c4188edc 55 select ARM_GIC
875cbf3e 56 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 57 select ARM_GIC_V2M if PCI
021f6537 58 select ARM_GIC_V3
3ee80364 59 select ARM_GIC_V3_ITS if PCI
bff60792 60 select ARM_PSCI_FW
adace895 61 select BUILDTIME_EXTABLE_SORT
db2789b5 62 select CLONE_BACKWARDS
7ca2ef33 63 select COMMON_CLK
166936ba 64 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 65 select DCACHE_WORD_ACCESS
0d8488ac 66 select DMA_DIRECT_OPS
ef37566c 67 select EDAC_SUPPORT
2f34f173 68 select FRAME_POINTER
d4932f9e 69 select GENERIC_ALLOCATOR
2ef7a295 70 select GENERIC_ARCH_TOPOLOGY
8c2c3df3 71 select GENERIC_CLOCKEVENTS
4b3dc967 72 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 73 select GENERIC_CPU_AUTOPROBE
bf4b558e 74 select GENERIC_EARLY_IOREMAP
2314ee4d 75 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
76 select GENERIC_IRQ_PROBE
77 select GENERIC_IRQ_SHOW
6544e67b 78 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 79 select GENERIC_PCI_IOMAP
65cd4f6c 80 select GENERIC_SCHED_CLOCK
8c2c3df3 81 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
82 select GENERIC_STRNCPY_FROM_USER
83 select GENERIC_STRNLEN_USER
8c2c3df3 84 select GENERIC_TIME_VSYSCALL
a1ddc74a 85 select HANDLE_DOMAIN_IRQ
8c2c3df3 86 select HARDIRQS_SW_RESEND
9f9a35a7 87 select HAVE_ACPI_APEI if (ACPI && EFI)
5284e1b4 88 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 89 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 90 select HAVE_ARCH_BITREVERSE
324420bf 91 select HAVE_ARCH_HUGE_VMAP
9732cafd 92 select HAVE_ARCH_JUMP_LABEL
e17d8025 93 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 94 select HAVE_ARCH_KGDB
8f0d3aa9
DC
95 select HAVE_ARCH_MMAP_RND_BITS
96 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 97 select HAVE_ARCH_SECCOMP_FILTER
9e8084d3 98 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
8c2c3df3 99 select HAVE_ARCH_TRACEHOOK
8ee70879 100 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
e3067861 101 select HAVE_ARCH_VMAP_STACK
8ee70879 102 select HAVE_ARM_SMCCC
6077776b 103 select HAVE_EBPF_JIT
af64d2aa 104 select HAVE_C_RECORDMCOUNT
c0c264ae 105 select HAVE_CC_STACKPROTECTOR
5284e1b4 106 select HAVE_CMPXCHG_DOUBLE
95eff6b2 107 select HAVE_CMPXCHG_LOCAL
8ee70879 108 select HAVE_CONTEXT_TRACKING
9b2a60c4 109 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 110 select HAVE_DEBUG_KMEMLEAK
6ac2104d 111 select HAVE_DMA_CONTIGUOUS
bd7d38db 112 select HAVE_DYNAMIC_FTRACE
50afc33a 113 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 114 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
115 select HAVE_FUNCTION_TRACER
116 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 117 select HAVE_GCC_PLUGINS
8c2c3df3 118 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 119 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 120 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 121 select HAVE_MEMBLOCK
1a2db300 122 select HAVE_MEMBLOCK_NODE_MAP if NUMA
396a5d4a 123 select HAVE_NMI
55834a77 124 select HAVE_PATA_PLATFORM
8c2c3df3 125 select HAVE_PERF_EVENTS
2ee0d7fd
JP
126 select HAVE_PERF_REGS
127 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 128 select HAVE_REGS_AND_STACK_ACCESS_API
5e5f6dc1 129 select HAVE_RCU_TABLE_FREE
055b1212 130 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 131 select HAVE_KPROBES
cd1ee3b1 132 select HAVE_KRETPROBES
876945db 133 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 134 select IRQ_DOMAIN
e8557d1f 135 select IRQ_FORCED_THREADING
fea2acaa 136 select MODULES_USE_ELF_RELA
667b24d0 137 select MULTI_IRQ_HANDLER
f616ab59 138 select NEED_DMA_MAP_STATE
86596f0a 139 select NEED_SG_DMA_LENGTH
8c2c3df3
CM
140 select NO_BOOTMEM
141 select OF
142 select OF_EARLY_FLATTREE
9bf14b7c 143 select OF_RESERVED_MEM
0cb0786b 144 select PCI_ECAM if ACPI
aa1e8ec1
CM
145 select POWER_RESET
146 select POWER_SUPPLY
4adcec11 147 select REFCOUNT_FULL
8c2c3df3 148 select SPARSE_IRQ
09230cbc 149 select SWIOTLB
7ac57a89 150 select SYSCTL_EXCEPTION_TRACE
c02433dd 151 select THREAD_INFO_IN_TASK
8c2c3df3
CM
152 help
153 ARM 64-bit (AArch64) Linux support.
154
155config 64BIT
156 def_bool y
157
8c2c3df3
CM
158config MMU
159 def_bool y
160
030c4d24
MR
161config ARM64_PAGE_SHIFT
162 int
163 default 16 if ARM64_64K_PAGES
164 default 14 if ARM64_16K_PAGES
165 default 12
166
167config ARM64_CONT_SHIFT
168 int
169 default 5 if ARM64_64K_PAGES
170 default 7 if ARM64_16K_PAGES
171 default 4
172
8f0d3aa9
DC
173config ARCH_MMAP_RND_BITS_MIN
174 default 14 if ARM64_64K_PAGES
175 default 16 if ARM64_16K_PAGES
176 default 18
177
178# max bits determined by the following formula:
179# VA_BITS - PAGE_SHIFT - 3
180config ARCH_MMAP_RND_BITS_MAX
181 default 19 if ARM64_VA_BITS=36
182 default 24 if ARM64_VA_BITS=39
183 default 27 if ARM64_VA_BITS=42
184 default 30 if ARM64_VA_BITS=47
185 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
186 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
187 default 33 if ARM64_VA_BITS=48
188 default 14 if ARM64_64K_PAGES
189 default 16 if ARM64_16K_PAGES
190 default 18
191
192config ARCH_MMAP_RND_COMPAT_BITS_MIN
193 default 7 if ARM64_64K_PAGES
194 default 9 if ARM64_16K_PAGES
195 default 11
196
197config ARCH_MMAP_RND_COMPAT_BITS_MAX
198 default 16
199
ce816fa8 200config NO_IOPORT_MAP
d1e6dc91 201 def_bool y if !PCI
8c2c3df3
CM
202
203config STACKTRACE_SUPPORT
204 def_bool y
205
bf0c4e04
JVS
206config ILLEGAL_POINTER_VALUE
207 hex
208 default 0xdead000000000000
209
8c2c3df3
CM
210config LOCKDEP_SUPPORT
211 def_bool y
212
213config TRACE_IRQFLAGS_SUPPORT
214 def_bool y
215
c209f799 216config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
217 def_bool y
218
9fb7410f
DM
219config GENERIC_BUG
220 def_bool y
221 depends on BUG
222
223config GENERIC_BUG_RELATIVE_POINTERS
224 def_bool y
225 depends on GENERIC_BUG
226
8c2c3df3
CM
227config GENERIC_HWEIGHT
228 def_bool y
229
230config GENERIC_CSUM
231 def_bool y
232
233config GENERIC_CALIBRATE_DELAY
234 def_bool y
235
ad67f5a6 236config ZONE_DMA32
8c2c3df3
CM
237 def_bool y
238
e585513b 239config HAVE_GENERIC_GUP
29e56940
SC
240 def_bool y
241
4b3dc967
WD
242config SMP
243 def_bool y
244
4cfb3613
AB
245config KERNEL_MODE_NEON
246 def_bool y
247
92cc15fc
RH
248config FIX_EARLYCON_MEM
249 def_bool y
250
9f25e6ad
KS
251config PGTABLE_LEVELS
252 int
21539939 253 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
254 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
255 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
256 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
257 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
258 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 259
9842ceae
PA
260config ARCH_SUPPORTS_UPROBES
261 def_bool y
262
8f360948
AB
263config ARCH_PROC_KCORE_TEXT
264 def_bool y
265
667b24d0
PD
266config MULTI_IRQ_HANDLER
267 def_bool y
268
8c2c3df3
CM
269source "init/Kconfig"
270
271source "kernel/Kconfig.freezer"
272
6a377491 273source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
274
275menu "Bus support"
276
d1e6dc91
LD
277config PCI
278 bool "PCI support"
279 help
280 This feature enables support for PCI bus system. If you say Y
281 here, the kernel will include drivers and infrastructure code
282 to support PCI bus devices.
283
284config PCI_DOMAINS
285 def_bool PCI
286
287config PCI_DOMAINS_GENERIC
288 def_bool PCI
289
290config PCI_SYSCALL
291 def_bool PCI
292
293source "drivers/pci/Kconfig"
d1e6dc91 294
8c2c3df3
CM
295endmenu
296
297menu "Kernel Features"
298
c0a01b84
AP
299menu "ARM errata workarounds via the alternatives framework"
300
301config ARM64_ERRATUM_826319
302 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
303 default y
304 help
305 This option adds an alternative code sequence to work around ARM
306 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
307 AXI master interface and an L2 cache.
308
309 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
310 and is unable to accept a certain write via this interface, it will
311 not progress on read data presented on the read data channel and the
312 system can deadlock.
313
314 The workaround promotes data cache clean instructions to
315 data cache clean-and-invalidate.
316 Please note that this does not necessarily enable the workaround,
317 as it depends on the alternative framework, which will only patch
318 the kernel if an affected CPU is detected.
319
320 If unsure, say Y.
321
322config ARM64_ERRATUM_827319
323 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
324 default y
325 help
326 This option adds an alternative code sequence to work around ARM
327 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
328 master interface and an L2 cache.
329
330 Under certain conditions this erratum can cause a clean line eviction
331 to occur at the same time as another transaction to the same address
332 on the AMBA 5 CHI interface, which can cause data corruption if the
333 interconnect reorders the two transactions.
334
335 The workaround promotes data cache clean instructions to
336 data cache clean-and-invalidate.
337 Please note that this does not necessarily enable the workaround,
338 as it depends on the alternative framework, which will only patch
339 the kernel if an affected CPU is detected.
340
341 If unsure, say Y.
342
343config ARM64_ERRATUM_824069
344 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
345 default y
346 help
347 This option adds an alternative code sequence to work around ARM
348 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
349 to a coherent interconnect.
350
351 If a Cortex-A53 processor is executing a store or prefetch for
352 write instruction at the same time as a processor in another
353 cluster is executing a cache maintenance operation to the same
354 address, then this erratum might cause a clean cache line to be
355 incorrectly marked as dirty.
356
357 The workaround promotes data cache clean instructions to
358 data cache clean-and-invalidate.
359 Please note that this option does not necessarily enable the
360 workaround, as it depends on the alternative framework, which will
361 only patch the kernel if an affected CPU is detected.
362
363 If unsure, say Y.
364
365config ARM64_ERRATUM_819472
366 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
367 default y
368 help
369 This option adds an alternative code sequence to work around ARM
370 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
371 present when it is connected to a coherent interconnect.
372
373 If the processor is executing a load and store exclusive sequence at
374 the same time as a processor in another cluster is executing a cache
375 maintenance operation to the same address, then this erratum might
376 cause data corruption.
377
378 The workaround promotes data cache clean instructions to
379 data cache clean-and-invalidate.
380 Please note that this does not necessarily enable the workaround,
381 as it depends on the alternative framework, which will only patch
382 the kernel if an affected CPU is detected.
383
384 If unsure, say Y.
385
386config ARM64_ERRATUM_832075
387 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
388 default y
389 help
390 This option adds an alternative code sequence to work around ARM
391 erratum 832075 on Cortex-A57 parts up to r1p2.
392
393 Affected Cortex-A57 parts might deadlock when exclusive load/store
394 instructions to Write-Back memory are mixed with Device loads.
395
396 The workaround is to promote device loads to use Load-Acquire
397 semantics.
398 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
399 as it depends on the alternative framework, which will only patch
400 the kernel if an affected CPU is detected.
401
402 If unsure, say Y.
403
404config ARM64_ERRATUM_834220
405 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
406 depends on KVM
407 default y
408 help
409 This option adds an alternative code sequence to work around ARM
410 erratum 834220 on Cortex-A57 parts up to r1p2.
411
412 Affected Cortex-A57 parts might report a Stage 2 translation
413 fault as the result of a Stage 1 fault for load crossing a
414 page boundary when there is a permission or device memory
415 alignment fault at Stage 1 and a translation fault at Stage 2.
416
417 The workaround is to verify that the Stage 1 translation
418 doesn't generate a fault before handling the Stage 2 fault.
419 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
420 as it depends on the alternative framework, which will only patch
421 the kernel if an affected CPU is detected.
422
423 If unsure, say Y.
424
905e8c5d
WD
425config ARM64_ERRATUM_845719
426 bool "Cortex-A53: 845719: a load might read incorrect data"
427 depends on COMPAT
428 default y
429 help
430 This option adds an alternative code sequence to work around ARM
431 erratum 845719 on Cortex-A53 parts up to r0p4.
432
433 When running a compat (AArch32) userspace on an affected Cortex-A53
434 part, a load at EL0 from a virtual address that matches the bottom 32
435 bits of the virtual address used by a recent load at (AArch64) EL1
436 might return incorrect data.
437
438 The workaround is to write the contextidr_el1 register on exception
439 return to a 32-bit task.
440 Please note that this does not necessarily enable the workaround,
441 as it depends on the alternative framework, which will only patch
442 the kernel if an affected CPU is detected.
443
444 If unsure, say Y.
445
df057cc7
WD
446config ARM64_ERRATUM_843419
447 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 448 default y
a257e025 449 select ARM64_MODULE_PLTS if MODULES
df057cc7 450 help
6ffe9923 451 This option links the kernel with '--fix-cortex-a53-843419' and
a257e025
AB
452 enables PLT support to replace certain ADRP instructions, which can
453 cause subsequent memory accesses to use an incorrect address on
454 Cortex-A53 parts up to r0p4.
df057cc7
WD
455
456 If unsure, say Y.
457
ece1397c
SP
458config ARM64_ERRATUM_1024718
459 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
460 default y
461 help
462 This option adds work around for Arm Cortex-A55 Erratum 1024718.
463
464 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
465 update of the hardware dirty bit when the DBM/AP bits are updated
466 without a break-before-make. The work around is to disable the usage
467 of hardware DBM locally on the affected cores. CPUs not affected by
468 erratum will continue to use the feature.
df057cc7
WD
469
470 If unsure, say Y.
471
94100970
RR
472config CAVIUM_ERRATUM_22375
473 bool "Cavium erratum 22375, 24313"
474 default y
475 help
476 Enable workaround for erratum 22375, 24313.
477
478 This implements two gicv3-its errata workarounds for ThunderX. Both
479 with small impact affecting only ITS table allocation.
480
481 erratum 22375: only alloc 8MB table size
482 erratum 24313: ignore memory access type
483
484 The fixes are in ITS initialization and basically ignore memory access
485 type and table size provided by the TYPER and BASER registers.
486
487 If unsure, say Y.
488
fbf8f40e
GK
489config CAVIUM_ERRATUM_23144
490 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
491 depends on NUMA
492 default y
493 help
494 ITS SYNC command hang for cross node io and collections/cpu mapping.
495
496 If unsure, say Y.
497
6d4e11c5
RR
498config CAVIUM_ERRATUM_23154
499 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
500 default y
501 help
502 The gicv3 of ThunderX requires a modified version for
503 reading the IAR status to ensure data synchronization
504 (access to icc_iar1_el1 is not sync'ed before and after).
505
506 If unsure, say Y.
507
104a0c02
AP
508config CAVIUM_ERRATUM_27456
509 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
510 default y
511 help
512 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
513 instructions may cause the icache to become corrupted if it
514 contains data for a non-current ASID. The fix is to
515 invalidate the icache when changing the mm context.
516
517 If unsure, say Y.
518
690a3415
DD
519config CAVIUM_ERRATUM_30115
520 bool "Cavium erratum 30115: Guest may disable interrupts in host"
521 default y
522 help
523 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
524 1.2, and T83 Pass 1.0, KVM guest execution may disable
525 interrupts in host. Trapping both GICv3 group-0 and group-1
526 accesses sidesteps the issue.
527
528 If unsure, say Y.
529
38fd94b0
CC
530config QCOM_FALKOR_ERRATUM_1003
531 bool "Falkor E1003: Incorrect translation due to ASID change"
532 default y
38fd94b0
CC
533 help
534 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
d1777e68
WD
535 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
536 in TTBR1_EL1, this situation only occurs in the entry trampoline and
537 then only for entries in the walk cache, since the leaf translation
538 is unchanged. Work around the erratum by invalidating the walk cache
539 entries for the trampoline before entering the kernel proper.
38fd94b0 540
d9ff80f8
CC
541config QCOM_FALKOR_ERRATUM_1009
542 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
543 default y
544 help
545 On Falkor v1, the CPU may prematurely complete a DSB following a
546 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
547 one more time to fix the issue.
548
549 If unsure, say Y.
550
90922a2d
SD
551config QCOM_QDF2400_ERRATUM_0065
552 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
553 default y
554 help
555 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
556 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
557 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
558
559 If unsure, say Y.
560
558b0165
AB
561config SOCIONEXT_SYNQUACER_PREITS
562 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
563 default y
564 help
565 Socionext Synquacer SoCs implement a separate h/w block to generate
566 MSI doorbell writes with non-zero values for the device ID.
567
5c9a882e
MZ
568 If unsure, say Y.
569
570config HISILICON_ERRATUM_161600802
571 bool "Hip07 161600802: Erroneous redistributor VLPI base"
572 default y
573 help
574 The HiSilicon Hip07 SoC usees the wrong redistributor base
575 when issued ITS commands such as VMOVP and VMAPP, and requires
576 a 128kB offset to be applied to the target address in this commands.
577
558b0165 578 If unsure, say Y.
932b50c7
SD
579
580config QCOM_FALKOR_ERRATUM_E1041
581 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
582 default y
583 help
584 Falkor CPU may speculatively fetch instructions from an improper
585 memory location when MMU translation is changed from SCTLR_ELn[M]=1
586 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
587
588 If unsure, say Y.
589
c0a01b84
AP
590endmenu
591
592
e41ceed0
JL
593choice
594 prompt "Page size"
595 default ARM64_4K_PAGES
596 help
597 Page size (translation granule) configuration.
598
599config ARM64_4K_PAGES
600 bool "4KB"
601 help
602 This feature enables 4KB pages support.
603
44eaacf1
SP
604config ARM64_16K_PAGES
605 bool "16KB"
606 help
607 The system will use 16KB pages support. AArch32 emulation
608 requires applications compiled with 16K (or a multiple of 16K)
609 aligned segments.
610
8c2c3df3 611config ARM64_64K_PAGES
e41ceed0 612 bool "64KB"
8c2c3df3
CM
613 help
614 This feature enables 64KB pages support (4KB by default)
615 allowing only two levels of page tables and faster TLB
db488be3
SP
616 look-up. AArch32 emulation requires applications compiled
617 with 64K aligned segments.
8c2c3df3 618
e41ceed0
JL
619endchoice
620
621choice
622 prompt "Virtual address space size"
623 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 624 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
625 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
626 help
627 Allows choosing one of multiple possible virtual address
628 space sizes. The level of translation table is determined by
629 a combination of page size and virtual address space size.
630
21539939 631config ARM64_VA_BITS_36
56a3f30e 632 bool "36-bit" if EXPERT
21539939
SP
633 depends on ARM64_16K_PAGES
634
e41ceed0
JL
635config ARM64_VA_BITS_39
636 bool "39-bit"
637 depends on ARM64_4K_PAGES
638
639config ARM64_VA_BITS_42
640 bool "42-bit"
641 depends on ARM64_64K_PAGES
642
44eaacf1
SP
643config ARM64_VA_BITS_47
644 bool "47-bit"
645 depends on ARM64_16K_PAGES
646
c79b954b
JL
647config ARM64_VA_BITS_48
648 bool "48-bit"
c79b954b 649
e41ceed0
JL
650endchoice
651
652config ARM64_VA_BITS
653 int
21539939 654 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
655 default 39 if ARM64_VA_BITS_39
656 default 42 if ARM64_VA_BITS_42
44eaacf1 657 default 47 if ARM64_VA_BITS_47
c79b954b 658 default 48 if ARM64_VA_BITS_48
e41ceed0 659
982aa7c5
KM
660choice
661 prompt "Physical address space size"
662 default ARM64_PA_BITS_48
663 help
664 Choose the maximum physical address range that the kernel will
665 support.
666
667config ARM64_PA_BITS_48
668 bool "48-bit"
669
f77d2817
KM
670config ARM64_PA_BITS_52
671 bool "52-bit (ARMv8.2)"
672 depends on ARM64_64K_PAGES
673 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
674 help
675 Enable support for a 52-bit physical address space, introduced as
676 part of the ARMv8.2-LPA extension.
677
678 With this enabled, the kernel will also continue to work on CPUs that
679 do not support ARMv8.2-LPA, but with some added memory overhead (and
680 minor performance overhead).
681
982aa7c5
KM
682endchoice
683
684config ARM64_PA_BITS
685 int
686 default 48 if ARM64_PA_BITS_48
f77d2817 687 default 52 if ARM64_PA_BITS_52
982aa7c5 688
a872013d
WD
689config CPU_BIG_ENDIAN
690 bool "Build big-endian kernel"
691 help
692 Say Y if you plan on running a kernel in big-endian mode.
693
f6e763b9
MB
694config SCHED_MC
695 bool "Multi-core scheduler support"
f6e763b9
MB
696 help
697 Multi-core scheduler support improves the CPU scheduler's decision
698 making when dealing with multi-core CPU chips at a cost of slightly
699 increased overhead in some places. If unsure say N here.
700
701config SCHED_SMT
702 bool "SMT scheduler support"
f6e763b9
MB
703 help
704 Improves the CPU scheduler's decision making when dealing with
705 MultiThreading at a cost of slightly increased overhead in some
706 places. If unsure say N here.
707
8c2c3df3 708config NR_CPUS
62aa9655
GK
709 int "Maximum number of CPUs (2-4096)"
710 range 2 4096
15942853 711 # These have to remain sorted largest to smallest
e3672649 712 default "64"
8c2c3df3 713
9327e2c6
MR
714config HOTPLUG_CPU
715 bool "Support for hot-pluggable CPUs"
217d453d 716 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
717 help
718 Say Y here to experiment with turning CPUs off and on. CPUs
719 can be controlled through /sys/devices/system/cpu.
720
1a2db300
GK
721# Common NUMA Features
722config NUMA
723 bool "Numa Memory Allocation and Scheduler Support"
0c2a6cce
KW
724 select ACPI_NUMA if ACPI
725 select OF_NUMA
1a2db300
GK
726 help
727 Enable NUMA (Non Uniform Memory Access) support.
728
729 The kernel will try to allocate memory used by a CPU on the
730 local memory of the CPU and add some more
731 NUMA awareness to the kernel.
732
733config NODES_SHIFT
734 int "Maximum NUMA Nodes (as a power of 2)"
735 range 1 10
736 default "2"
737 depends on NEED_MULTIPLE_NODES
738 help
739 Specify the maximum number of NUMA Nodes available on the target
740 system. Increases memory reserved to accommodate various tables.
741
742config USE_PERCPU_NUMA_NODE_ID
743 def_bool y
744 depends on NUMA
745
7af3a0a9
ZL
746config HAVE_SETUP_PER_CPU_AREA
747 def_bool y
748 depends on NUMA
749
750config NEED_PER_CPU_EMBED_FIRST_CHUNK
751 def_bool y
752 depends on NUMA
753
6d526ee2
AB
754config HOLES_IN_ZONE
755 def_bool y
756 depends on NUMA
757
8c2c3df3 758source kernel/Kconfig.preempt
f90df5e2 759source kernel/Kconfig.hz
8c2c3df3 760
83863f25
LA
761config ARCH_SUPPORTS_DEBUG_PAGEALLOC
762 def_bool y
763
8c2c3df3
CM
764config ARCH_HAS_HOLES_MEMORYMODEL
765 def_bool y if SPARSEMEM
766
767config ARCH_SPARSEMEM_ENABLE
768 def_bool y
769 select SPARSEMEM_VMEMMAP_ENABLE
770
771config ARCH_SPARSEMEM_DEFAULT
772 def_bool ARCH_SPARSEMEM_ENABLE
773
774config ARCH_SELECT_MEMORY_MODEL
775 def_bool ARCH_SPARSEMEM_ENABLE
776
777config HAVE_ARCH_PFN_VALID
778 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
779
780config HW_PERF_EVENTS
6475b2d8
MR
781 def_bool y
782 depends on ARM_PMU
8c2c3df3 783
084bd298
SC
784config SYS_SUPPORTS_HUGETLBFS
785 def_bool y
786
084bd298 787config ARCH_WANT_HUGE_PMD_SHARE
21539939 788 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 789
a41dc0e8
CM
790config ARCH_HAS_CACHE_LINE_SIZE
791 def_bool y
792
8c2c3df3
CM
793source "mm/Kconfig"
794
a1ae65b2
AT
795config SECCOMP
796 bool "Enable seccomp to safely compute untrusted bytecode"
797 ---help---
798 This kernel feature is useful for number crunching applications
799 that may need to compute untrusted bytecode during their
800 execution. By using pipes or other transports made available to
801 the process as file descriptors supporting the read/write
802 syscalls, it's possible to isolate those applications in
803 their own address space using seccomp. Once seccomp is
804 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
805 and the task is only allowed to execute a few safe syscalls
806 defined by each seccomp mode.
807
dfd57bc3
SS
808config PARAVIRT
809 bool "Enable paravirtualization code"
810 help
811 This changes the kernel so it can modify itself when it is run
812 under a hypervisor, potentially improving performance significantly
813 over full virtualization.
814
815config PARAVIRT_TIME_ACCOUNTING
816 bool "Paravirtual steal time accounting"
817 select PARAVIRT
818 default n
819 help
820 Select this option to enable fine granularity task steal time
821 accounting. Time spent executing other tasks in parallel with
822 the current vCPU is discounted from the vCPU power. To account for
823 that, there can be a small performance impact.
824
825 If in doubt, say N here.
826
d28f6df1
GL
827config KEXEC
828 depends on PM_SLEEP_SMP
829 select KEXEC_CORE
830 bool "kexec system call"
831 ---help---
832 kexec is a system call that implements the ability to shutdown your
833 current kernel, and to start another kernel. It is like a reboot
834 but it is independent of the system firmware. And like a reboot
835 you can start any kernel with it, not just Linux.
836
e62aaeac
AT
837config CRASH_DUMP
838 bool "Build kdump crash kernel"
839 help
840 Generate crash dump after being started by kexec. This should
841 be normally only set in special crash dump kernels which are
842 loaded in the main kernel with kexec-tools into a specially
843 reserved region and then later executed after a crash by
844 kdump/kexec.
845
846 For more details see Documentation/kdump/kdump.txt
847
aa42aa13
SS
848config XEN_DOM0
849 def_bool y
850 depends on XEN
851
852config XEN
c2ba1f7d 853 bool "Xen guest support on ARM64"
aa42aa13 854 depends on ARM64 && OF
83862ccf 855 select SWIOTLB_XEN
dfd57bc3 856 select PARAVIRT
aa42aa13
SS
857 help
858 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
859
d03bb145
SC
860config FORCE_MAX_ZONEORDER
861 int
862 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 863 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 864 default "11"
44eaacf1
SP
865 help
866 The kernel memory allocator divides physically contiguous memory
867 blocks into "zones", where each zone is a power of two number of
868 pages. This option selects the largest power of two that the kernel
869 keeps in the memory allocator. If you need to allocate very large
870 blocks of physically contiguous memory, then you may need to
871 increase this value.
872
873 This config option is actually maximum order plus one. For example,
874 a value of 11 means that the largest free memory block is 2^10 pages.
875
876 We make sure that we can allocate upto a HugePage size for each configuration.
877 Hence we have :
878 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
879
880 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
881 4M allocations matching the default size used by generic code.
d03bb145 882
084eb77c 883config UNMAP_KERNEL_AT_EL0
0617052d 884 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
084eb77c
WD
885 default y
886 help
0617052d
WD
887 Speculation attacks against some high-performance processors can
888 be used to bypass MMU permission checks and leak kernel data to
889 userspace. This can be defended against by unmapping the kernel
890 when running in userspace, mapping it back in on exception entry
891 via a trampoline page in the vector table.
084eb77c
WD
892
893 If unsure, say Y.
894
0f15adbb
WD
895config HARDEN_BRANCH_PREDICTOR
896 bool "Harden the branch predictor against aliasing attacks" if EXPERT
897 default y
898 help
899 Speculation attacks against some high-performance processors rely on
900 being able to manipulate the branch predictor for a victim context by
901 executing aliasing branches in the attacker context. Such attacks
902 can be partially mitigated against by clearing internal branch
903 predictor state and limiting the prediction logic in some situations.
904
905 This config option will take CPU-specific actions to harden the
906 branch predictor against aliasing attacks and may rely on specific
907 instruction sequences or control bits being set by the system
908 firmware.
909
910 If unsure, say Y.
911
dee39247
MZ
912config HARDEN_EL2_VECTORS
913 bool "Harden EL2 vector mapping against system register leak" if EXPERT
914 default y
915 help
916 Speculation attacks against some high-performance processors can
917 be used to leak privileged information such as the vector base
918 register, resulting in a potential defeat of the EL2 layout
919 randomization.
920
921 This config option will map the vectors to a fixed location,
922 independent of the EL2 code mapping, so that revealing VBAR_EL2
923 to an attacker does not give away any extra information. This
924 only gets enabled on affected CPUs.
925
926 If unsure, say Y.
927
a725e3dd
MZ
928config ARM64_SSBD
929 bool "Speculative Store Bypass Disable" if EXPERT
930 default y
931 help
932 This enables mitigation of the bypassing of previous stores
933 by speculative loads.
934
935 If unsure, say Y.
936
1b907f46
WD
937menuconfig ARMV8_DEPRECATED
938 bool "Emulate deprecated/obsolete ARMv8 instructions"
939 depends on COMPAT
6cfa7cc4 940 depends on SYSCTL
1b907f46
WD
941 help
942 Legacy software support may require certain instructions
943 that have been deprecated or obsoleted in the architecture.
944
945 Enable this config to enable selective emulation of these
946 features.
947
948 If unsure, say Y
949
950if ARMV8_DEPRECATED
951
952config SWP_EMULATION
953 bool "Emulate SWP/SWPB instructions"
954 help
955 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
956 they are always undefined. Say Y here to enable software
957 emulation of these instructions for userspace using LDXR/STXR.
958
959 In some older versions of glibc [<=2.8] SWP is used during futex
960 trylock() operations with the assumption that the code will not
961 be preempted. This invalid assumption may be more likely to fail
962 with SWP emulation enabled, leading to deadlock of the user
963 application.
964
965 NOTE: when accessing uncached shared regions, LDXR/STXR rely
966 on an external transaction monitoring block called a global
967 monitor to maintain update atomicity. If your system does not
968 implement a global monitor, this option can cause programs that
969 perform SWP operations to uncached memory to deadlock.
970
971 If unsure, say Y
972
973config CP15_BARRIER_EMULATION
974 bool "Emulate CP15 Barrier instructions"
975 help
976 The CP15 barrier instructions - CP15ISB, CP15DSB, and
977 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
978 strongly recommended to use the ISB, DSB, and DMB
979 instructions instead.
980
981 Say Y here to enable software emulation of these
982 instructions for AArch32 userspace code. When this option is
983 enabled, CP15 barrier usage is traced which can help
984 identify software that needs updating.
985
986 If unsure, say Y
987
2d888f48
SP
988config SETEND_EMULATION
989 bool "Emulate SETEND instruction"
990 help
991 The SETEND instruction alters the data-endianness of the
992 AArch32 EL0, and is deprecated in ARMv8.
993
994 Say Y here to enable software emulation of the instruction
995 for AArch32 userspace code.
996
997 Note: All the cpus on the system must have mixed endian support at EL0
998 for this feature to be enabled. If a new CPU - which doesn't support mixed
999 endian - is hotplugged in after this feature has been enabled, there could
1000 be unexpected results in the applications.
1001
1002 If unsure, say Y
1b907f46
WD
1003endif
1004
ba42822a
CM
1005config ARM64_SW_TTBR0_PAN
1006 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1007 help
1008 Enabling this option prevents the kernel from accessing
1009 user-space memory directly by pointing TTBR0_EL1 to a reserved
1010 zeroed area and reserved ASID. The user access routines
1011 restore the valid TTBR0_EL1 temporarily.
1012
0e4a0709
WD
1013menu "ARMv8.1 architectural features"
1014
1015config ARM64_HW_AFDBM
1016 bool "Support for hardware updates of the Access and Dirty page flags"
1017 default y
1018 help
1019 The ARMv8.1 architecture extensions introduce support for
1020 hardware updates of the access and dirty information in page
1021 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1022 capable processors, accesses to pages with PTE_AF cleared will
1023 set this bit instead of raising an access flag fault.
1024 Similarly, writes to read-only pages with the DBM bit set will
1025 clear the read-only bit (AP[2]) instead of raising a
1026 permission fault.
1027
1028 Kernels built with this configuration option enabled continue
1029 to work on pre-ARMv8.1 hardware and the performance impact is
1030 minimal. If unsure, say Y.
1031
1032config ARM64_PAN
1033 bool "Enable support for Privileged Access Never (PAN)"
1034 default y
1035 help
1036 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1037 prevents the kernel or hypervisor from accessing user-space (EL0)
1038 memory directly.
1039
1040 Choosing this option will cause any unprotected (not using
1041 copy_to_user et al) memory access to fail with a permission fault.
1042
1043 The feature is detected at runtime, and will remain as a 'nop'
1044 instruction if the cpu does not implement the feature.
1045
1046config ARM64_LSE_ATOMICS
1047 bool "Atomic instructions"
7bd99b40 1048 default y
0e4a0709
WD
1049 help
1050 As part of the Large System Extensions, ARMv8.1 introduces new
1051 atomic instructions that are designed specifically to scale in
1052 very large systems.
1053
1054 Say Y here to make use of these instructions for the in-kernel
1055 atomic routines. This incurs a small overhead on CPUs that do
1056 not support these instructions and requires the kernel to be
7bd99b40
WD
1057 built with binutils >= 2.25 in order for the new instructions
1058 to be used.
0e4a0709 1059
1f364c8c
MZ
1060config ARM64_VHE
1061 bool "Enable support for Virtualization Host Extensions (VHE)"
1062 default y
1063 help
1064 Virtualization Host Extensions (VHE) allow the kernel to run
1065 directly at EL2 (instead of EL1) on processors that support
1066 it. This leads to better performance for KVM, as they reduce
1067 the cost of the world switch.
1068
1069 Selecting this option allows the VHE feature to be detected
1070 at runtime, and does not affect processors that do not
1071 implement this feature.
1072
0e4a0709
WD
1073endmenu
1074
f993318b
WD
1075menu "ARMv8.2 architectural features"
1076
57f4959b
JM
1077config ARM64_UAO
1078 bool "Enable support for User Access Override (UAO)"
1079 default y
1080 help
1081 User Access Override (UAO; part of the ARMv8.2 Extensions)
1082 causes the 'unprivileged' variant of the load/store instructions to
83fc61a5 1083 be overridden to be privileged.
57f4959b
JM
1084
1085 This option changes get_user() and friends to use the 'unprivileged'
1086 variant of the load/store instructions. This ensures that user-space
1087 really did have access to the supplied memory. When addr_limit is
1088 set to kernel memory the UAO bit will be set, allowing privileged
1089 access to kernel memory.
1090
1091 Choosing this option will cause copy_to_user() et al to use user-space
1092 memory permissions.
1093
1094 The feature is detected at runtime, the kernel will use the
1095 regular load/store instructions if the cpu does not implement the
1096 feature.
1097
d50e071f
RM
1098config ARM64_PMEM
1099 bool "Enable support for persistent memory"
1100 select ARCH_HAS_PMEM_API
5d7bdeb1 1101 select ARCH_HAS_UACCESS_FLUSHCACHE
d50e071f
RM
1102 help
1103 Say Y to enable support for the persistent memory API based on the
1104 ARMv8.2 DCPoP feature.
1105
1106 The feature is detected at runtime, and the kernel will use DC CVAC
1107 operations if DC CVAP is not supported (following the behaviour of
1108 DC CVAP itself if the system does not define a point of persistence).
1109
64c02720
XX
1110config ARM64_RAS_EXTN
1111 bool "Enable support for RAS CPU Extensions"
1112 default y
1113 help
1114 CPUs that support the Reliability, Availability and Serviceability
1115 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1116 errors, classify them and report them to software.
1117
1118 On CPUs with these extensions system software can use additional
1119 barriers to determine if faults are pending and read the
1120 classification from a new set of registers.
1121
1122 Selecting this feature will allow the kernel to use these barriers
1123 and access the new registers if the system supports the extension.
1124 Platform RAS features may additionally depend on firmware support.
1125
f993318b
WD
1126endmenu
1127
ddd25ad1
DM
1128config ARM64_SVE
1129 bool "ARM Scalable Vector Extension support"
1130 default y
1131 help
1132 The Scalable Vector Extension (SVE) is an extension to the AArch64
1133 execution state which complements and extends the SIMD functionality
1134 of the base architecture to support much larger vectors and to enable
1135 additional vectorisation opportunities.
1136
1137 To enable use of this extension on CPUs that implement it, say Y.
1138
5043694e
DM
1139 Note that for architectural reasons, firmware _must_ implement SVE
1140 support when running on SVE capable hardware. The required support
1141 is present in:
1142
1143 * version 1.5 and later of the ARM Trusted Firmware
1144 * the AArch64 boot wrapper since commit 5e1261e08abf
1145 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1146
1147 For other firmware implementations, consult the firmware documentation
1148 or vendor.
1149
1150 If you need the kernel to boot on SVE-capable hardware with broken
1151 firmware, you may need to say N here until you get your firmware
1152 fixed. Otherwise, you may experience firmware panics or lockups when
1153 booting the kernel. If unsure and you are not observing these
1154 symptoms, you should assume that it is safe to say Y.
fd045f6c
AB
1155
1156config ARM64_MODULE_PLTS
1157 bool
fd045f6c
AB
1158 select HAVE_MOD_ARCH_SPECIFIC
1159
1e48ef7f
AB
1160config RELOCATABLE
1161 bool
1162 help
1163 This builds the kernel as a Position Independent Executable (PIE),
1164 which retains all relocation metadata required to relocate the
1165 kernel binary at runtime to a different virtual address than the
1166 address it was linked at.
1167 Since AArch64 uses the RELA relocation format, this requires a
1168 relocation pass at runtime even if the kernel is loaded at the
1169 same address it was linked at.
1170
f80fb3a3
AB
1171config RANDOMIZE_BASE
1172 bool "Randomize the address of the kernel image"
b9c220b5 1173 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
1174 select RELOCATABLE
1175 help
1176 Randomizes the virtual address at which the kernel image is
1177 loaded, as a security feature that deters exploit attempts
1178 relying on knowledge of the location of kernel internals.
1179
1180 It is the bootloader's job to provide entropy, by passing a
1181 random u64 value in /chosen/kaslr-seed at kernel entry.
1182
2b5fe07a
AB
1183 When booting via the UEFI stub, it will invoke the firmware's
1184 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1185 to the kernel proper. In addition, it will randomise the physical
1186 location of the kernel Image as well.
1187
f80fb3a3
AB
1188 If unsure, say N.
1189
1190config RANDOMIZE_MODULE_REGION_FULL
f2b9ba87 1191 bool "Randomize the module region over a 4 GB range"
e71a4e1b 1192 depends on RANDOMIZE_BASE
f80fb3a3
AB
1193 default y
1194 help
f2b9ba87
AB
1195 Randomizes the location of the module region inside a 4 GB window
1196 covering the core kernel. This way, it is less likely for modules
f80fb3a3
AB
1197 to leak information about the location of core kernel data structures
1198 but it does imply that function calls between modules and the core
1199 kernel will need to be resolved via veneers in the module PLT.
1200
1201 When this option is not set, the module region will be randomized over
1202 a limited range that contains the [_stext, _etext] interval of the
1203 core kernel, so branch relocations are always in range.
1204
8c2c3df3
CM
1205endmenu
1206
1207menu "Boot options"
1208
5e89c55e
LP
1209config ARM64_ACPI_PARKING_PROTOCOL
1210 bool "Enable support for the ARM64 ACPI parking protocol"
1211 depends on ACPI
1212 help
1213 Enable support for the ARM64 ACPI parking protocol. If disabled
1214 the kernel will not allow booting through the ARM64 ACPI parking
1215 protocol even if the corresponding data is present in the ACPI
1216 MADT table.
1217
8c2c3df3
CM
1218config CMDLINE
1219 string "Default kernel command string"
1220 default ""
1221 help
1222 Provide a set of default command-line options at build time by
1223 entering them here. As a minimum, you should specify the the
1224 root device (e.g. root=/dev/nfs).
1225
1226config CMDLINE_FORCE
1227 bool "Always use the default kernel command string"
1228 help
1229 Always use the default kernel command string, even if the boot
1230 loader passes other arguments to the kernel.
1231 This is useful if you cannot or don't want to change the
1232 command-line options your boot loader passes to the kernel.
1233
f4f75ad5
AB
1234config EFI_STUB
1235 bool
1236
f84d0275
MS
1237config EFI
1238 bool "UEFI runtime support"
1239 depends on OF && !CPU_BIG_ENDIAN
b472db6c 1240 depends on KERNEL_MODE_NEON
f84d0275
MS
1241 select LIBFDT
1242 select UCS2_STRING
1243 select EFI_PARAMS_FROM_FDT
e15dd494 1244 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
1245 select EFI_STUB
1246 select EFI_ARMSTUB
f84d0275
MS
1247 default y
1248 help
1249 This option provides support for runtime services provided
1250 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
1251 clock, and platform reset). A UEFI stub is also provided to
1252 allow the kernel to be booted as an EFI application. This
1253 is only useful on systems that have UEFI firmware.
f84d0275 1254
d1ae8c00
YL
1255config DMI
1256 bool "Enable support for SMBIOS (DMI) tables"
1257 depends on EFI
1258 default y
1259 help
1260 This enables SMBIOS/DMI feature for systems.
1261
1262 This option is only useful on systems that have UEFI firmware.
1263 However, even with this option, the resultant kernel should
1264 continue to boot on existing non-UEFI platforms.
1265
8c2c3df3
CM
1266endmenu
1267
1268menu "Userspace binary formats"
1269
1270source "fs/Kconfig.binfmt"
1271
1272config COMPAT
1273 bool "Kernel support for 32-bit EL0"
755e70b7 1274 depends on ARM64_4K_PAGES || EXPERT
2e449048 1275 select COMPAT_BINFMT_ELF if BINFMT_ELF
af1839eb 1276 select HAVE_UID16
84b9e9b4 1277 select OLD_SIGSUSPEND3
51682036 1278 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
1279 help
1280 This option enables support for a 32-bit EL0 running under a 64-bit
1281 kernel at EL1. AArch32-specific components such as system calls,
1282 the user helper functions, VFP support and the ptrace interface are
1283 handled appropriately by the kernel.
1284
44eaacf1
SP
1285 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1286 that you will only be able to execute AArch32 binaries that were compiled
1287 with page size aligned segments.
a8fcd8b1 1288
8c2c3df3
CM
1289 If you want to execute 32-bit userspace applications, say Y.
1290
1291config SYSVIPC_COMPAT
1292 def_bool y
1293 depends on COMPAT && SYSVIPC
1294
1295endmenu
1296
166936ba
LP
1297menu "Power management options"
1298
1299source "kernel/power/Kconfig"
1300
82869ac5
JM
1301config ARCH_HIBERNATION_POSSIBLE
1302 def_bool y
1303 depends on CPU_PM
1304
1305config ARCH_HIBERNATION_HEADER
1306 def_bool y
1307 depends on HIBERNATION
1308
166936ba
LP
1309config ARCH_SUSPEND_POSSIBLE
1310 def_bool y
1311
166936ba
LP
1312endmenu
1313
1307220d
LP
1314menu "CPU Power Management"
1315
1316source "drivers/cpuidle/Kconfig"
1317
52e7e816
RH
1318source "drivers/cpufreq/Kconfig"
1319
1320endmenu
1321
8c2c3df3
CM
1322source "net/Kconfig"
1323
1324source "drivers/Kconfig"
1325
f84d0275
MS
1326source "drivers/firmware/Kconfig"
1327
b6a02173
GG
1328source "drivers/acpi/Kconfig"
1329
8c2c3df3
CM
1330source "fs/Kconfig"
1331
c3eb5b14
MZ
1332source "arch/arm64/kvm/Kconfig"
1333
8c2c3df3
CM
1334source "arch/arm64/Kconfig.debug"
1335
1336source "security/Kconfig"
1337
1338source "crypto/Kconfig"
2c98833a
AB
1339if CRYPTO
1340source "arch/arm64/crypto/Kconfig"
1341endif
8c2c3df3
CM
1342
1343source "lib/Kconfig"