ARM: S3C: Update Simtec copyright statements from , to -
[linux-2.6-block.git] / arch / arm / plat-s3c24xx / pm.c
CommitLineData
a21765a7
BD
1/* linux/arch/arm/plat-s3c24xx/pm.c
2 *
3 * Copyright (c) 2004,2006 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * S3C24XX Power Manager (Suspend-To-RAM) support
7 *
8 * See Documentation/arm/Samsung-S3C24XX/Suspend.txt for more information
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
24 * Parts based on arch/arm/mach-pxa/pm.c
25 *
26 * Thanks to Dimitry Andric for debugging
27*/
28
29#include <linux/init.h>
30#include <linux/suspend.h>
31#include <linux/errno.h>
32#include <linux/time.h>
ec976d6e 33#include <linux/gpio.h>
a21765a7 34#include <linux/interrupt.h>
a21765a7 35#include <linux/serial_core.h>
fced80c7 36#include <linux/io.h>
a21765a7 37
a2b7ba9c 38#include <plat/regs-serial.h>
a09e64fb
RK
39#include <mach/regs-clock.h>
40#include <mach/regs-gpio.h>
41#include <mach/regs-mem.h>
42#include <mach/regs-irq.h>
a21765a7
BD
43
44#include <asm/mach/time.h>
45
a2b7ba9c 46#include <plat/pm.h>
a21765a7 47
a21765a7
BD
48#define PFX "s3c24xx-pm: "
49
50static struct sleep_save core_save[] = {
51 SAVE_ITEM(S3C2410_LOCKTIME),
52 SAVE_ITEM(S3C2410_CLKCON),
53
54 /* we restore the timings here, with the proviso that the board
55 * brings the system up in an slower, or equal frequency setting
56 * to the original system.
57 *
58 * if we cannot guarantee this, then things are going to go very
59 * wrong here, as we modify the refresh and both pll settings.
60 */
61
62 SAVE_ITEM(S3C2410_BWSCON),
63 SAVE_ITEM(S3C2410_BANKCON0),
64 SAVE_ITEM(S3C2410_BANKCON1),
65 SAVE_ITEM(S3C2410_BANKCON2),
66 SAVE_ITEM(S3C2410_BANKCON3),
67 SAVE_ITEM(S3C2410_BANKCON4),
68 SAVE_ITEM(S3C2410_BANKCON5),
69
e425382e 70#ifndef CONFIG_CPU_FREQ
a21765a7
BD
71 SAVE_ITEM(S3C2410_CLKDIVN),
72 SAVE_ITEM(S3C2410_MPLLCON),
e425382e
BD
73 SAVE_ITEM(S3C2410_REFRESH),
74#endif
a21765a7
BD
75 SAVE_ITEM(S3C2410_UPLLCON),
76 SAVE_ITEM(S3C2410_CLKSLOW),
a21765a7
BD
77};
78
62feee64 79static struct sleep_save misc_save[] = {
a21765a7
BD
80 SAVE_ITEM(S3C2410_DCLKCON),
81};
82
549c7e33 83/* s3c_pm_check_resume_pin
a21765a7
BD
84 *
85 * check to see if the pin is configured correctly for sleep mode, and
86 * make any necessary adjustments if it is not
87*/
88
549c7e33 89static void s3c_pm_check_resume_pin(unsigned int pin, unsigned int irqoffs)
a21765a7
BD
90{
91 unsigned long irqstate;
92 unsigned long pinstate;
93 int irq = s3c2410_gpio_getirq(pin);
94
95 if (irqoffs < 4)
96 irqstate = s3c_irqwake_intmask & (1L<<irqoffs);
97 else
98 irqstate = s3c_irqwake_eintmask & (1L<<irqoffs);
99
100 pinstate = s3c2410_gpio_getcfg(pin);
101
102 if (!irqstate) {
103 if (pinstate == S3C2410_GPIO_IRQ)
6419711a 104 S3C_PMDBG("Leaving IRQ %d (pin %d) enabled\n", irq, pin);
a21765a7
BD
105 } else {
106 if (pinstate == S3C2410_GPIO_IRQ) {
6419711a 107 S3C_PMDBG("Disabling IRQ %d (pin %d)\n", irq, pin);
a21765a7
BD
108 s3c2410_gpio_cfgpin(pin, S3C2410_GPIO_INPUT);
109 }
110 }
111}
112
2261e0e6 113/* s3c_pm_configure_extint
a21765a7
BD
114 *
115 * configure all external interrupt pins
116*/
117
2261e0e6 118void s3c_pm_configure_extint(void)
a21765a7
BD
119{
120 int pin;
121
122 /* for each of the external interrupts (EINT0..EINT15) we
123 * need to check wether it is an external interrupt source,
124 * and then configure it as an input if it is not
125 */
126
070276d5
BD
127 for (pin = S3C2410_GPF(0); pin <= S3C2410_GPF(7); pin++) {
128 s3c_pm_check_resume_pin(pin, pin - S3C2410_GPF(0));
a21765a7
BD
129 }
130
070276d5
BD
131 for (pin = S3C2410_GPG(0); pin <= S3C2410_GPG(7); pin++) {
132 s3c_pm_check_resume_pin(pin, (pin - S3C2410_GPG(0))+8);
a21765a7
BD
133 }
134}
135
62feee64 136
2261e0e6 137void s3c_pm_restore_core(void)
a21765a7 138{
6419711a
BD
139 s3c_pm_do_restore_core(core_save, ARRAY_SIZE(core_save));
140 s3c_pm_do_restore(misc_save, ARRAY_SIZE(misc_save));
a21765a7
BD
141}
142
2261e0e6 143void s3c_pm_save_core(void)
a21765a7 144{
2261e0e6
BD
145 s3c_pm_do_save(misc_save, ARRAY_SIZE(misc_save));
146 s3c_pm_do_save(core_save, ARRAY_SIZE(core_save));
a21765a7 147}
2261e0e6 148