ARM: update FIQ support for relocation of vectors
[linux-2.6-block.git] / arch / arm / mm / Kconfig
CommitLineData
1da177e4
LT
1comment "Processor Type"
2
1da177e4
LT
3# Select CPU types depending on the architecture selected. This selects
4# which CPUs we support in the kernel image, and the compiler instruction
5# optimiser behaviour.
6
07e0da78
HC
7# ARM7TDMI
8config CPU_ARM7TDMI
9 bool "Support ARM7TDMI processor"
6b237a35 10 depends on !MMU
07e0da78
HC
11 select CPU_32v4T
12 select CPU_ABRT_LV4T
13 select CPU_CACHE_V4
b1b3f49c 14 select CPU_PABRT_LEGACY
07e0da78
HC
15 help
16 A 32-bit RISC microprocessor based on the ARM7 processor core
17 which has no memory control unit and cache.
18
19 Say Y if you want support for the ARM7TDMI processor.
20 Otherwise, say N.
21
1da177e4
LT
22# ARM720T
23config CPU_ARM720T
c750815e 24 bool "Support ARM720T processor" if ARCH_INTEGRATOR
260e98ed 25 select CPU_32v4T
1da177e4
LT
26 select CPU_ABRT_LV4T
27 select CPU_CACHE_V4
28 select CPU_CACHE_VIVT
f9c21a6e 29 select CPU_COPY_V4WT if MMU
b1b3f49c
RK
30 select CPU_CP15_MMU
31 select CPU_PABRT_LEGACY
f9c21a6e 32 select CPU_TLB_V4WT if MMU
1da177e4
LT
33 help
34 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
35 MMU built around an ARM7TDMI core.
36
37 Say Y if you want support for the ARM720T processor.
38 Otherwise, say N.
39
b731c311
HC
40# ARM740T
41config CPU_ARM740T
42 bool "Support ARM740T processor" if ARCH_INTEGRATOR
6b237a35 43 depends on !MMU
b731c311
HC
44 select CPU_32v4T
45 select CPU_ABRT_LV4T
82d9b0d0 46 select CPU_CACHE_V4
b731c311 47 select CPU_CP15_MPU
b1b3f49c 48 select CPU_PABRT_LEGACY
b731c311
HC
49 help
50 A 32-bit RISC processor with 8KB cache or 4KB variants,
51 write buffer and MPU(Protection Unit) built around
52 an ARM7TDMI core.
53
54 Say Y if you want support for the ARM740T processor.
55 Otherwise, say N.
56
43f5f014
HC
57# ARM9TDMI
58config CPU_ARM9TDMI
59 bool "Support ARM9TDMI processor"
6b237a35 60 depends on !MMU
43f5f014 61 select CPU_32v4T
0f45d7f3 62 select CPU_ABRT_NOMMU
43f5f014 63 select CPU_CACHE_V4
b1b3f49c 64 select CPU_PABRT_LEGACY
43f5f014
HC
65 help
66 A 32-bit RISC microprocessor based on the ARM9 processor core
67 which has no memory control unit and cache.
68
69 Say Y if you want support for the ARM9TDMI processor.
70 Otherwise, say N.
71
1da177e4
LT
72# ARM920T
73config CPU_ARM920T
c750815e 74 bool "Support ARM920T processor" if ARCH_INTEGRATOR
260e98ed 75 select CPU_32v4T
1da177e4
LT
76 select CPU_ABRT_EV4T
77 select CPU_CACHE_V4WT
78 select CPU_CACHE_VIVT
f9c21a6e 79 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
80 select CPU_CP15_MMU
81 select CPU_PABRT_LEGACY
f9c21a6e 82 select CPU_TLB_V4WBI if MMU
1da177e4
LT
83 help
84 The ARM920T is licensed to be produced by numerous vendors,
c768e676 85 and is used in the Cirrus EP93xx and the Samsung S3C2410.
1da177e4
LT
86
87 Say Y if you want support for the ARM920T processor.
88 Otherwise, say N.
89
90# ARM922T
91config CPU_ARM922T
92 bool "Support ARM922T processor" if ARCH_INTEGRATOR
260e98ed 93 select CPU_32v4T
1da177e4
LT
94 select CPU_ABRT_EV4T
95 select CPU_CACHE_V4WT
96 select CPU_CACHE_VIVT
f9c21a6e 97 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
98 select CPU_CP15_MMU
99 select CPU_PABRT_LEGACY
f9c21a6e 100 select CPU_TLB_V4WBI if MMU
1da177e4
LT
101 help
102 The ARM922T is a version of the ARM920T, but with smaller
103 instruction and data caches. It is used in Altera's
c53c9cf6 104 Excalibur XA device family and Micrel's KS8695 Centaur.
1da177e4
LT
105
106 Say Y if you want support for the ARM922T processor.
107 Otherwise, say N.
108
109# ARM925T
110config CPU_ARM925T
b288f75f 111 bool "Support ARM925T processor" if ARCH_OMAP1
260e98ed 112 select CPU_32v4T
1da177e4
LT
113 select CPU_ABRT_EV4T
114 select CPU_CACHE_V4WT
115 select CPU_CACHE_VIVT
f9c21a6e 116 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
117 select CPU_CP15_MMU
118 select CPU_PABRT_LEGACY
f9c21a6e 119 select CPU_TLB_V4WBI if MMU
1da177e4
LT
120 help
121 The ARM925T is a mix between the ARM920T and ARM926T, but with
122 different instruction and data caches. It is used in TI's OMAP
123 device family.
124
125 Say Y if you want support for the ARM925T processor.
126 Otherwise, say N.
127
128# ARM926T
129config CPU_ARM926T
c750815e 130 bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
1da177e4
LT
131 select CPU_32v5
132 select CPU_ABRT_EV5TJ
133 select CPU_CACHE_VIVT
f9c21a6e 134 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
135 select CPU_CP15_MMU
136 select CPU_PABRT_LEGACY
f9c21a6e 137 select CPU_TLB_V4WBI if MMU
1da177e4
LT
138 help
139 This is a variant of the ARM920. It has slightly different
140 instruction sequences for cache and TLB operations. Curiously,
141 there is no documentation on it at the ARM corporate website.
142
143 Say Y if you want support for the ARM926T processor.
144 Otherwise, say N.
145
28853ac8
PZ
146# FA526
147config CPU_FA526
148 bool
149 select CPU_32v4
150 select CPU_ABRT_EV4
28853ac8 151 select CPU_CACHE_FA
b1b3f49c 152 select CPU_CACHE_VIVT
28853ac8 153 select CPU_COPY_FA if MMU
b1b3f49c
RK
154 select CPU_CP15_MMU
155 select CPU_PABRT_LEGACY
28853ac8
PZ
156 select CPU_TLB_FA if MMU
157 help
158 The FA526 is a version of the ARMv4 compatible processor with
159 Branch Target Buffer, Unified TLB and cache line size 16.
160
161 Say Y if you want support for the FA526 processor.
162 Otherwise, say N.
163
d60674eb
HC
164# ARM940T
165config CPU_ARM940T
166 bool "Support ARM940T processor" if ARCH_INTEGRATOR
6b237a35 167 depends on !MMU
d60674eb 168 select CPU_32v4T
0f45d7f3 169 select CPU_ABRT_NOMMU
d60674eb
HC
170 select CPU_CACHE_VIVT
171 select CPU_CP15_MPU
b1b3f49c 172 select CPU_PABRT_LEGACY
d60674eb
HC
173 help
174 ARM940T is a member of the ARM9TDMI family of general-
3cb2fccc 175 purpose microprocessors with MPU and separate 4KB
d60674eb
HC
176 instruction and 4KB data cases, each with a 4-word line
177 length.
178
179 Say Y if you want support for the ARM940T processor.
180 Otherwise, say N.
181
f37f46eb
HC
182# ARM946E-S
183config CPU_ARM946E
184 bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
6b237a35 185 depends on !MMU
f37f46eb 186 select CPU_32v5
0f45d7f3 187 select CPU_ABRT_NOMMU
f37f46eb
HC
188 select CPU_CACHE_VIVT
189 select CPU_CP15_MPU
b1b3f49c 190 select CPU_PABRT_LEGACY
f37f46eb
HC
191 help
192 ARM946E-S is a member of the ARM9E-S family of high-
193 performance, 32-bit system-on-chip processor solutions.
194 The TCM and ARMv5TE 32-bit instruction set is supported.
195
196 Say Y if you want support for the ARM946E-S processor.
197 Otherwise, say N.
198
1da177e4
LT
199# ARM1020 - needs validating
200config CPU_ARM1020
c750815e 201 bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
1da177e4
LT
202 select CPU_32v5
203 select CPU_ABRT_EV4T
204 select CPU_CACHE_V4WT
205 select CPU_CACHE_VIVT
f9c21a6e 206 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
207 select CPU_CP15_MMU
208 select CPU_PABRT_LEGACY
f9c21a6e 209 select CPU_TLB_V4WBI if MMU
1da177e4
LT
210 help
211 The ARM1020 is the 32K cached version of the ARM10 processor,
212 with an addition of a floating-point unit.
213
214 Say Y if you want support for the ARM1020 processor.
215 Otherwise, say N.
216
217# ARM1020E - needs validating
218config CPU_ARM1020E
c750815e 219 bool "Support ARM1020E processor" if ARCH_INTEGRATOR
b1b3f49c 220 depends on n
1da177e4
LT
221 select CPU_32v5
222 select CPU_ABRT_EV4T
223 select CPU_CACHE_V4WT
224 select CPU_CACHE_VIVT
f9c21a6e 225 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
226 select CPU_CP15_MMU
227 select CPU_PABRT_LEGACY
f9c21a6e 228 select CPU_TLB_V4WBI if MMU
1da177e4
LT
229
230# ARM1022E
231config CPU_ARM1022
c750815e 232 bool "Support ARM1022E processor" if ARCH_INTEGRATOR
1da177e4
LT
233 select CPU_32v5
234 select CPU_ABRT_EV4T
235 select CPU_CACHE_VIVT
f9c21a6e 236 select CPU_COPY_V4WB if MMU # can probably do better
b1b3f49c
RK
237 select CPU_CP15_MMU
238 select CPU_PABRT_LEGACY
f9c21a6e 239 select CPU_TLB_V4WBI if MMU
1da177e4
LT
240 help
241 The ARM1022E is an implementation of the ARMv5TE architecture
242 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
243 embedded trace macrocell, and a floating-point unit.
244
245 Say Y if you want support for the ARM1022E processor.
246 Otherwise, say N.
247
248# ARM1026EJ-S
249config CPU_ARM1026
c750815e 250 bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
1da177e4
LT
251 select CPU_32v5
252 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
253 select CPU_CACHE_VIVT
f9c21a6e 254 select CPU_COPY_V4WB if MMU # can probably do better
b1b3f49c
RK
255 select CPU_CP15_MMU
256 select CPU_PABRT_LEGACY
f9c21a6e 257 select CPU_TLB_V4WBI if MMU
1da177e4
LT
258 help
259 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
260 based upon the ARM10 integer core.
261
262 Say Y if you want support for the ARM1026EJ-S processor.
263 Otherwise, say N.
264
265# SA110
266config CPU_SA110
c750815e 267 bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
1da177e4
LT
268 select CPU_32v3 if ARCH_RPC
269 select CPU_32v4 if !ARCH_RPC
270 select CPU_ABRT_EV4
271 select CPU_CACHE_V4WB
272 select CPU_CACHE_VIVT
f9c21a6e 273 select CPU_COPY_V4WB if MMU
b1b3f49c
RK
274 select CPU_CP15_MMU
275 select CPU_PABRT_LEGACY
f9c21a6e 276 select CPU_TLB_V4WB if MMU
1da177e4
LT
277 help
278 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
279 is available at five speeds ranging from 100 MHz to 233 MHz.
280 More information is available at
281 <http://developer.intel.com/design/strong/sa110.htm>.
282
283 Say Y if you want support for the SA-110 processor.
284 Otherwise, say N.
285
286# SA1100
287config CPU_SA1100
288 bool
1da177e4
LT
289 select CPU_32v4
290 select CPU_ABRT_EV4
291 select CPU_CACHE_V4WB
292 select CPU_CACHE_VIVT
fefdaa06 293 select CPU_CP15_MMU
b1b3f49c 294 select CPU_PABRT_LEGACY
f9c21a6e 295 select CPU_TLB_V4WB if MMU
1da177e4
LT
296
297# XScale
298config CPU_XSCALE
299 bool
1da177e4
LT
300 select CPU_32v5
301 select CPU_ABRT_EV5T
302 select CPU_CACHE_VIVT
fefdaa06 303 select CPU_CP15_MMU
b1b3f49c 304 select CPU_PABRT_LEGACY
f9c21a6e 305 select CPU_TLB_V4WBI if MMU
1da177e4 306
23bdf86a
LB
307# XScale Core Version 3
308config CPU_XSC3
309 bool
23bdf86a
LB
310 select CPU_32v5
311 select CPU_ABRT_EV5T
312 select CPU_CACHE_VIVT
fefdaa06 313 select CPU_CP15_MMU
b1b3f49c 314 select CPU_PABRT_LEGACY
f9c21a6e 315 select CPU_TLB_V4WBI if MMU
23bdf86a
LB
316 select IO_36
317
49cbe786
EM
318# Marvell PJ1 (Mohawk)
319config CPU_MOHAWK
320 bool
321 select CPU_32v5
322 select CPU_ABRT_EV5T
49cbe786 323 select CPU_CACHE_VIVT
b1b3f49c 324 select CPU_COPY_V4WB if MMU
49cbe786 325 select CPU_CP15_MMU
b1b3f49c 326 select CPU_PABRT_LEGACY
49cbe786 327 select CPU_TLB_V4WBI if MMU
49cbe786 328
e50d6409
AH
329# Feroceon
330config CPU_FEROCEON
331 bool
e50d6409
AH
332 select CPU_32v5
333 select CPU_ABRT_EV5T
334 select CPU_CACHE_VIVT
0ed15071 335 select CPU_COPY_FEROCEON if MMU
b1b3f49c
RK
336 select CPU_CP15_MMU
337 select CPU_PABRT_LEGACY
99c6dc11 338 select CPU_TLB_FEROCEON if MMU
e50d6409 339
d910a0aa
TP
340config CPU_FEROCEON_OLD_ID
341 bool "Accept early Feroceon cores with an ARM926 ID"
342 depends on CPU_FEROCEON && !CPU_ARM926T
343 default y
344 help
345 This enables the usage of some old Feroceon cores
346 for which the CPU ID is equal to the ARM926 ID.
347 Relevant for Feroceon-1850 and early Feroceon-2850.
348
a4553358
HZ
349# Marvell PJ4
350config CPU_PJ4
351 bool
a4553358 352 select ARM_THUMBEE
b1b3f49c 353 select CPU_V7
a4553358 354
de490193
GC
355config CPU_PJ4B
356 bool
357 select CPU_V7
358
1da177e4
LT
359# ARMv6
360config CPU_V6
c786282e 361 bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
1da177e4
LT
362 select CPU_32v6
363 select CPU_ABRT_EV6
364 select CPU_CACHE_V6
365 select CPU_CACHE_VIPT
b1b3f49c 366 select CPU_COPY_V6 if MMU
fefdaa06 367 select CPU_CP15_MMU
7b4c965a 368 select CPU_HAS_ASID if MMU
b1b3f49c 369 select CPU_PABRT_V6
f9c21a6e 370 select CPU_TLB_V6 if MMU
1da177e4 371
4a5f79e7 372# ARMv6k
e399b1a4 373config CPU_V6K
c786282e 374 bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
e399b1a4 375 select CPU_32v6
60799c6d 376 select CPU_32v6K
e399b1a4 377 select CPU_ABRT_EV6
e399b1a4
RK
378 select CPU_CACHE_V6
379 select CPU_CACHE_VIPT
b1b3f49c 380 select CPU_COPY_V6 if MMU
e399b1a4
RK
381 select CPU_CP15_MMU
382 select CPU_HAS_ASID if MMU
b1b3f49c 383 select CPU_PABRT_V6
e399b1a4 384 select CPU_TLB_V6 if MMU
4a5f79e7 385
23688e99
CM
386# ARMv7
387config CPU_V7
1b504bbe 388 bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
15490ef8 389 select CPU_32v6K
23688e99
CM
390 select CPU_32v7
391 select CPU_ABRT_EV7
392 select CPU_CACHE_V7
393 select CPU_CACHE_VIPT
b1b3f49c 394 select CPU_COPY_V6 if MMU
66567618
JA
395 select CPU_CP15_MMU if MMU
396 select CPU_CP15_MPU if !MMU
2eb8c82b 397 select CPU_HAS_ASID if MMU
b1b3f49c 398 select CPU_PABRT_V7
2ccdd1e7 399 select CPU_TLB_V7 if MMU
23688e99 400
4477ca45
UKK
401# ARMv7M
402config CPU_V7M
403 bool
404 select CPU_32v7M
405 select CPU_ABRT_NOMMU
406 select CPU_CACHE_NOP
407 select CPU_PABRT_LEGACY
408 select CPU_THUMBONLY
409
bc7dea00
UKK
410config CPU_THUMBONLY
411 bool
412 # There are no CPUs available with MMU that don't implement an ARM ISA:
413 depends on !MMU
414 help
415 Select this if your CPU doesn't support the 32 bit ARM instructions.
416
1da177e4
LT
417# Figure out what processor architecture version we should be using.
418# This defines the compiler instruction set which depends on the machine type.
419config CPU_32v3
420 bool
8762df4d 421 select CPU_USE_DOMAINS if MMU
b1b3f49c
RK
422 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
423 select TLS_REG_EMUL if SMP || !MMU
1da177e4
LT
424
425config CPU_32v4
426 bool
8762df4d 427 select CPU_USE_DOMAINS if MMU
b1b3f49c
RK
428 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
429 select TLS_REG_EMUL if SMP || !MMU
1da177e4 430
260e98ed
LB
431config CPU_32v4T
432 bool
8762df4d 433 select CPU_USE_DOMAINS if MMU
b1b3f49c
RK
434 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
435 select TLS_REG_EMUL if SMP || !MMU
260e98ed 436
1da177e4
LT
437config CPU_32v5
438 bool
8762df4d 439 select CPU_USE_DOMAINS if MMU
b1b3f49c
RK
440 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
441 select TLS_REG_EMUL if SMP || !MMU
1da177e4
LT
442
443config CPU_32v6
444 bool
8762df4d 445 select CPU_USE_DOMAINS if CPU_V6 && MMU
b1b3f49c 446 select TLS_REG_EMUL if !CPU_32v6K && !MMU
1da177e4 447
e399b1a4 448config CPU_32v6K
60799c6d 449 bool
1da177e4 450
23688e99
CM
451config CPU_32v7
452 bool
453
4477ca45
UKK
454config CPU_32v7M
455 bool
456
1da177e4 457# The abort model
0f45d7f3
HC
458config CPU_ABRT_NOMMU
459 bool
460
1da177e4
LT
461config CPU_ABRT_EV4
462 bool
463
464config CPU_ABRT_EV4T
465 bool
466
467config CPU_ABRT_LV4T
468 bool
469
470config CPU_ABRT_EV5T
471 bool
472
473config CPU_ABRT_EV5TJ
474 bool
475
476config CPU_ABRT_EV6
477 bool
478
23688e99
CM
479config CPU_ABRT_EV7
480 bool
481
4fb28474 482config CPU_PABRT_LEGACY
48d7927b
PB
483 bool
484
4fb28474
KS
485config CPU_PABRT_V6
486 bool
487
488config CPU_PABRT_V7
48d7927b
PB
489 bool
490
1da177e4 491# The cache model
1da177e4
LT
492config CPU_CACHE_V4
493 bool
494
495config CPU_CACHE_V4WT
496 bool
497
498config CPU_CACHE_V4WB
499 bool
500
501config CPU_CACHE_V6
502 bool
503
23688e99
CM
504config CPU_CACHE_V7
505 bool
506
4477ca45
UKK
507config CPU_CACHE_NOP
508 bool
509
1da177e4
LT
510config CPU_CACHE_VIVT
511 bool
512
513config CPU_CACHE_VIPT
514 bool
515
28853ac8
PZ
516config CPU_CACHE_FA
517 bool
518
f9c21a6e 519if MMU
1da177e4 520# The copy-page model
1da177e4
LT
521config CPU_COPY_V4WT
522 bool
523
524config CPU_COPY_V4WB
525 bool
526
0ed15071
LB
527config CPU_COPY_FEROCEON
528 bool
529
28853ac8
PZ
530config CPU_COPY_FA
531 bool
532
1da177e4
LT
533config CPU_COPY_V6
534 bool
535
536# This selects the TLB model
1da177e4
LT
537config CPU_TLB_V4WT
538 bool
539 help
540 ARM Architecture Version 4 TLB with writethrough cache.
541
542config CPU_TLB_V4WB
543 bool
544 help
545 ARM Architecture Version 4 TLB with writeback cache.
546
547config CPU_TLB_V4WBI
548 bool
549 help
550 ARM Architecture Version 4 TLB with writeback cache and invalidate
551 instruction cache entry.
552
99c6dc11
LB
553config CPU_TLB_FEROCEON
554 bool
555 help
556 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
557
28853ac8
PZ
558config CPU_TLB_FA
559 bool
560 help
561 Faraday ARM FA526 architecture, unified TLB with writeback cache
562 and invalidate instruction cache entry. Branch target buffer is
563 also supported.
564
1da177e4
LT
565config CPU_TLB_V6
566 bool
567
2ccdd1e7
CM
568config CPU_TLB_V7
569 bool
570
e220ba60
DE
571config VERIFY_PERMISSION_FAULT
572 bool
f9c21a6e
HC
573endif
574
516793c6
RK
575config CPU_HAS_ASID
576 bool
577 help
578 This indicates whether the CPU has the ASID register; used to
579 tag TLB and possibly cache entries.
580
fefdaa06
HC
581config CPU_CP15
582 bool
583 help
584 Processor has the CP15 register.
585
586config CPU_CP15_MMU
587 bool
588 select CPU_CP15
589 help
590 Processor has the CP15 register, which has MMU related registers.
591
592config CPU_CP15_MPU
593 bool
594 select CPU_CP15
595 help
596 Processor has the CP15 register, which has MPU related registers.
597
247055aa
CM
598config CPU_USE_DOMAINS
599 bool
247055aa
CM
600 help
601 This option enables or disables the use of domain switching
602 via the set_fs() function.
603
23bdf86a
LB
604#
605# CPU supports 36-bit I/O
606#
607config IO_36
608 bool
609
1da177e4
LT
610comment "Processor Features"
611
497b7e94
CM
612config ARM_LPAE
613 bool "Support for the Large Physical Address Extension"
08a183f0
CM
614 depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
615 !CPU_32v4 && !CPU_32v3
497b7e94
CM
616 help
617 Say Y if you have an ARMv7 processor supporting the LPAE page
618 table format and you would like to access memory beyond the
619 4GB limit. The resulting kernel image will not run on
620 processors without the LPA extension.
621
622 If unsure, say N.
623
624config ARCH_PHYS_ADDR_T_64BIT
625 def_bool ARM_LPAE
626
627config ARCH_DMA_ADDR_T_64BIT
628 bool
629
1da177e4 630config ARM_THUMB
bc7dea00 631 bool "Support Thumb user binaries" if !CPU_THUMBONLY
4477ca45
UKK
632 depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || \
633 CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || \
634 CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
635 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || \
636 CPU_V7 || CPU_FEROCEON || CPU_V7M
1da177e4
LT
637 default y
638 help
639 Say Y if you want to include kernel support for running user space
640 Thumb binaries.
641
642 The Thumb instruction set is a compressed form of the standard ARM
643 instruction set resulting in smaller binaries at the expense of
644 slightly less efficient code.
645
646 If you don't know what this all is, saying Y is a safe choice.
647
d7f864be
CM
648config ARM_THUMBEE
649 bool "Enable ThumbEE CPU extension"
650 depends on CPU_V7
651 help
652 Say Y here if you have a CPU with the ThumbEE extension and code to
653 make use of it. Say N for code that can run on CPUs without ThumbEE.
654
5b6728d4 655config ARM_VIRT_EXT
651134b0
WD
656 bool
657 depends on MMU
658 default y if CPU_V7
5b6728d4
DM
659 help
660 Enable the kernel to make use of the ARM Virtualization
661 Extensions to install hypervisors without run-time firmware
662 assistance.
663
664 A compliant bootloader is required in order to make maximum
665 use of this feature. Refer to Documentation/arm/Booting for
666 details.
667
64d2dc38
LL
668config SWP_EMULATE
669 bool "Emulate SWP/SWPB instructions"
bd1274dc 670 depends on !CPU_USE_DOMAINS && CPU_V7
64d2dc38 671 default y if SMP
b1b3f49c 672 select HAVE_PROC_CPU if PROC_FS
64d2dc38
LL
673 help
674 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
675 ARMv7 multiprocessing extensions introduce the ability to disable
676 these instructions, triggering an undefined instruction exception
677 when executed. Say Y here to enable software emulation of these
678 instructions for userspace (not kernel) using LDREX/STREX.
679 Also creates /proc/cpu/swp_emulation for statistics.
680
681 In some older versions of glibc [<=2.8] SWP is used during futex
682 trylock() operations with the assumption that the code will not
683 be preempted. This invalid assumption may be more likely to fail
684 with SWP emulation enabled, leading to deadlock of the user
685 application.
686
687 NOTE: when accessing uncached shared regions, LDREX/STREX rely
688 on an external transaction monitoring block called a global
689 monitor to maintain update atomicity. If your system does not
690 implement a global monitor, this option can cause programs that
691 perform SWP operations to uncached memory to deadlock.
692
693 If unsure, say Y.
694
1da177e4
LT
695config CPU_BIG_ENDIAN
696 bool "Build big-endian kernel"
697 depends on ARCH_SUPPORTS_BIG_ENDIAN
698 help
699 Say Y if you plan on running a kernel in big-endian mode.
700 Note that your board must be properly built and your board
701 port must properly enable any big-endian related features
702 of your chipset/board/processor.
703
26584853
CM
704config CPU_ENDIAN_BE8
705 bool
706 depends on CPU_BIG_ENDIAN
e399b1a4 707 default CPU_V6 || CPU_V6K || CPU_V7
26584853
CM
708 help
709 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
710
711config CPU_ENDIAN_BE32
712 bool
713 depends on CPU_BIG_ENDIAN
714 default !CPU_ENDIAN_BE8
715 help
716 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
717
6afd6fae 718config CPU_HIGH_VECTOR
6340aa61 719 depends on !MMU && CPU_CP15 && !CPU_ARM740T
6afd6fae 720 bool "Select the High exception vector"
6afd6fae
HC
721 help
722 Say Y here to select high exception vector(0xFFFF0000~).
9b7333a9 723 The exception vector can vary depending on the platform
6afd6fae
HC
724 design in nommu mode. If your platform needs to select
725 high exception vector, say Y.
726 Otherwise or if you are unsure, say N, and the low exception
727 vector (0x00000000~) will be used.
728
1da177e4 729config CPU_ICACHE_DISABLE
f12d0d7c 730 bool "Disable I-Cache (I-bit)"
357c9c1f 731 depends on CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
1da177e4
LT
732 help
733 Say Y here to disable the processor instruction cache. Unless
734 you have a reason not to or are unsure, say N.
735
736config CPU_DCACHE_DISABLE
f12d0d7c
HC
737 bool "Disable D-Cache (C-bit)"
738 depends on CPU_CP15
1da177e4
LT
739 help
740 Say Y here to disable the processor data cache. Unless
741 you have a reason not to or are unsure, say N.
742
f37f46eb
HC
743config CPU_DCACHE_SIZE
744 hex
745 depends on CPU_ARM740T || CPU_ARM946E
746 default 0x00001000 if CPU_ARM740T
747 default 0x00002000 # default size for ARM946E-S
748 help
749 Some cores are synthesizable to have various sized cache. For
750 ARM946E-S case, it can vary from 0KB to 1MB.
751 To support such cache operations, it is efficient to know the size
752 before compile time.
753 If your SoC is configured to have a different size, define the value
754 here with proper conditions.
755
1da177e4
LT
756config CPU_DCACHE_WRITETHROUGH
757 bool "Force write through D-cache"
28853ac8 758 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
1da177e4
LT
759 default y if CPU_ARM925T
760 help
761 Say Y here to use the data cache in writethrough mode. Unless you
762 specifically require this or are unsure, say N.
763
764config CPU_CACHE_ROUND_ROBIN
765 bool "Round robin I and D cache replacement algorithm"
f37f46eb 766 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
1da177e4
LT
767 help
768 Say Y here to use the predictable round-robin cache replacement
769 policy. Unless you specifically require this or are unsure, say N.
770
771config CPU_BPREDICT_DISABLE
772 bool "Disable branch prediction"
e399b1a4 773 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
1da177e4
LT
774 help
775 Say Y here to disable branch prediction. If unsure, say N.
2d2669b6 776
4b0e07a5
NP
777config TLS_REG_EMUL
778 bool
4b0e07a5 779 help
70489c88
NP
780 An SMP system using a pre-ARMv6 processor (there are apparently
781 a few prototypes like that in existence) and therefore access to
782 that required register must be emulated.
4b0e07a5 783
dcef1f63
NP
784config NEEDS_SYSCALL_FOR_CMPXCHG
785 bool
dcef1f63
NP
786 help
787 SMP on a pre-ARMv6 processor? Well OK then.
788 Forget about fast user space cmpxchg support.
789 It is just not possible.
790
ad642d9f
CM
791config DMA_CACHE_RWFO
792 bool "Enable read/write for ownership DMA cache maintenance"
3bc28c8e 793 depends on CPU_V6K && SMP
ad642d9f
CM
794 default y
795 help
796 The Snoop Control Unit on ARM11MPCore does not detect the
797 cache maintenance operations and the dma_{map,unmap}_area()
798 functions may leave stale cache entries on other CPUs. By
799 enabling this option, Read or Write For Ownership in the ARMv6
800 DMA cache maintenance functions is performed. These LDR/STR
801 instructions change the cache line state to shared or modified
802 so that the cache operation has the desired effect.
803
804 Note that the workaround is only valid on processors that do
805 not perform speculative loads into the D-cache. For such
806 processors, if cache maintenance operations are not broadcast
807 in hardware, other workarounds are needed (e.g. cache
808 maintenance broadcasting in software via FIQ).
809
953233dc
CM
810config OUTER_CACHE
811 bool
382266ad 812
319f551a
CM
813config OUTER_CACHE_SYNC
814 bool
815 help
816 The outer cache has a outer_cache_fns.sync function pointer
817 that can be used to drain the write buffer of the outer cache.
818
99c6dc11
LB
819config CACHE_FEROCEON_L2
820 bool "Enable the Feroceon L2 cache controller"
794d15b2 821 depends on ARCH_KIRKWOOD || ARCH_MV78XX0
99c6dc11
LB
822 default y
823 select OUTER_CACHE
824 help
825 This option enables the Feroceon L2 cache controller.
826
4360bb41
RS
827config CACHE_FEROCEON_L2_WRITETHROUGH
828 bool "Force Feroceon L2 cache write through"
829 depends on CACHE_FEROCEON_L2
4360bb41
RS
830 help
831 Say Y here to use the Feroceon L2 cache in writethrough mode.
832 Unless you specifically require this, say N for writeback mode.
833
ce5ea9f3
DM
834config MIGHT_HAVE_CACHE_L2X0
835 bool
836 help
837 This option should be selected by machines which have a L2x0
838 or PL310 cache controller, but where its use is optional.
839
840 The only effect of this option is to make CACHE_L2X0 and
841 related options available to the user for configuration.
842
843 Boards or SoCs which always require the cache controller
844 support to be present should select CACHE_L2X0 directly
845 instead of this option, thus preventing the user from
846 inadvertently configuring a broken kernel.
847
382266ad 848config CACHE_L2X0
ce5ea9f3
DM
849 bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
850 default MIGHT_HAVE_CACHE_L2X0
382266ad 851 select OUTER_CACHE
23107c54 852 select OUTER_CACHE_SYNC
ba927951
CM
853 help
854 This option enables the L2x0 PrimeCell.
905a09d5 855
9a6655e4
CM
856config CACHE_PL310
857 bool
858 depends on CACHE_L2X0
e399b1a4 859 default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
9a6655e4
CM
860 help
861 This option enables optimisations for the PL310 cache
862 controller.
863
573a652f
LB
864config CACHE_TAUROS2
865 bool "Enable the Tauros2 L2 cache controller"
3f408fa0 866 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
573a652f
LB
867 default y
868 select OUTER_CACHE
869 help
870 This option enables the Tauros2 L2 cache controller (as
871 found on PJ1/PJ4).
872
905a09d5
EM
873config CACHE_XSC3L2
874 bool "Enable the L2 cache on XScale3"
875 depends on CPU_XSC3
876 default y
877 select OUTER_CACHE
878 help
879 This option enables the L2 cache on XScale3.
910a17e5 880
5637a126
RK
881config ARM_L1_CACHE_SHIFT_6
882 bool
a092f2b1 883 default y if CPU_V7
5637a126
RK
884 help
885 Setting ARM L1 cache line size to 64 Bytes.
886
910a17e5
KS
887config ARM_L1_CACHE_SHIFT
888 int
d6d502fa 889 default 6 if ARM_L1_CACHE_SHIFT_6
910a17e5 890 default 5
47ab0dee
RK
891
892config ARM_DMA_MEM_BUFFERABLE
e399b1a4 893 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
42c4dafe
CM
894 depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
895 MACH_REALVIEW_PB11MP)
e399b1a4 896 default y if CPU_V6 || CPU_V6K || CPU_V7
47ab0dee
RK
897 help
898 Historically, the kernel has used strongly ordered mappings to
899 provide DMA coherent memory. With the advent of ARMv7, mapping
900 memory with differing types results in unpredictable behaviour,
901 so on these CPUs, this option is forced on.
902
903 Multiple mappings with differing attributes is also unpredictable
904 on ARMv6 CPUs, but since they do not have aggressive speculative
905 prefetch, no harm appears to occur.
906
907 However, drivers may be missing the necessary barriers for ARMv6,
908 and therefore turning this on may result in unpredictable driver
909 behaviour. Therefore, we offer this as an option.
910
911 You are recommended say 'Y' here and debug any affected drivers.
ac1d426e 912
e7c5650f
CM
913config ARCH_HAS_BARRIERS
914 bool
915 help
916 This option allows the use of custom mandatory barriers
917 included via the mach/barriers.h file.