ARM: add Highbank core platform support
[linux-2.6-block.git] / arch / arm / mm / Kconfig
CommitLineData
1da177e4
LT
1comment "Processor Type"
2
1da177e4
LT
3# Select CPU types depending on the architecture selected. This selects
4# which CPUs we support in the kernel image, and the compiler instruction
5# optimiser behaviour.
6
7# ARM610
8config CPU_ARM610
c750815e 9 bool "Support ARM610 processor" if ARCH_RPC
1da177e4
LT
10 select CPU_32v3
11 select CPU_CACHE_V3
12 select CPU_CACHE_VIVT
fefdaa06 13 select CPU_CP15_MMU
f9c21a6e
HC
14 select CPU_COPY_V3 if MMU
15 select CPU_TLB_V3 if MMU
4fb28474 16 select CPU_PABRT_LEGACY
1da177e4
LT
17 help
18 The ARM610 is the successor to the ARM3 processor
19 and was produced by VLSI Technology Inc.
20
21 Say Y if you want support for the ARM610 processor.
22 Otherwise, say N.
23
07e0da78
HC
24# ARM7TDMI
25config CPU_ARM7TDMI
26 bool "Support ARM7TDMI processor"
6b237a35 27 depends on !MMU
07e0da78
HC
28 select CPU_32v4T
29 select CPU_ABRT_LV4T
4fb28474 30 select CPU_PABRT_LEGACY
07e0da78
HC
31 select CPU_CACHE_V4
32 help
33 A 32-bit RISC microprocessor based on the ARM7 processor core
34 which has no memory control unit and cache.
35
36 Say Y if you want support for the ARM7TDMI processor.
37 Otherwise, say N.
38
1da177e4
LT
39# ARM710
40config CPU_ARM710
c750815e 41 bool "Support ARM710 processor" if ARCH_RPC
1da177e4
LT
42 select CPU_32v3
43 select CPU_CACHE_V3
44 select CPU_CACHE_VIVT
fefdaa06 45 select CPU_CP15_MMU
f9c21a6e
HC
46 select CPU_COPY_V3 if MMU
47 select CPU_TLB_V3 if MMU
4fb28474 48 select CPU_PABRT_LEGACY
1da177e4
LT
49 help
50 A 32-bit RISC microprocessor based on the ARM7 processor core
51 designed by Advanced RISC Machines Ltd. The ARM710 is the
52 successor to the ARM610 processor. It was released in
53 July 1994 by VLSI Technology Inc.
54
55 Say Y if you want support for the ARM710 processor.
56 Otherwise, say N.
57
58# ARM720T
59config CPU_ARM720T
c750815e 60 bool "Support ARM720T processor" if ARCH_INTEGRATOR
260e98ed 61 select CPU_32v4T
1da177e4 62 select CPU_ABRT_LV4T
4fb28474 63 select CPU_PABRT_LEGACY
1da177e4
LT
64 select CPU_CACHE_V4
65 select CPU_CACHE_VIVT
fefdaa06 66 select CPU_CP15_MMU
f9c21a6e
HC
67 select CPU_COPY_V4WT if MMU
68 select CPU_TLB_V4WT if MMU
1da177e4
LT
69 help
70 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
71 MMU built around an ARM7TDMI core.
72
73 Say Y if you want support for the ARM720T processor.
74 Otherwise, say N.
75
b731c311
HC
76# ARM740T
77config CPU_ARM740T
78 bool "Support ARM740T processor" if ARCH_INTEGRATOR
6b237a35 79 depends on !MMU
b731c311
HC
80 select CPU_32v4T
81 select CPU_ABRT_LV4T
4fb28474 82 select CPU_PABRT_LEGACY
b731c311
HC
83 select CPU_CACHE_V3 # although the core is v4t
84 select CPU_CP15_MPU
85 help
86 A 32-bit RISC processor with 8KB cache or 4KB variants,
87 write buffer and MPU(Protection Unit) built around
88 an ARM7TDMI core.
89
90 Say Y if you want support for the ARM740T processor.
91 Otherwise, say N.
92
43f5f014
HC
93# ARM9TDMI
94config CPU_ARM9TDMI
95 bool "Support ARM9TDMI processor"
6b237a35 96 depends on !MMU
43f5f014 97 select CPU_32v4T
0f45d7f3 98 select CPU_ABRT_NOMMU
4fb28474 99 select CPU_PABRT_LEGACY
43f5f014
HC
100 select CPU_CACHE_V4
101 help
102 A 32-bit RISC microprocessor based on the ARM9 processor core
103 which has no memory control unit and cache.
104
105 Say Y if you want support for the ARM9TDMI processor.
106 Otherwise, say N.
107
1da177e4
LT
108# ARM920T
109config CPU_ARM920T
c750815e 110 bool "Support ARM920T processor" if ARCH_INTEGRATOR
260e98ed 111 select CPU_32v4T
1da177e4 112 select CPU_ABRT_EV4T
4fb28474 113 select CPU_PABRT_LEGACY
1da177e4
LT
114 select CPU_CACHE_V4WT
115 select CPU_CACHE_VIVT
fefdaa06 116 select CPU_CP15_MMU
f9c21a6e
HC
117 select CPU_COPY_V4WB if MMU
118 select CPU_TLB_V4WBI if MMU
1da177e4
LT
119 help
120 The ARM920T is licensed to be produced by numerous vendors,
c768e676 121 and is used in the Cirrus EP93xx and the Samsung S3C2410.
1da177e4
LT
122
123 Say Y if you want support for the ARM920T processor.
124 Otherwise, say N.
125
126# ARM922T
127config CPU_ARM922T
128 bool "Support ARM922T processor" if ARCH_INTEGRATOR
260e98ed 129 select CPU_32v4T
1da177e4 130 select CPU_ABRT_EV4T
4fb28474 131 select CPU_PABRT_LEGACY
1da177e4
LT
132 select CPU_CACHE_V4WT
133 select CPU_CACHE_VIVT
fefdaa06 134 select CPU_CP15_MMU
f9c21a6e
HC
135 select CPU_COPY_V4WB if MMU
136 select CPU_TLB_V4WBI if MMU
1da177e4
LT
137 help
138 The ARM922T is a version of the ARM920T, but with smaller
139 instruction and data caches. It is used in Altera's
c53c9cf6 140 Excalibur XA device family and Micrel's KS8695 Centaur.
1da177e4
LT
141
142 Say Y if you want support for the ARM922T processor.
143 Otherwise, say N.
144
145# ARM925T
146config CPU_ARM925T
b288f75f 147 bool "Support ARM925T processor" if ARCH_OMAP1
260e98ed 148 select CPU_32v4T
1da177e4 149 select CPU_ABRT_EV4T
4fb28474 150 select CPU_PABRT_LEGACY
1da177e4
LT
151 select CPU_CACHE_V4WT
152 select CPU_CACHE_VIVT
fefdaa06 153 select CPU_CP15_MMU
f9c21a6e
HC
154 select CPU_COPY_V4WB if MMU
155 select CPU_TLB_V4WBI if MMU
1da177e4
LT
156 help
157 The ARM925T is a mix between the ARM920T and ARM926T, but with
158 different instruction and data caches. It is used in TI's OMAP
159 device family.
160
161 Say Y if you want support for the ARM925T processor.
162 Otherwise, say N.
163
164# ARM926T
165config CPU_ARM926T
c750815e 166 bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
1da177e4
LT
167 select CPU_32v5
168 select CPU_ABRT_EV5TJ
4fb28474 169 select CPU_PABRT_LEGACY
1da177e4 170 select CPU_CACHE_VIVT
fefdaa06 171 select CPU_CP15_MMU
f9c21a6e
HC
172 select CPU_COPY_V4WB if MMU
173 select CPU_TLB_V4WBI if MMU
1da177e4
LT
174 help
175 This is a variant of the ARM920. It has slightly different
176 instruction sequences for cache and TLB operations. Curiously,
177 there is no documentation on it at the ARM corporate website.
178
179 Say Y if you want support for the ARM926T processor.
180 Otherwise, say N.
181
28853ac8
PZ
182# FA526
183config CPU_FA526
184 bool
185 select CPU_32v4
186 select CPU_ABRT_EV4
4fb28474 187 select CPU_PABRT_LEGACY
28853ac8
PZ
188 select CPU_CACHE_VIVT
189 select CPU_CP15_MMU
190 select CPU_CACHE_FA
191 select CPU_COPY_FA if MMU
192 select CPU_TLB_FA if MMU
193 help
194 The FA526 is a version of the ARMv4 compatible processor with
195 Branch Target Buffer, Unified TLB and cache line size 16.
196
197 Say Y if you want support for the FA526 processor.
198 Otherwise, say N.
199
d60674eb
HC
200# ARM940T
201config CPU_ARM940T
202 bool "Support ARM940T processor" if ARCH_INTEGRATOR
6b237a35 203 depends on !MMU
d60674eb 204 select CPU_32v4T
0f45d7f3 205 select CPU_ABRT_NOMMU
4fb28474 206 select CPU_PABRT_LEGACY
d60674eb
HC
207 select CPU_CACHE_VIVT
208 select CPU_CP15_MPU
209 help
210 ARM940T is a member of the ARM9TDMI family of general-
3cb2fccc 211 purpose microprocessors with MPU and separate 4KB
d60674eb
HC
212 instruction and 4KB data cases, each with a 4-word line
213 length.
214
215 Say Y if you want support for the ARM940T processor.
216 Otherwise, say N.
217
f37f46eb
HC
218# ARM946E-S
219config CPU_ARM946E
220 bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
6b237a35 221 depends on !MMU
f37f46eb 222 select CPU_32v5
0f45d7f3 223 select CPU_ABRT_NOMMU
4fb28474 224 select CPU_PABRT_LEGACY
f37f46eb
HC
225 select CPU_CACHE_VIVT
226 select CPU_CP15_MPU
227 help
228 ARM946E-S is a member of the ARM9E-S family of high-
229 performance, 32-bit system-on-chip processor solutions.
230 The TCM and ARMv5TE 32-bit instruction set is supported.
231
232 Say Y if you want support for the ARM946E-S processor.
233 Otherwise, say N.
234
1da177e4
LT
235# ARM1020 - needs validating
236config CPU_ARM1020
c750815e 237 bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
1da177e4
LT
238 select CPU_32v5
239 select CPU_ABRT_EV4T
4fb28474 240 select CPU_PABRT_LEGACY
1da177e4
LT
241 select CPU_CACHE_V4WT
242 select CPU_CACHE_VIVT
fefdaa06 243 select CPU_CP15_MMU
f9c21a6e
HC
244 select CPU_COPY_V4WB if MMU
245 select CPU_TLB_V4WBI if MMU
1da177e4
LT
246 help
247 The ARM1020 is the 32K cached version of the ARM10 processor,
248 with an addition of a floating-point unit.
249
250 Say Y if you want support for the ARM1020 processor.
251 Otherwise, say N.
252
253# ARM1020E - needs validating
254config CPU_ARM1020E
c750815e 255 bool "Support ARM1020E processor" if ARCH_INTEGRATOR
1da177e4
LT
256 select CPU_32v5
257 select CPU_ABRT_EV4T
4fb28474 258 select CPU_PABRT_LEGACY
1da177e4
LT
259 select CPU_CACHE_V4WT
260 select CPU_CACHE_VIVT
fefdaa06 261 select CPU_CP15_MMU
f9c21a6e
HC
262 select CPU_COPY_V4WB if MMU
263 select CPU_TLB_V4WBI if MMU
1da177e4
LT
264 depends on n
265
266# ARM1022E
267config CPU_ARM1022
c750815e 268 bool "Support ARM1022E processor" if ARCH_INTEGRATOR
1da177e4
LT
269 select CPU_32v5
270 select CPU_ABRT_EV4T
4fb28474 271 select CPU_PABRT_LEGACY
1da177e4 272 select CPU_CACHE_VIVT
fefdaa06 273 select CPU_CP15_MMU
f9c21a6e
HC
274 select CPU_COPY_V4WB if MMU # can probably do better
275 select CPU_TLB_V4WBI if MMU
1da177e4
LT
276 help
277 The ARM1022E is an implementation of the ARMv5TE architecture
278 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
279 embedded trace macrocell, and a floating-point unit.
280
281 Say Y if you want support for the ARM1022E processor.
282 Otherwise, say N.
283
284# ARM1026EJ-S
285config CPU_ARM1026
c750815e 286 bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
1da177e4
LT
287 select CPU_32v5
288 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
4fb28474 289 select CPU_PABRT_LEGACY
1da177e4 290 select CPU_CACHE_VIVT
fefdaa06 291 select CPU_CP15_MMU
f9c21a6e
HC
292 select CPU_COPY_V4WB if MMU # can probably do better
293 select CPU_TLB_V4WBI if MMU
1da177e4
LT
294 help
295 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
296 based upon the ARM10 integer core.
297
298 Say Y if you want support for the ARM1026EJ-S processor.
299 Otherwise, say N.
300
301# SA110
302config CPU_SA110
c750815e 303 bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
1da177e4
LT
304 select CPU_32v3 if ARCH_RPC
305 select CPU_32v4 if !ARCH_RPC
306 select CPU_ABRT_EV4
4fb28474 307 select CPU_PABRT_LEGACY
1da177e4
LT
308 select CPU_CACHE_V4WB
309 select CPU_CACHE_VIVT
fefdaa06 310 select CPU_CP15_MMU
f9c21a6e
HC
311 select CPU_COPY_V4WB if MMU
312 select CPU_TLB_V4WB if MMU
1da177e4
LT
313 help
314 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
315 is available at five speeds ranging from 100 MHz to 233 MHz.
316 More information is available at
317 <http://developer.intel.com/design/strong/sa110.htm>.
318
319 Say Y if you want support for the SA-110 processor.
320 Otherwise, say N.
321
322# SA1100
323config CPU_SA1100
324 bool
1da177e4
LT
325 select CPU_32v4
326 select CPU_ABRT_EV4
4fb28474 327 select CPU_PABRT_LEGACY
1da177e4
LT
328 select CPU_CACHE_V4WB
329 select CPU_CACHE_VIVT
fefdaa06 330 select CPU_CP15_MMU
f9c21a6e 331 select CPU_TLB_V4WB if MMU
1da177e4
LT
332
333# XScale
334config CPU_XSCALE
335 bool
1da177e4
LT
336 select CPU_32v5
337 select CPU_ABRT_EV5T
4fb28474 338 select CPU_PABRT_LEGACY
1da177e4 339 select CPU_CACHE_VIVT
fefdaa06 340 select CPU_CP15_MMU
f9c21a6e 341 select CPU_TLB_V4WBI if MMU
1da177e4 342
23bdf86a
LB
343# XScale Core Version 3
344config CPU_XSC3
345 bool
23bdf86a
LB
346 select CPU_32v5
347 select CPU_ABRT_EV5T
4fb28474 348 select CPU_PABRT_LEGACY
23bdf86a 349 select CPU_CACHE_VIVT
fefdaa06 350 select CPU_CP15_MMU
f9c21a6e 351 select CPU_TLB_V4WBI if MMU
23bdf86a
LB
352 select IO_36
353
49cbe786
EM
354# Marvell PJ1 (Mohawk)
355config CPU_MOHAWK
356 bool
357 select CPU_32v5
358 select CPU_ABRT_EV5T
4fb28474 359 select CPU_PABRT_LEGACY
49cbe786
EM
360 select CPU_CACHE_VIVT
361 select CPU_CP15_MMU
362 select CPU_TLB_V4WBI if MMU
363 select CPU_COPY_V4WB if MMU
364
e50d6409
AH
365# Feroceon
366config CPU_FEROCEON
367 bool
e50d6409
AH
368 select CPU_32v5
369 select CPU_ABRT_EV5T
4fb28474 370 select CPU_PABRT_LEGACY
e50d6409
AH
371 select CPU_CACHE_VIVT
372 select CPU_CP15_MMU
0ed15071 373 select CPU_COPY_FEROCEON if MMU
99c6dc11 374 select CPU_TLB_FEROCEON if MMU
e50d6409 375
d910a0aa
TP
376config CPU_FEROCEON_OLD_ID
377 bool "Accept early Feroceon cores with an ARM926 ID"
378 depends on CPU_FEROCEON && !CPU_ARM926T
379 default y
380 help
381 This enables the usage of some old Feroceon cores
382 for which the CPU ID is equal to the ARM926 ID.
383 Relevant for Feroceon-1850 and early Feroceon-2850.
384
a4553358
HZ
385# Marvell PJ4
386config CPU_PJ4
387 bool
388 select CPU_V7
389 select ARM_THUMBEE
390
1da177e4
LT
391# ARMv6
392config CPU_V6
c786282e 393 bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
1da177e4
LT
394 select CPU_32v6
395 select CPU_ABRT_EV6
4fb28474 396 select CPU_PABRT_V6
1da177e4
LT
397 select CPU_CACHE_V6
398 select CPU_CACHE_VIPT
fefdaa06 399 select CPU_CP15_MMU
7b4c965a 400 select CPU_HAS_ASID if MMU
f9c21a6e
HC
401 select CPU_COPY_V6 if MMU
402 select CPU_TLB_V6 if MMU
1da177e4 403
4a5f79e7 404# ARMv6k
e399b1a4 405config CPU_V6K
c786282e 406 bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
e399b1a4 407 select CPU_32v6
60799c6d 408 select CPU_32v6K
e399b1a4
RK
409 select CPU_ABRT_EV6
410 select CPU_PABRT_V6
411 select CPU_CACHE_V6
412 select CPU_CACHE_VIPT
413 select CPU_CP15_MMU
414 select CPU_HAS_ASID if MMU
415 select CPU_COPY_V6 if MMU
416 select CPU_TLB_V6 if MMU
4a5f79e7 417
23688e99
CM
418# ARMv7
419config CPU_V7
1b504bbe 420 bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
15490ef8 421 select CPU_32v6K
23688e99
CM
422 select CPU_32v7
423 select CPU_ABRT_EV7
4fb28474 424 select CPU_PABRT_V7
23688e99
CM
425 select CPU_CACHE_V7
426 select CPU_CACHE_VIPT
427 select CPU_CP15_MMU
2eb8c82b 428 select CPU_HAS_ASID if MMU
23688e99 429 select CPU_COPY_V6 if MMU
2ccdd1e7 430 select CPU_TLB_V7 if MMU
23688e99 431
1da177e4
LT
432# Figure out what processor architecture version we should be using.
433# This defines the compiler instruction set which depends on the machine type.
434config CPU_32v3
435 bool
60b6cf68 436 select TLS_REG_EMUL if SMP || !MMU
48fa14f7 437 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
8762df4d 438 select CPU_USE_DOMAINS if MMU
1da177e4
LT
439
440config CPU_32v4
441 bool
60b6cf68 442 select TLS_REG_EMUL if SMP || !MMU
48fa14f7 443 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
8762df4d 444 select CPU_USE_DOMAINS if MMU
1da177e4 445
260e98ed
LB
446config CPU_32v4T
447 bool
448 select TLS_REG_EMUL if SMP || !MMU
449 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
8762df4d 450 select CPU_USE_DOMAINS if MMU
260e98ed 451
1da177e4
LT
452config CPU_32v5
453 bool
60b6cf68 454 select TLS_REG_EMUL if SMP || !MMU
48fa14f7 455 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
8762df4d 456 select CPU_USE_DOMAINS if MMU
1da177e4
LT
457
458config CPU_32v6
459 bool
367afaf8 460 select TLS_REG_EMUL if !CPU_32v6K && !MMU
8762df4d 461 select CPU_USE_DOMAINS if CPU_V6 && MMU
1da177e4 462
e399b1a4 463config CPU_32v6K
60799c6d 464 bool
1da177e4 465
23688e99
CM
466config CPU_32v7
467 bool
468
1da177e4 469# The abort model
0f45d7f3
HC
470config CPU_ABRT_NOMMU
471 bool
472
1da177e4
LT
473config CPU_ABRT_EV4
474 bool
475
476config CPU_ABRT_EV4T
477 bool
478
479config CPU_ABRT_LV4T
480 bool
481
482config CPU_ABRT_EV5T
483 bool
484
485config CPU_ABRT_EV5TJ
486 bool
487
488config CPU_ABRT_EV6
489 bool
490
23688e99
CM
491config CPU_ABRT_EV7
492 bool
493
4fb28474 494config CPU_PABRT_LEGACY
48d7927b
PB
495 bool
496
4fb28474
KS
497config CPU_PABRT_V6
498 bool
499
500config CPU_PABRT_V7
48d7927b
PB
501 bool
502
1da177e4
LT
503# The cache model
504config CPU_CACHE_V3
505 bool
506
507config CPU_CACHE_V4
508 bool
509
510config CPU_CACHE_V4WT
511 bool
512
513config CPU_CACHE_V4WB
514 bool
515
516config CPU_CACHE_V6
517 bool
518
23688e99
CM
519config CPU_CACHE_V7
520 bool
521
1da177e4
LT
522config CPU_CACHE_VIVT
523 bool
524
525config CPU_CACHE_VIPT
526 bool
527
28853ac8
PZ
528config CPU_CACHE_FA
529 bool
530
f9c21a6e 531if MMU
1da177e4
LT
532# The copy-page model
533config CPU_COPY_V3
534 bool
535
536config CPU_COPY_V4WT
537 bool
538
539config CPU_COPY_V4WB
540 bool
541
0ed15071
LB
542config CPU_COPY_FEROCEON
543 bool
544
28853ac8
PZ
545config CPU_COPY_FA
546 bool
547
1da177e4
LT
548config CPU_COPY_V6
549 bool
550
551# This selects the TLB model
552config CPU_TLB_V3
553 bool
554 help
555 ARM Architecture Version 3 TLB.
556
557config CPU_TLB_V4WT
558 bool
559 help
560 ARM Architecture Version 4 TLB with writethrough cache.
561
562config CPU_TLB_V4WB
563 bool
564 help
565 ARM Architecture Version 4 TLB with writeback cache.
566
567config CPU_TLB_V4WBI
568 bool
569 help
570 ARM Architecture Version 4 TLB with writeback cache and invalidate
571 instruction cache entry.
572
99c6dc11
LB
573config CPU_TLB_FEROCEON
574 bool
575 help
576 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
577
28853ac8
PZ
578config CPU_TLB_FA
579 bool
580 help
581 Faraday ARM FA526 architecture, unified TLB with writeback cache
582 and invalidate instruction cache entry. Branch target buffer is
583 also supported.
584
1da177e4
LT
585config CPU_TLB_V6
586 bool
587
2ccdd1e7
CM
588config CPU_TLB_V7
589 bool
590
e220ba60
DE
591config VERIFY_PERMISSION_FAULT
592 bool
f9c21a6e
HC
593endif
594
516793c6
RK
595config CPU_HAS_ASID
596 bool
597 help
598 This indicates whether the CPU has the ASID register; used to
599 tag TLB and possibly cache entries.
600
fefdaa06
HC
601config CPU_CP15
602 bool
603 help
604 Processor has the CP15 register.
605
606config CPU_CP15_MMU
607 bool
608 select CPU_CP15
609 help
610 Processor has the CP15 register, which has MMU related registers.
611
612config CPU_CP15_MPU
613 bool
614 select CPU_CP15
615 help
616 Processor has the CP15 register, which has MPU related registers.
617
247055aa
CM
618config CPU_USE_DOMAINS
619 bool
247055aa
CM
620 help
621 This option enables or disables the use of domain switching
622 via the set_fs() function.
623
23bdf86a
LB
624#
625# CPU supports 36-bit I/O
626#
627config IO_36
628 bool
629
1da177e4
LT
630comment "Processor Features"
631
632config ARM_THUMB
633 bool "Support Thumb user binaries"
e399b1a4 634 depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || CPU_V7 || CPU_FEROCEON
1da177e4
LT
635 default y
636 help
637 Say Y if you want to include kernel support for running user space
638 Thumb binaries.
639
640 The Thumb instruction set is a compressed form of the standard ARM
641 instruction set resulting in smaller binaries at the expense of
642 slightly less efficient code.
643
644 If you don't know what this all is, saying Y is a safe choice.
645
d7f864be
CM
646config ARM_THUMBEE
647 bool "Enable ThumbEE CPU extension"
648 depends on CPU_V7
649 help
650 Say Y here if you have a CPU with the ThumbEE extension and code to
651 make use of it. Say N for code that can run on CPUs without ThumbEE.
652
64d2dc38
LL
653config SWP_EMULATE
654 bool "Emulate SWP/SWPB instructions"
bd1274dc 655 depends on !CPU_USE_DOMAINS && CPU_V7
64d2dc38
LL
656 select HAVE_PROC_CPU if PROC_FS
657 default y if SMP
658 help
659 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
660 ARMv7 multiprocessing extensions introduce the ability to disable
661 these instructions, triggering an undefined instruction exception
662 when executed. Say Y here to enable software emulation of these
663 instructions for userspace (not kernel) using LDREX/STREX.
664 Also creates /proc/cpu/swp_emulation for statistics.
665
666 In some older versions of glibc [<=2.8] SWP is used during futex
667 trylock() operations with the assumption that the code will not
668 be preempted. This invalid assumption may be more likely to fail
669 with SWP emulation enabled, leading to deadlock of the user
670 application.
671
672 NOTE: when accessing uncached shared regions, LDREX/STREX rely
673 on an external transaction monitoring block called a global
674 monitor to maintain update atomicity. If your system does not
675 implement a global monitor, this option can cause programs that
676 perform SWP operations to uncached memory to deadlock.
677
678 If unsure, say Y.
679
1da177e4
LT
680config CPU_BIG_ENDIAN
681 bool "Build big-endian kernel"
682 depends on ARCH_SUPPORTS_BIG_ENDIAN
683 help
684 Say Y if you plan on running a kernel in big-endian mode.
685 Note that your board must be properly built and your board
686 port must properly enable any big-endian related features
687 of your chipset/board/processor.
688
26584853
CM
689config CPU_ENDIAN_BE8
690 bool
691 depends on CPU_BIG_ENDIAN
e399b1a4 692 default CPU_V6 || CPU_V6K || CPU_V7
26584853
CM
693 help
694 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
695
696config CPU_ENDIAN_BE32
697 bool
698 depends on CPU_BIG_ENDIAN
699 default !CPU_ENDIAN_BE8
700 help
701 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
702
6afd6fae 703config CPU_HIGH_VECTOR
6340aa61 704 depends on !MMU && CPU_CP15 && !CPU_ARM740T
6afd6fae 705 bool "Select the High exception vector"
6afd6fae
HC
706 help
707 Say Y here to select high exception vector(0xFFFF0000~).
708 The exception vector can be vary depending on the platform
709 design in nommu mode. If your platform needs to select
710 high exception vector, say Y.
711 Otherwise or if you are unsure, say N, and the low exception
712 vector (0x00000000~) will be used.
713
1da177e4 714config CPU_ICACHE_DISABLE
f12d0d7c
HC
715 bool "Disable I-Cache (I-bit)"
716 depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
1da177e4
LT
717 help
718 Say Y here to disable the processor instruction cache. Unless
719 you have a reason not to or are unsure, say N.
720
721config CPU_DCACHE_DISABLE
f12d0d7c
HC
722 bool "Disable D-Cache (C-bit)"
723 depends on CPU_CP15
1da177e4
LT
724 help
725 Say Y here to disable the processor data cache. Unless
726 you have a reason not to or are unsure, say N.
727
f37f46eb
HC
728config CPU_DCACHE_SIZE
729 hex
730 depends on CPU_ARM740T || CPU_ARM946E
731 default 0x00001000 if CPU_ARM740T
732 default 0x00002000 # default size for ARM946E-S
733 help
734 Some cores are synthesizable to have various sized cache. For
735 ARM946E-S case, it can vary from 0KB to 1MB.
736 To support such cache operations, it is efficient to know the size
737 before compile time.
738 If your SoC is configured to have a different size, define the value
739 here with proper conditions.
740
1da177e4
LT
741config CPU_DCACHE_WRITETHROUGH
742 bool "Force write through D-cache"
28853ac8 743 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
1da177e4
LT
744 default y if CPU_ARM925T
745 help
746 Say Y here to use the data cache in writethrough mode. Unless you
747 specifically require this or are unsure, say N.
748
749config CPU_CACHE_ROUND_ROBIN
750 bool "Round robin I and D cache replacement algorithm"
f37f46eb 751 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
1da177e4
LT
752 help
753 Say Y here to use the predictable round-robin cache replacement
754 policy. Unless you specifically require this or are unsure, say N.
755
756config CPU_BPREDICT_DISABLE
757 bool "Disable branch prediction"
e399b1a4 758 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
1da177e4
LT
759 help
760 Say Y here to disable branch prediction. If unsure, say N.
2d2669b6 761
4b0e07a5
NP
762config TLS_REG_EMUL
763 bool
4b0e07a5 764 help
70489c88
NP
765 An SMP system using a pre-ARMv6 processor (there are apparently
766 a few prototypes like that in existence) and therefore access to
767 that required register must be emulated.
4b0e07a5 768
dcef1f63
NP
769config NEEDS_SYSCALL_FOR_CMPXCHG
770 bool
dcef1f63
NP
771 help
772 SMP on a pre-ARMv6 processor? Well OK then.
773 Forget about fast user space cmpxchg support.
774 It is just not possible.
775
ad642d9f
CM
776config DMA_CACHE_RWFO
777 bool "Enable read/write for ownership DMA cache maintenance"
3bc28c8e 778 depends on CPU_V6K && SMP
ad642d9f
CM
779 default y
780 help
781 The Snoop Control Unit on ARM11MPCore does not detect the
782 cache maintenance operations and the dma_{map,unmap}_area()
783 functions may leave stale cache entries on other CPUs. By
784 enabling this option, Read or Write For Ownership in the ARMv6
785 DMA cache maintenance functions is performed. These LDR/STR
786 instructions change the cache line state to shared or modified
787 so that the cache operation has the desired effect.
788
789 Note that the workaround is only valid on processors that do
790 not perform speculative loads into the D-cache. For such
791 processors, if cache maintenance operations are not broadcast
792 in hardware, other workarounds are needed (e.g. cache
793 maintenance broadcasting in software via FIQ).
794
953233dc
CM
795config OUTER_CACHE
796 bool
382266ad 797
319f551a
CM
798config OUTER_CACHE_SYNC
799 bool
800 help
801 The outer cache has a outer_cache_fns.sync function pointer
802 that can be used to drain the write buffer of the outer cache.
803
99c6dc11
LB
804config CACHE_FEROCEON_L2
805 bool "Enable the Feroceon L2 cache controller"
794d15b2 806 depends on ARCH_KIRKWOOD || ARCH_MV78XX0
99c6dc11
LB
807 default y
808 select OUTER_CACHE
809 help
810 This option enables the Feroceon L2 cache controller.
811
4360bb41
RS
812config CACHE_FEROCEON_L2_WRITETHROUGH
813 bool "Force Feroceon L2 cache write through"
814 depends on CACHE_FEROCEON_L2
4360bb41
RS
815 help
816 Say Y here to use the Feroceon L2 cache in writethrough mode.
817 Unless you specifically require this, say N for writeback mode.
818
382266ad 819config CACHE_L2X0
ba927951 820 bool "Enable the L2x0 outer cache controller"
cb88214d 821 depends on REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || MACH_REALVIEW_PB1176 || \
c23eb89e 822 REALVIEW_EB_A9MP || SOC_IMX35 || SOC_IMX31 || MACH_REALVIEW_PBX || \
10606aad 823 ARCH_NOMADIK || ARCH_OMAP4 || ARCH_EXYNOS4 || ARCH_TEGRA || \
3a6cb8ce 824 ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || ARCH_SHMOBILE || \
220e6cf7 825 ARCH_PRIMA2 || ARCH_ZYNQ || ARCH_CNS3XXX || ARCH_HIGHBANK
ba927951 826 default y
382266ad 827 select OUTER_CACHE
23107c54 828 select OUTER_CACHE_SYNC
ba927951
CM
829 help
830 This option enables the L2x0 PrimeCell.
905a09d5 831
9a6655e4
CM
832config CACHE_PL310
833 bool
834 depends on CACHE_L2X0
e399b1a4 835 default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
9a6655e4
CM
836 help
837 This option enables optimisations for the PL310 cache
838 controller.
839
573a652f
LB
840config CACHE_TAUROS2
841 bool "Enable the Tauros2 L2 cache controller"
3f408fa0 842 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
573a652f
LB
843 default y
844 select OUTER_CACHE
845 help
846 This option enables the Tauros2 L2 cache controller (as
847 found on PJ1/PJ4).
848
905a09d5
EM
849config CACHE_XSC3L2
850 bool "Enable the L2 cache on XScale3"
851 depends on CPU_XSC3
852 default y
853 select OUTER_CACHE
854 help
855 This option enables the L2 cache on XScale3.
910a17e5 856
5637a126
RK
857config ARM_L1_CACHE_SHIFT_6
858 bool
859 help
860 Setting ARM L1 cache line size to 64 Bytes.
861
910a17e5
KS
862config ARM_L1_CACHE_SHIFT
863 int
d6d502fa 864 default 6 if ARM_L1_CACHE_SHIFT_6
910a17e5 865 default 5
47ab0dee
RK
866
867config ARM_DMA_MEM_BUFFERABLE
e399b1a4 868 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
42c4dafe
CM
869 depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
870 MACH_REALVIEW_PB11MP)
e399b1a4 871 default y if CPU_V6 || CPU_V6K || CPU_V7
47ab0dee
RK
872 help
873 Historically, the kernel has used strongly ordered mappings to
874 provide DMA coherent memory. With the advent of ARMv7, mapping
875 memory with differing types results in unpredictable behaviour,
876 so on these CPUs, this option is forced on.
877
878 Multiple mappings with differing attributes is also unpredictable
879 on ARMv6 CPUs, but since they do not have aggressive speculative
880 prefetch, no harm appears to occur.
881
882 However, drivers may be missing the necessary barriers for ARMv6,
883 and therefore turning this on may result in unpredictable driver
884 behaviour. Therefore, we offer this as an option.
885
886 You are recommended say 'Y' here and debug any affected drivers.
ac1d426e 887
e7c5650f
CM
888config ARCH_HAS_BARRIERS
889 bool
890 help
891 This option allows the use of custom mandatory barriers
892 included via the mach/barriers.h file.