Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | comment "Processor Type" |
2 | ||
3 | config CPU_32 | |
4 | bool | |
5 | default y | |
6 | ||
7 | # Select CPU types depending on the architecture selected. This selects | |
8 | # which CPUs we support in the kernel image, and the compiler instruction | |
9 | # optimiser behaviour. | |
10 | ||
11 | # ARM610 | |
12 | config CPU_ARM610 | |
c750815e | 13 | bool "Support ARM610 processor" if ARCH_RPC |
1da177e4 LT |
14 | select CPU_32v3 |
15 | select CPU_CACHE_V3 | |
16 | select CPU_CACHE_VIVT | |
fefdaa06 | 17 | select CPU_CP15_MMU |
f9c21a6e HC |
18 | select CPU_COPY_V3 if MMU |
19 | select CPU_TLB_V3 if MMU | |
4fb28474 | 20 | select CPU_PABRT_LEGACY |
1da177e4 LT |
21 | help |
22 | The ARM610 is the successor to the ARM3 processor | |
23 | and was produced by VLSI Technology Inc. | |
24 | ||
25 | Say Y if you want support for the ARM610 processor. | |
26 | Otherwise, say N. | |
27 | ||
07e0da78 HC |
28 | # ARM7TDMI |
29 | config CPU_ARM7TDMI | |
30 | bool "Support ARM7TDMI processor" | |
6b237a35 | 31 | depends on !MMU |
07e0da78 HC |
32 | select CPU_32v4T |
33 | select CPU_ABRT_LV4T | |
4fb28474 | 34 | select CPU_PABRT_LEGACY |
07e0da78 HC |
35 | select CPU_CACHE_V4 |
36 | help | |
37 | A 32-bit RISC microprocessor based on the ARM7 processor core | |
38 | which has no memory control unit and cache. | |
39 | ||
40 | Say Y if you want support for the ARM7TDMI processor. | |
41 | Otherwise, say N. | |
42 | ||
1da177e4 LT |
43 | # ARM710 |
44 | config CPU_ARM710 | |
c750815e | 45 | bool "Support ARM710 processor" if ARCH_RPC |
1da177e4 LT |
46 | select CPU_32v3 |
47 | select CPU_CACHE_V3 | |
48 | select CPU_CACHE_VIVT | |
fefdaa06 | 49 | select CPU_CP15_MMU |
f9c21a6e HC |
50 | select CPU_COPY_V3 if MMU |
51 | select CPU_TLB_V3 if MMU | |
4fb28474 | 52 | select CPU_PABRT_LEGACY |
1da177e4 LT |
53 | help |
54 | A 32-bit RISC microprocessor based on the ARM7 processor core | |
55 | designed by Advanced RISC Machines Ltd. The ARM710 is the | |
56 | successor to the ARM610 processor. It was released in | |
57 | July 1994 by VLSI Technology Inc. | |
58 | ||
59 | Say Y if you want support for the ARM710 processor. | |
60 | Otherwise, say N. | |
61 | ||
62 | # ARM720T | |
63 | config CPU_ARM720T | |
c750815e | 64 | bool "Support ARM720T processor" if ARCH_INTEGRATOR |
260e98ed | 65 | select CPU_32v4T |
1da177e4 | 66 | select CPU_ABRT_LV4T |
4fb28474 | 67 | select CPU_PABRT_LEGACY |
1da177e4 LT |
68 | select CPU_CACHE_V4 |
69 | select CPU_CACHE_VIVT | |
fefdaa06 | 70 | select CPU_CP15_MMU |
f9c21a6e HC |
71 | select CPU_COPY_V4WT if MMU |
72 | select CPU_TLB_V4WT if MMU | |
1da177e4 LT |
73 | help |
74 | A 32-bit RISC processor with 8kByte Cache, Write Buffer and | |
75 | MMU built around an ARM7TDMI core. | |
76 | ||
77 | Say Y if you want support for the ARM720T processor. | |
78 | Otherwise, say N. | |
79 | ||
b731c311 HC |
80 | # ARM740T |
81 | config CPU_ARM740T | |
82 | bool "Support ARM740T processor" if ARCH_INTEGRATOR | |
6b237a35 | 83 | depends on !MMU |
b731c311 HC |
84 | select CPU_32v4T |
85 | select CPU_ABRT_LV4T | |
4fb28474 | 86 | select CPU_PABRT_LEGACY |
b731c311 HC |
87 | select CPU_CACHE_V3 # although the core is v4t |
88 | select CPU_CP15_MPU | |
89 | help | |
90 | A 32-bit RISC processor with 8KB cache or 4KB variants, | |
91 | write buffer and MPU(Protection Unit) built around | |
92 | an ARM7TDMI core. | |
93 | ||
94 | Say Y if you want support for the ARM740T processor. | |
95 | Otherwise, say N. | |
96 | ||
43f5f014 HC |
97 | # ARM9TDMI |
98 | config CPU_ARM9TDMI | |
99 | bool "Support ARM9TDMI processor" | |
6b237a35 | 100 | depends on !MMU |
43f5f014 | 101 | select CPU_32v4T |
0f45d7f3 | 102 | select CPU_ABRT_NOMMU |
4fb28474 | 103 | select CPU_PABRT_LEGACY |
43f5f014 HC |
104 | select CPU_CACHE_V4 |
105 | help | |
106 | A 32-bit RISC microprocessor based on the ARM9 processor core | |
107 | which has no memory control unit and cache. | |
108 | ||
109 | Say Y if you want support for the ARM9TDMI processor. | |
110 | Otherwise, say N. | |
111 | ||
1da177e4 LT |
112 | # ARM920T |
113 | config CPU_ARM920T | |
c750815e | 114 | bool "Support ARM920T processor" if ARCH_INTEGRATOR |
260e98ed | 115 | select CPU_32v4T |
1da177e4 | 116 | select CPU_ABRT_EV4T |
4fb28474 | 117 | select CPU_PABRT_LEGACY |
1da177e4 LT |
118 | select CPU_CACHE_V4WT |
119 | select CPU_CACHE_VIVT | |
fefdaa06 | 120 | select CPU_CP15_MMU |
f9c21a6e HC |
121 | select CPU_COPY_V4WB if MMU |
122 | select CPU_TLB_V4WBI if MMU | |
1da177e4 LT |
123 | help |
124 | The ARM920T is licensed to be produced by numerous vendors, | |
c768e676 | 125 | and is used in the Cirrus EP93xx and the Samsung S3C2410. |
1da177e4 LT |
126 | |
127 | Say Y if you want support for the ARM920T processor. | |
128 | Otherwise, say N. | |
129 | ||
130 | # ARM922T | |
131 | config CPU_ARM922T | |
132 | bool "Support ARM922T processor" if ARCH_INTEGRATOR | |
260e98ed | 133 | select CPU_32v4T |
1da177e4 | 134 | select CPU_ABRT_EV4T |
4fb28474 | 135 | select CPU_PABRT_LEGACY |
1da177e4 LT |
136 | select CPU_CACHE_V4WT |
137 | select CPU_CACHE_VIVT | |
fefdaa06 | 138 | select CPU_CP15_MMU |
f9c21a6e HC |
139 | select CPU_COPY_V4WB if MMU |
140 | select CPU_TLB_V4WBI if MMU | |
1da177e4 LT |
141 | help |
142 | The ARM922T is a version of the ARM920T, but with smaller | |
143 | instruction and data caches. It is used in Altera's | |
c53c9cf6 | 144 | Excalibur XA device family and Micrel's KS8695 Centaur. |
1da177e4 LT |
145 | |
146 | Say Y if you want support for the ARM922T processor. | |
147 | Otherwise, say N. | |
148 | ||
149 | # ARM925T | |
150 | config CPU_ARM925T | |
b288f75f | 151 | bool "Support ARM925T processor" if ARCH_OMAP1 |
260e98ed | 152 | select CPU_32v4T |
1da177e4 | 153 | select CPU_ABRT_EV4T |
4fb28474 | 154 | select CPU_PABRT_LEGACY |
1da177e4 LT |
155 | select CPU_CACHE_V4WT |
156 | select CPU_CACHE_VIVT | |
fefdaa06 | 157 | select CPU_CP15_MMU |
f9c21a6e HC |
158 | select CPU_COPY_V4WB if MMU |
159 | select CPU_TLB_V4WBI if MMU | |
1da177e4 LT |
160 | help |
161 | The ARM925T is a mix between the ARM920T and ARM926T, but with | |
162 | different instruction and data caches. It is used in TI's OMAP | |
163 | device family. | |
164 | ||
165 | Say Y if you want support for the ARM925T processor. | |
166 | Otherwise, say N. | |
167 | ||
168 | # ARM926T | |
169 | config CPU_ARM926T | |
c750815e | 170 | bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB |
1da177e4 LT |
171 | select CPU_32v5 |
172 | select CPU_ABRT_EV5TJ | |
4fb28474 | 173 | select CPU_PABRT_LEGACY |
1da177e4 | 174 | select CPU_CACHE_VIVT |
fefdaa06 | 175 | select CPU_CP15_MMU |
f9c21a6e HC |
176 | select CPU_COPY_V4WB if MMU |
177 | select CPU_TLB_V4WBI if MMU | |
1da177e4 LT |
178 | help |
179 | This is a variant of the ARM920. It has slightly different | |
180 | instruction sequences for cache and TLB operations. Curiously, | |
181 | there is no documentation on it at the ARM corporate website. | |
182 | ||
183 | Say Y if you want support for the ARM926T processor. | |
184 | Otherwise, say N. | |
185 | ||
28853ac8 PZ |
186 | # FA526 |
187 | config CPU_FA526 | |
188 | bool | |
189 | select CPU_32v4 | |
190 | select CPU_ABRT_EV4 | |
4fb28474 | 191 | select CPU_PABRT_LEGACY |
28853ac8 PZ |
192 | select CPU_CACHE_VIVT |
193 | select CPU_CP15_MMU | |
194 | select CPU_CACHE_FA | |
195 | select CPU_COPY_FA if MMU | |
196 | select CPU_TLB_FA if MMU | |
197 | help | |
198 | The FA526 is a version of the ARMv4 compatible processor with | |
199 | Branch Target Buffer, Unified TLB and cache line size 16. | |
200 | ||
201 | Say Y if you want support for the FA526 processor. | |
202 | Otherwise, say N. | |
203 | ||
d60674eb HC |
204 | # ARM940T |
205 | config CPU_ARM940T | |
206 | bool "Support ARM940T processor" if ARCH_INTEGRATOR | |
6b237a35 | 207 | depends on !MMU |
d60674eb | 208 | select CPU_32v4T |
0f45d7f3 | 209 | select CPU_ABRT_NOMMU |
4fb28474 | 210 | select CPU_PABRT_LEGACY |
d60674eb HC |
211 | select CPU_CACHE_VIVT |
212 | select CPU_CP15_MPU | |
213 | help | |
214 | ARM940T is a member of the ARM9TDMI family of general- | |
3cb2fccc | 215 | purpose microprocessors with MPU and separate 4KB |
d60674eb HC |
216 | instruction and 4KB data cases, each with a 4-word line |
217 | length. | |
218 | ||
219 | Say Y if you want support for the ARM940T processor. | |
220 | Otherwise, say N. | |
221 | ||
f37f46eb HC |
222 | # ARM946E-S |
223 | config CPU_ARM946E | |
224 | bool "Support ARM946E-S processor" if ARCH_INTEGRATOR | |
6b237a35 | 225 | depends on !MMU |
f37f46eb | 226 | select CPU_32v5 |
0f45d7f3 | 227 | select CPU_ABRT_NOMMU |
4fb28474 | 228 | select CPU_PABRT_LEGACY |
f37f46eb HC |
229 | select CPU_CACHE_VIVT |
230 | select CPU_CP15_MPU | |
231 | help | |
232 | ARM946E-S is a member of the ARM9E-S family of high- | |
233 | performance, 32-bit system-on-chip processor solutions. | |
234 | The TCM and ARMv5TE 32-bit instruction set is supported. | |
235 | ||
236 | Say Y if you want support for the ARM946E-S processor. | |
237 | Otherwise, say N. | |
238 | ||
1da177e4 LT |
239 | # ARM1020 - needs validating |
240 | config CPU_ARM1020 | |
c750815e | 241 | bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR |
1da177e4 LT |
242 | select CPU_32v5 |
243 | select CPU_ABRT_EV4T | |
4fb28474 | 244 | select CPU_PABRT_LEGACY |
1da177e4 LT |
245 | select CPU_CACHE_V4WT |
246 | select CPU_CACHE_VIVT | |
fefdaa06 | 247 | select CPU_CP15_MMU |
f9c21a6e HC |
248 | select CPU_COPY_V4WB if MMU |
249 | select CPU_TLB_V4WBI if MMU | |
1da177e4 LT |
250 | help |
251 | The ARM1020 is the 32K cached version of the ARM10 processor, | |
252 | with an addition of a floating-point unit. | |
253 | ||
254 | Say Y if you want support for the ARM1020 processor. | |
255 | Otherwise, say N. | |
256 | ||
257 | # ARM1020E - needs validating | |
258 | config CPU_ARM1020E | |
c750815e | 259 | bool "Support ARM1020E processor" if ARCH_INTEGRATOR |
1da177e4 LT |
260 | select CPU_32v5 |
261 | select CPU_ABRT_EV4T | |
4fb28474 | 262 | select CPU_PABRT_LEGACY |
1da177e4 LT |
263 | select CPU_CACHE_V4WT |
264 | select CPU_CACHE_VIVT | |
fefdaa06 | 265 | select CPU_CP15_MMU |
f9c21a6e HC |
266 | select CPU_COPY_V4WB if MMU |
267 | select CPU_TLB_V4WBI if MMU | |
1da177e4 LT |
268 | depends on n |
269 | ||
270 | # ARM1022E | |
271 | config CPU_ARM1022 | |
c750815e | 272 | bool "Support ARM1022E processor" if ARCH_INTEGRATOR |
1da177e4 LT |
273 | select CPU_32v5 |
274 | select CPU_ABRT_EV4T | |
4fb28474 | 275 | select CPU_PABRT_LEGACY |
1da177e4 | 276 | select CPU_CACHE_VIVT |
fefdaa06 | 277 | select CPU_CP15_MMU |
f9c21a6e HC |
278 | select CPU_COPY_V4WB if MMU # can probably do better |
279 | select CPU_TLB_V4WBI if MMU | |
1da177e4 LT |
280 | help |
281 | The ARM1022E is an implementation of the ARMv5TE architecture | |
282 | based upon the ARM10 integer core with a 16KiB L1 Harvard cache, | |
283 | embedded trace macrocell, and a floating-point unit. | |
284 | ||
285 | Say Y if you want support for the ARM1022E processor. | |
286 | Otherwise, say N. | |
287 | ||
288 | # ARM1026EJ-S | |
289 | config CPU_ARM1026 | |
c750815e | 290 | bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR |
1da177e4 LT |
291 | select CPU_32v5 |
292 | select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10 | |
4fb28474 | 293 | select CPU_PABRT_LEGACY |
1da177e4 | 294 | select CPU_CACHE_VIVT |
fefdaa06 | 295 | select CPU_CP15_MMU |
f9c21a6e HC |
296 | select CPU_COPY_V4WB if MMU # can probably do better |
297 | select CPU_TLB_V4WBI if MMU | |
1da177e4 LT |
298 | help |
299 | The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture | |
300 | based upon the ARM10 integer core. | |
301 | ||
302 | Say Y if you want support for the ARM1026EJ-S processor. | |
303 | Otherwise, say N. | |
304 | ||
305 | # SA110 | |
306 | config CPU_SA110 | |
c750815e | 307 | bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC |
1da177e4 LT |
308 | select CPU_32v3 if ARCH_RPC |
309 | select CPU_32v4 if !ARCH_RPC | |
310 | select CPU_ABRT_EV4 | |
4fb28474 | 311 | select CPU_PABRT_LEGACY |
1da177e4 LT |
312 | select CPU_CACHE_V4WB |
313 | select CPU_CACHE_VIVT | |
fefdaa06 | 314 | select CPU_CP15_MMU |
f9c21a6e HC |
315 | select CPU_COPY_V4WB if MMU |
316 | select CPU_TLB_V4WB if MMU | |
1da177e4 LT |
317 | help |
318 | The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and | |
319 | is available at five speeds ranging from 100 MHz to 233 MHz. | |
320 | More information is available at | |
321 | <http://developer.intel.com/design/strong/sa110.htm>. | |
322 | ||
323 | Say Y if you want support for the SA-110 processor. | |
324 | Otherwise, say N. | |
325 | ||
326 | # SA1100 | |
327 | config CPU_SA1100 | |
328 | bool | |
1da177e4 LT |
329 | select CPU_32v4 |
330 | select CPU_ABRT_EV4 | |
4fb28474 | 331 | select CPU_PABRT_LEGACY |
1da177e4 LT |
332 | select CPU_CACHE_V4WB |
333 | select CPU_CACHE_VIVT | |
fefdaa06 | 334 | select CPU_CP15_MMU |
f9c21a6e | 335 | select CPU_TLB_V4WB if MMU |
1da177e4 LT |
336 | |
337 | # XScale | |
338 | config CPU_XSCALE | |
339 | bool | |
1da177e4 LT |
340 | select CPU_32v5 |
341 | select CPU_ABRT_EV5T | |
4fb28474 | 342 | select CPU_PABRT_LEGACY |
1da177e4 | 343 | select CPU_CACHE_VIVT |
fefdaa06 | 344 | select CPU_CP15_MMU |
f9c21a6e | 345 | select CPU_TLB_V4WBI if MMU |
1da177e4 | 346 | |
23bdf86a LB |
347 | # XScale Core Version 3 |
348 | config CPU_XSC3 | |
349 | bool | |
23bdf86a LB |
350 | select CPU_32v5 |
351 | select CPU_ABRT_EV5T | |
4fb28474 | 352 | select CPU_PABRT_LEGACY |
23bdf86a | 353 | select CPU_CACHE_VIVT |
fefdaa06 | 354 | select CPU_CP15_MMU |
f9c21a6e | 355 | select CPU_TLB_V4WBI if MMU |
23bdf86a LB |
356 | select IO_36 |
357 | ||
49cbe786 EM |
358 | # Marvell PJ1 (Mohawk) |
359 | config CPU_MOHAWK | |
360 | bool | |
361 | select CPU_32v5 | |
362 | select CPU_ABRT_EV5T | |
4fb28474 | 363 | select CPU_PABRT_LEGACY |
49cbe786 EM |
364 | select CPU_CACHE_VIVT |
365 | select CPU_CP15_MMU | |
366 | select CPU_TLB_V4WBI if MMU | |
367 | select CPU_COPY_V4WB if MMU | |
368 | ||
e50d6409 AH |
369 | # Feroceon |
370 | config CPU_FEROCEON | |
371 | bool | |
e50d6409 AH |
372 | select CPU_32v5 |
373 | select CPU_ABRT_EV5T | |
4fb28474 | 374 | select CPU_PABRT_LEGACY |
e50d6409 AH |
375 | select CPU_CACHE_VIVT |
376 | select CPU_CP15_MMU | |
0ed15071 | 377 | select CPU_COPY_FEROCEON if MMU |
99c6dc11 | 378 | select CPU_TLB_FEROCEON if MMU |
e50d6409 | 379 | |
d910a0aa TP |
380 | config CPU_FEROCEON_OLD_ID |
381 | bool "Accept early Feroceon cores with an ARM926 ID" | |
382 | depends on CPU_FEROCEON && !CPU_ARM926T | |
383 | default y | |
384 | help | |
385 | This enables the usage of some old Feroceon cores | |
386 | for which the CPU ID is equal to the ARM926 ID. | |
387 | Relevant for Feroceon-1850 and early Feroceon-2850. | |
388 | ||
1da177e4 LT |
389 | # ARMv6 |
390 | config CPU_V6 | |
edabd38e | 391 | bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX || ARCH_DOVE |
1da177e4 LT |
392 | select CPU_32v6 |
393 | select CPU_ABRT_EV6 | |
4fb28474 | 394 | select CPU_PABRT_V6 |
1da177e4 LT |
395 | select CPU_CACHE_V6 |
396 | select CPU_CACHE_VIPT | |
fefdaa06 | 397 | select CPU_CP15_MMU |
7b4c965a | 398 | select CPU_HAS_ASID if MMU |
f9c21a6e HC |
399 | select CPU_COPY_V6 if MMU |
400 | select CPU_TLB_V6 if MMU | |
1da177e4 | 401 | |
4a5f79e7 RK |
402 | # ARMv6k |
403 | config CPU_32v6K | |
404 | bool "Support ARM V6K processor extensions" if !SMP | |
405 | depends on CPU_V6 | |
52c543f9 | 406 | default y if SMP && !ARCH_MX3 |
4a5f79e7 RK |
407 | help |
408 | Say Y here if your ARMv6 processor supports the 'K' extension. | |
409 | This enables the kernel to use some instructions not present | |
410 | on previous processors, and as such a kernel build with this | |
411 | enabled will not boot on processors with do not support these | |
412 | instructions. | |
413 | ||
23688e99 CM |
414 | # ARMv7 |
415 | config CPU_V7 | |
1b504bbe | 416 | bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX |
23688e99 CM |
417 | select CPU_32v6K |
418 | select CPU_32v7 | |
419 | select CPU_ABRT_EV7 | |
4fb28474 | 420 | select CPU_PABRT_V7 |
23688e99 CM |
421 | select CPU_CACHE_V7 |
422 | select CPU_CACHE_VIPT | |
423 | select CPU_CP15_MMU | |
2eb8c82b | 424 | select CPU_HAS_ASID if MMU |
23688e99 | 425 | select CPU_COPY_V6 if MMU |
2ccdd1e7 | 426 | select CPU_TLB_V7 if MMU |
23688e99 | 427 | |
1da177e4 LT |
428 | # Figure out what processor architecture version we should be using. |
429 | # This defines the compiler instruction set which depends on the machine type. | |
430 | config CPU_32v3 | |
431 | bool | |
60b6cf68 | 432 | select TLS_REG_EMUL if SMP || !MMU |
48fa14f7 | 433 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
1da177e4 LT |
434 | |
435 | config CPU_32v4 | |
436 | bool | |
60b6cf68 | 437 | select TLS_REG_EMUL if SMP || !MMU |
48fa14f7 | 438 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
1da177e4 | 439 | |
260e98ed LB |
440 | config CPU_32v4T |
441 | bool | |
442 | select TLS_REG_EMUL if SMP || !MMU | |
443 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP | |
444 | ||
1da177e4 LT |
445 | config CPU_32v5 |
446 | bool | |
60b6cf68 | 447 | select TLS_REG_EMUL if SMP || !MMU |
48fa14f7 | 448 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
1da177e4 LT |
449 | |
450 | config CPU_32v6 | |
451 | bool | |
367afaf8 | 452 | select TLS_REG_EMUL if !CPU_32v6K && !MMU |
1da177e4 | 453 | |
23688e99 CM |
454 | config CPU_32v7 |
455 | bool | |
456 | ||
1da177e4 | 457 | # The abort model |
0f45d7f3 HC |
458 | config CPU_ABRT_NOMMU |
459 | bool | |
460 | ||
1da177e4 LT |
461 | config CPU_ABRT_EV4 |
462 | bool | |
463 | ||
464 | config CPU_ABRT_EV4T | |
465 | bool | |
466 | ||
467 | config CPU_ABRT_LV4T | |
468 | bool | |
469 | ||
470 | config CPU_ABRT_EV5T | |
471 | bool | |
472 | ||
473 | config CPU_ABRT_EV5TJ | |
474 | bool | |
475 | ||
476 | config CPU_ABRT_EV6 | |
477 | bool | |
478 | ||
23688e99 CM |
479 | config CPU_ABRT_EV7 |
480 | bool | |
481 | ||
4fb28474 | 482 | config CPU_PABRT_LEGACY |
48d7927b PB |
483 | bool |
484 | ||
4fb28474 KS |
485 | config CPU_PABRT_V6 |
486 | bool | |
487 | ||
488 | config CPU_PABRT_V7 | |
48d7927b PB |
489 | bool |
490 | ||
1da177e4 LT |
491 | # The cache model |
492 | config CPU_CACHE_V3 | |
493 | bool | |
494 | ||
495 | config CPU_CACHE_V4 | |
496 | bool | |
497 | ||
498 | config CPU_CACHE_V4WT | |
499 | bool | |
500 | ||
501 | config CPU_CACHE_V4WB | |
502 | bool | |
503 | ||
504 | config CPU_CACHE_V6 | |
505 | bool | |
506 | ||
23688e99 CM |
507 | config CPU_CACHE_V7 |
508 | bool | |
509 | ||
1da177e4 LT |
510 | config CPU_CACHE_VIVT |
511 | bool | |
512 | ||
513 | config CPU_CACHE_VIPT | |
514 | bool | |
515 | ||
28853ac8 PZ |
516 | config CPU_CACHE_FA |
517 | bool | |
518 | ||
f9c21a6e | 519 | if MMU |
1da177e4 LT |
520 | # The copy-page model |
521 | config CPU_COPY_V3 | |
522 | bool | |
523 | ||
524 | config CPU_COPY_V4WT | |
525 | bool | |
526 | ||
527 | config CPU_COPY_V4WB | |
528 | bool | |
529 | ||
0ed15071 LB |
530 | config CPU_COPY_FEROCEON |
531 | bool | |
532 | ||
28853ac8 PZ |
533 | config CPU_COPY_FA |
534 | bool | |
535 | ||
1da177e4 LT |
536 | config CPU_COPY_V6 |
537 | bool | |
538 | ||
539 | # This selects the TLB model | |
540 | config CPU_TLB_V3 | |
541 | bool | |
542 | help | |
543 | ARM Architecture Version 3 TLB. | |
544 | ||
545 | config CPU_TLB_V4WT | |
546 | bool | |
547 | help | |
548 | ARM Architecture Version 4 TLB with writethrough cache. | |
549 | ||
550 | config CPU_TLB_V4WB | |
551 | bool | |
552 | help | |
553 | ARM Architecture Version 4 TLB with writeback cache. | |
554 | ||
555 | config CPU_TLB_V4WBI | |
556 | bool | |
557 | help | |
558 | ARM Architecture Version 4 TLB with writeback cache and invalidate | |
559 | instruction cache entry. | |
560 | ||
99c6dc11 LB |
561 | config CPU_TLB_FEROCEON |
562 | bool | |
563 | help | |
564 | Feroceon TLB (v4wbi with non-outer-cachable page table walks). | |
565 | ||
28853ac8 PZ |
566 | config CPU_TLB_FA |
567 | bool | |
568 | help | |
569 | Faraday ARM FA526 architecture, unified TLB with writeback cache | |
570 | and invalidate instruction cache entry. Branch target buffer is | |
571 | also supported. | |
572 | ||
1da177e4 LT |
573 | config CPU_TLB_V6 |
574 | bool | |
575 | ||
2ccdd1e7 CM |
576 | config CPU_TLB_V7 |
577 | bool | |
578 | ||
f9c21a6e HC |
579 | endif |
580 | ||
516793c6 RK |
581 | config CPU_HAS_ASID |
582 | bool | |
583 | help | |
584 | This indicates whether the CPU has the ASID register; used to | |
585 | tag TLB and possibly cache entries. | |
586 | ||
fefdaa06 HC |
587 | config CPU_CP15 |
588 | bool | |
589 | help | |
590 | Processor has the CP15 register. | |
591 | ||
592 | config CPU_CP15_MMU | |
593 | bool | |
594 | select CPU_CP15 | |
595 | help | |
596 | Processor has the CP15 register, which has MMU related registers. | |
597 | ||
598 | config CPU_CP15_MPU | |
599 | bool | |
600 | select CPU_CP15 | |
601 | help | |
602 | Processor has the CP15 register, which has MPU related registers. | |
603 | ||
23bdf86a LB |
604 | # |
605 | # CPU supports 36-bit I/O | |
606 | # | |
607 | config IO_36 | |
608 | bool | |
609 | ||
1da177e4 LT |
610 | comment "Processor Features" |
611 | ||
612 | config ARM_THUMB | |
613 | bool "Support Thumb user binaries" | |
49cbe786 | 614 | depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V7 || CPU_FEROCEON |
1da177e4 LT |
615 | default y |
616 | help | |
617 | Say Y if you want to include kernel support for running user space | |
618 | Thumb binaries. | |
619 | ||
620 | The Thumb instruction set is a compressed form of the standard ARM | |
621 | instruction set resulting in smaller binaries at the expense of | |
622 | slightly less efficient code. | |
623 | ||
624 | If you don't know what this all is, saying Y is a safe choice. | |
625 | ||
d7f864be CM |
626 | config ARM_THUMBEE |
627 | bool "Enable ThumbEE CPU extension" | |
628 | depends on CPU_V7 | |
629 | help | |
630 | Say Y here if you have a CPU with the ThumbEE extension and code to | |
631 | make use of it. Say N for code that can run on CPUs without ThumbEE. | |
632 | ||
1da177e4 LT |
633 | config CPU_BIG_ENDIAN |
634 | bool "Build big-endian kernel" | |
635 | depends on ARCH_SUPPORTS_BIG_ENDIAN | |
636 | help | |
637 | Say Y if you plan on running a kernel in big-endian mode. | |
638 | Note that your board must be properly built and your board | |
639 | port must properly enable any big-endian related features | |
640 | of your chipset/board/processor. | |
641 | ||
26584853 CM |
642 | config CPU_ENDIAN_BE8 |
643 | bool | |
644 | depends on CPU_BIG_ENDIAN | |
645 | default CPU_V6 || CPU_V7 | |
646 | help | |
647 | Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors. | |
648 | ||
649 | config CPU_ENDIAN_BE32 | |
650 | bool | |
651 | depends on CPU_BIG_ENDIAN | |
652 | default !CPU_ENDIAN_BE8 | |
653 | help | |
654 | Support for the BE-32 (big-endian) mode on pre-ARMv6 processors. | |
655 | ||
6afd6fae | 656 | config CPU_HIGH_VECTOR |
6340aa61 | 657 | depends on !MMU && CPU_CP15 && !CPU_ARM740T |
6afd6fae | 658 | bool "Select the High exception vector" |
6afd6fae HC |
659 | help |
660 | Say Y here to select high exception vector(0xFFFF0000~). | |
661 | The exception vector can be vary depending on the platform | |
662 | design in nommu mode. If your platform needs to select | |
663 | high exception vector, say Y. | |
664 | Otherwise or if you are unsure, say N, and the low exception | |
665 | vector (0x00000000~) will be used. | |
666 | ||
1da177e4 | 667 | config CPU_ICACHE_DISABLE |
f12d0d7c HC |
668 | bool "Disable I-Cache (I-bit)" |
669 | depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3) | |
1da177e4 LT |
670 | help |
671 | Say Y here to disable the processor instruction cache. Unless | |
672 | you have a reason not to or are unsure, say N. | |
673 | ||
674 | config CPU_DCACHE_DISABLE | |
f12d0d7c HC |
675 | bool "Disable D-Cache (C-bit)" |
676 | depends on CPU_CP15 | |
1da177e4 LT |
677 | help |
678 | Say Y here to disable the processor data cache. Unless | |
679 | you have a reason not to or are unsure, say N. | |
680 | ||
f37f46eb HC |
681 | config CPU_DCACHE_SIZE |
682 | hex | |
683 | depends on CPU_ARM740T || CPU_ARM946E | |
684 | default 0x00001000 if CPU_ARM740T | |
685 | default 0x00002000 # default size for ARM946E-S | |
686 | help | |
687 | Some cores are synthesizable to have various sized cache. For | |
688 | ARM946E-S case, it can vary from 0KB to 1MB. | |
689 | To support such cache operations, it is efficient to know the size | |
690 | before compile time. | |
691 | If your SoC is configured to have a different size, define the value | |
692 | here with proper conditions. | |
693 | ||
1da177e4 LT |
694 | config CPU_DCACHE_WRITETHROUGH |
695 | bool "Force write through D-cache" | |
28853ac8 | 696 | depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE |
1da177e4 LT |
697 | default y if CPU_ARM925T |
698 | help | |
699 | Say Y here to use the data cache in writethrough mode. Unless you | |
700 | specifically require this or are unsure, say N. | |
701 | ||
702 | config CPU_CACHE_ROUND_ROBIN | |
703 | bool "Round robin I and D cache replacement algorithm" | |
f37f46eb | 704 | depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE) |
1da177e4 LT |
705 | help |
706 | Say Y here to use the predictable round-robin cache replacement | |
707 | policy. Unless you specifically require this or are unsure, say N. | |
708 | ||
709 | config CPU_BPREDICT_DISABLE | |
710 | bool "Disable branch prediction" | |
542f869f | 711 | depends on CPU_ARM1020 || CPU_V6 || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526 |
1da177e4 LT |
712 | help |
713 | Say Y here to disable branch prediction. If unsure, say N. | |
2d2669b6 | 714 | |
4b0e07a5 NP |
715 | config TLS_REG_EMUL |
716 | bool | |
4b0e07a5 | 717 | help |
70489c88 NP |
718 | An SMP system using a pre-ARMv6 processor (there are apparently |
719 | a few prototypes like that in existence) and therefore access to | |
720 | that required register must be emulated. | |
4b0e07a5 | 721 | |
2d2669b6 NP |
722 | config HAS_TLS_REG |
723 | bool | |
70489c88 NP |
724 | depends on !TLS_REG_EMUL |
725 | default y if SMP || CPU_32v7 | |
2d2669b6 NP |
726 | help |
727 | This selects support for the CP15 thread register. | |
70489c88 NP |
728 | It is defined to be available on some ARMv6 processors (including |
729 | all SMP capable ARMv6's) or later processors. User space may | |
730 | assume directly accessing that register and always obtain the | |
731 | expected value only on ARMv7 and above. | |
2d2669b6 | 732 | |
dcef1f63 NP |
733 | config NEEDS_SYSCALL_FOR_CMPXCHG |
734 | bool | |
dcef1f63 NP |
735 | help |
736 | SMP on a pre-ARMv6 processor? Well OK then. | |
737 | Forget about fast user space cmpxchg support. | |
738 | It is just not possible. | |
739 | ||
953233dc CM |
740 | config OUTER_CACHE |
741 | bool | |
382266ad | 742 | |
99c6dc11 LB |
743 | config CACHE_FEROCEON_L2 |
744 | bool "Enable the Feroceon L2 cache controller" | |
794d15b2 | 745 | depends on ARCH_KIRKWOOD || ARCH_MV78XX0 |
99c6dc11 LB |
746 | default y |
747 | select OUTER_CACHE | |
748 | help | |
749 | This option enables the Feroceon L2 cache controller. | |
750 | ||
4360bb41 RS |
751 | config CACHE_FEROCEON_L2_WRITETHROUGH |
752 | bool "Force Feroceon L2 cache write through" | |
753 | depends on CACHE_FEROCEON_L2 | |
4360bb41 RS |
754 | help |
755 | Say Y here to use the Feroceon L2 cache in writethrough mode. | |
756 | Unless you specifically require this, say N for writeback mode. | |
757 | ||
382266ad | 758 | config CACHE_L2X0 |
ba927951 | 759 | bool "Enable the L2x0 outer cache controller" |
cb88214d | 760 | depends on REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || MACH_REALVIEW_PB1176 || \ |
0b260fd4 | 761 | REALVIEW_EB_A9MP || ARCH_MX35 || ARCH_MX31 || MACH_REALVIEW_PBX || ARCH_NOMADIK |
ba927951 | 762 | default y |
382266ad | 763 | select OUTER_CACHE |
ba927951 CM |
764 | help |
765 | This option enables the L2x0 PrimeCell. | |
905a09d5 | 766 | |
573a652f LB |
767 | config CACHE_TAUROS2 |
768 | bool "Enable the Tauros2 L2 cache controller" | |
769 | depends on ARCH_DOVE | |
770 | default y | |
771 | select OUTER_CACHE | |
772 | help | |
773 | This option enables the Tauros2 L2 cache controller (as | |
774 | found on PJ1/PJ4). | |
775 | ||
905a09d5 EM |
776 | config CACHE_XSC3L2 |
777 | bool "Enable the L2 cache on XScale3" | |
778 | depends on CPU_XSC3 | |
779 | default y | |
780 | select OUTER_CACHE | |
781 | help | |
782 | This option enables the L2 cache on XScale3. | |
910a17e5 KS |
783 | |
784 | config ARM_L1_CACHE_SHIFT | |
785 | int | |
39416838 | 786 | default 6 if ARCH_OMAP3 || ARCH_S5PC1XX |
910a17e5 | 787 | default 5 |