OMAP4: PRCM: rename _MOD macros to _INST
[linux-2.6-block.git] / arch / arm / mach-omap2 / serial.c
CommitLineData
1dbae815 1/*
f30c2269 2 * arch/arm/mach-omap2/serial.c
1dbae815
TL
3 *
4 * OMAP2 serial support.
5 *
6e81176d 6 * Copyright (C) 2005-2008 Nokia Corporation
1dbae815
TL
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
4af4016c
KH
9 * Major rework for PM support by Kevin Hilman
10 *
1dbae815
TL
11 * Based off of arch/arm/mach-omap/omap1/serial.c
12 *
44169075
SS
13 * Copyright (C) 2009 Texas Instruments
14 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com
15 *
1dbae815
TL
16 * This file is subject to the terms and conditions of the GNU General Public
17 * License. See the file "COPYING" in the main directory of this archive
18 * for more details.
19 */
20#include <linux/kernel.h>
21#include <linux/init.h>
1dbae815 22#include <linux/serial_reg.h>
f8ce2547 23#include <linux/clk.h>
fced80c7 24#include <linux/io.h>
e03d37d8 25#include <linux/delay.h>
6f251e9d
KH
26#include <linux/platform_device.h>
27#include <linux/slab.h>
28#include <linux/serial_8250.h>
3244fcd2 29#include <linux/pm_runtime.h>
0d8e2d0d 30#include <linux/console.h>
6f251e9d
KH
31
32#ifdef CONFIG_SERIAL_OMAP
33#include <plat/omap-serial.h>
34#endif
1dbae815 35
ce491cf8
TL
36#include <plat/common.h>
37#include <plat/board.h>
38#include <plat/clock.h>
6f251e9d
KH
39#include <plat/dma.h>
40#include <plat/omap_hwmod.h>
41#include <plat/omap_device.h>
4af4016c
KH
42
43#include "prm.h"
44#include "pm.h"
6f251e9d 45#include "cm.h"
4af4016c 46#include "prm-regbits-34xx.h"
4814ced5 47#include "control.h"
4af4016c 48
ce13d471 49#define UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV 0x52
4af4016c
KH
50#define UART_OMAP_WER 0x17 /* Wake-up enable register */
51
5a927b36 52#define UART_ERRATA_FIFO_FULL_ABORT (0x1 << 0)
00034509 53#define UART_ERRATA_i202_MDR1_ACCESS (0x1 << 1)
5a927b36 54
301fe8ee
TL
55/*
56 * NOTE: By default the serial timeout is disabled as it causes lost characters
57 * over the serial ports. This means that the UART clocks will stay on until
58 * disabled via sysfs. This also causes that any deeper omap sleep states are
59 * blocked.
60 */
61#define DEFAULT_TIMEOUT 0
4af4016c 62
6f251e9d
KH
63#define MAX_UART_HWMOD_NAME_LEN 16
64
4af4016c
KH
65struct omap_uart_state {
66 int num;
67 int can_sleep;
68 struct timer_list timer;
69 u32 timeout;
70
71 void __iomem *wk_st;
72 void __iomem *wk_en;
73 u32 wk_mask;
74 u32 padconf;
6f251e9d 75 u32 dma_enabled;
4af4016c
KH
76
77 struct clk *ick;
78 struct clk *fck;
79 int clocked;
80
6f251e9d
KH
81 int irq;
82 int regshift;
83 int irqflags;
84 void __iomem *membase;
85 resource_size_t mapbase;
86
4af4016c 87 struct list_head node;
6f251e9d
KH
88 struct omap_hwmod *oh;
89 struct platform_device *pdev;
1dbae815 90
5a927b36 91 u32 errata;
4af4016c
KH
92#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
93 int context_valid;
94
95 /* Registers to be saved/restored for OFF-mode */
96 u16 dll;
97 u16 dlh;
98 u16 ier;
99 u16 sysc;
100 u16 scr;
101 u16 wer;
5ade4ff5 102 u16 mcr;
4af4016c
KH
103#endif
104};
105
4af4016c 106static LIST_HEAD(uart_list);
6f251e9d 107static u8 num_uarts;
1dbae815 108
8da37d9d
KH
109static int uart_idle_hwmod(struct omap_device *od)
110{
dc6d1cda 111 omap_hwmod_idle(od->hwmods[0]);
8da37d9d
KH
112
113 return 0;
114}
115
116static int uart_enable_hwmod(struct omap_device *od)
117{
dc6d1cda 118 omap_hwmod_enable(od->hwmods[0]);
8da37d9d
KH
119
120 return 0;
121}
122
6f251e9d
KH
123static struct omap_device_pm_latency omap_uart_latency[] = {
124 {
8da37d9d
KH
125 .deactivate_func = uart_idle_hwmod,
126 .activate_func = uart_enable_hwmod,
6f251e9d
KH
127 .flags = OMAP_DEVICE_LATENCY_AUTO_ADJUST,
128 },
129};
130
9230372a 131static inline unsigned int __serial_read_reg(struct uart_port *up,
6f251e9d 132 int offset)
9230372a
AS
133{
134 offset <<= up->regshift;
135 return (unsigned int)__raw_readb(up->membase + offset);
136}
137
6f251e9d 138static inline unsigned int serial_read_reg(struct omap_uart_state *uart,
1dbae815
TL
139 int offset)
140{
6f251e9d
KH
141 offset <<= uart->regshift;
142 return (unsigned int)__raw_readb(uart->membase + offset);
1dbae815
TL
143}
144
e03d37d8
SS
145static inline void __serial_write_reg(struct uart_port *up, int offset,
146 int value)
147{
148 offset <<= up->regshift;
149 __raw_writeb(value, up->membase + offset);
150}
151
6f251e9d 152static inline void serial_write_reg(struct omap_uart_state *uart, int offset,
1dbae815
TL
153 int value)
154{
6f251e9d
KH
155 offset <<= uart->regshift;
156 __raw_writeb(value, uart->membase + offset);
1dbae815
TL
157}
158
159/*
160 * Internal UARTs need to be initialized for the 8250 autoconfig to work
161 * properly. Note that the TX watermark initialization may not be needed
162 * once the 8250.c watermark handling code is merged.
163 */
6f251e9d 164
4af4016c 165static inline void __init omap_uart_reset(struct omap_uart_state *uart)
1dbae815 166{
498cb951 167 serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
6f251e9d 168 serial_write_reg(uart, UART_OMAP_SCR, 0x08);
498cb951 169 serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_16X_MODE);
1dbae815
TL
170}
171
4af4016c
KH
172#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
173
00034509
D
174/*
175 * Work Around for Errata i202 (3430 - 1.12, 3630 - 1.6)
176 * The access to uart register after MDR1 Access
177 * causes UART to corrupt data.
178 *
179 * Need a delay =
180 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
181 * give 10 times as much
182 */
183static void omap_uart_mdr1_errataset(struct omap_uart_state *uart, u8 mdr1_val,
184 u8 fcr_val)
185{
00034509
D
186 u8 timeout = 255;
187
6f251e9d 188 serial_write_reg(uart, UART_OMAP_MDR1, mdr1_val);
00034509 189 udelay(2);
6f251e9d 190 serial_write_reg(uart, UART_FCR, fcr_val | UART_FCR_CLEAR_XMIT |
00034509
D
191 UART_FCR_CLEAR_RCVR);
192 /*
193 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
194 * TX_FIFO_E bit is 1.
195 */
6f251e9d 196 while (UART_LSR_THRE != (serial_read_reg(uart, UART_LSR) &
00034509
D
197 (UART_LSR_THRE | UART_LSR_DR))) {
198 timeout--;
199 if (!timeout) {
200 /* Should *never* happen. we warn and carry on */
6f251e9d
KH
201 dev_crit(&uart->pdev->dev, "Errata i202: timedout %x\n",
202 serial_read_reg(uart, UART_LSR));
00034509
D
203 break;
204 }
205 udelay(1);
206 }
207}
208
4af4016c 209static void omap_uart_save_context(struct omap_uart_state *uart)
6e81176d 210{
4af4016c 211 u16 lcr = 0;
4af4016c
KH
212
213 if (!enable_off_mode)
214 return;
215
6f251e9d 216 lcr = serial_read_reg(uart, UART_LCR);
662b083a 217 serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
6f251e9d
KH
218 uart->dll = serial_read_reg(uart, UART_DLL);
219 uart->dlh = serial_read_reg(uart, UART_DLM);
220 serial_write_reg(uart, UART_LCR, lcr);
221 uart->ier = serial_read_reg(uart, UART_IER);
222 uart->sysc = serial_read_reg(uart, UART_OMAP_SYSC);
223 uart->scr = serial_read_reg(uart, UART_OMAP_SCR);
224 uart->wer = serial_read_reg(uart, UART_OMAP_WER);
662b083a 225 serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_A);
6f251e9d
KH
226 uart->mcr = serial_read_reg(uart, UART_MCR);
227 serial_write_reg(uart, UART_LCR, lcr);
4af4016c
KH
228
229 uart->context_valid = 1;
230}
231
232static void omap_uart_restore_context(struct omap_uart_state *uart)
233{
234 u16 efr = 0;
4af4016c
KH
235
236 if (!enable_off_mode)
237 return;
238
239 if (!uart->context_valid)
240 return;
241
242 uart->context_valid = 0;
243
00034509 244 if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
498cb951 245 omap_uart_mdr1_errataset(uart, UART_OMAP_MDR1_DISABLE, 0xA0);
00034509 246 else
498cb951
AE
247 serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
248
662b083a 249 serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
6f251e9d
KH
250 efr = serial_read_reg(uart, UART_EFR);
251 serial_write_reg(uart, UART_EFR, UART_EFR_ECB);
252 serial_write_reg(uart, UART_LCR, 0x0); /* Operational mode */
253 serial_write_reg(uart, UART_IER, 0x0);
662b083a 254 serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
6f251e9d
KH
255 serial_write_reg(uart, UART_DLL, uart->dll);
256 serial_write_reg(uart, UART_DLM, uart->dlh);
257 serial_write_reg(uart, UART_LCR, 0x0); /* Operational mode */
258 serial_write_reg(uart, UART_IER, uart->ier);
662b083a 259 serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_A);
6f251e9d 260 serial_write_reg(uart, UART_MCR, uart->mcr);
662b083a 261 serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
6f251e9d
KH
262 serial_write_reg(uart, UART_EFR, efr);
263 serial_write_reg(uart, UART_LCR, UART_LCR_WLEN8);
264 serial_write_reg(uart, UART_OMAP_SCR, uart->scr);
265 serial_write_reg(uart, UART_OMAP_WER, uart->wer);
266 serial_write_reg(uart, UART_OMAP_SYSC, uart->sysc);
498cb951 267
00034509 268 if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
498cb951 269 omap_uart_mdr1_errataset(uart, UART_OMAP_MDR1_16X_MODE, 0xA1);
00034509 270 else
6f251e9d 271 /* UART 16x mode */
498cb951
AE
272 serial_write_reg(uart, UART_OMAP_MDR1,
273 UART_OMAP_MDR1_16X_MODE);
4af4016c
KH
274}
275#else
276static inline void omap_uart_save_context(struct omap_uart_state *uart) {}
277static inline void omap_uart_restore_context(struct omap_uart_state *uart) {}
278#endif /* CONFIG_PM && CONFIG_ARCH_OMAP3 */
279
280static inline void omap_uart_enable_clocks(struct omap_uart_state *uart)
281{
282 if (uart->clocked)
283 return;
284
6f251e9d 285 omap_device_enable(uart->pdev);
4af4016c
KH
286 uart->clocked = 1;
287 omap_uart_restore_context(uart);
288}
289
290#ifdef CONFIG_PM
291
292static inline void omap_uart_disable_clocks(struct omap_uart_state *uart)
293{
294 if (!uart->clocked)
295 return;
296
297 omap_uart_save_context(uart);
298 uart->clocked = 0;
6f251e9d 299 omap_device_idle(uart->pdev);
4af4016c
KH
300}
301
fd455ea8
KH
302static void omap_uart_enable_wakeup(struct omap_uart_state *uart)
303{
304 /* Set wake-enable bit */
305 if (uart->wk_en && uart->wk_mask) {
306 u32 v = __raw_readl(uart->wk_en);
307 v |= uart->wk_mask;
308 __raw_writel(v, uart->wk_en);
309 }
310
311 /* Ensure IOPAD wake-enables are set */
312 if (cpu_is_omap34xx() && uart->padconf) {
313 u16 v = omap_ctrl_readw(uart->padconf);
314 v |= OMAP3_PADCONF_WAKEUPENABLE0;
315 omap_ctrl_writew(v, uart->padconf);
316 }
317}
318
319static void omap_uart_disable_wakeup(struct omap_uart_state *uart)
320{
321 /* Clear wake-enable bit */
322 if (uart->wk_en && uart->wk_mask) {
323 u32 v = __raw_readl(uart->wk_en);
324 v &= ~uart->wk_mask;
325 __raw_writel(v, uart->wk_en);
326 }
327
328 /* Ensure IOPAD wake-enables are cleared */
329 if (cpu_is_omap34xx() && uart->padconf) {
330 u16 v = omap_ctrl_readw(uart->padconf);
331 v &= ~OMAP3_PADCONF_WAKEUPENABLE0;
332 omap_ctrl_writew(v, uart->padconf);
333 }
334}
335
4af4016c 336static void omap_uart_smart_idle_enable(struct omap_uart_state *uart,
6f251e9d 337 int enable)
4af4016c 338{
6f251e9d 339 u8 idlemode;
4af4016c 340
6f251e9d
KH
341 if (enable) {
342 /**
343 * Errata 2.15: [UART]:Cannot Acknowledge Idle Requests
344 * in Smartidle Mode When Configured for DMA Operations.
345 */
346 if (uart->dma_enabled)
347 idlemode = HWMOD_IDLEMODE_FORCE;
348 else
349 idlemode = HWMOD_IDLEMODE_SMART;
350 } else {
351 idlemode = HWMOD_IDLEMODE_NO;
352 }
4af4016c 353
6f251e9d 354 omap_hwmod_set_slave_idlemode(uart->oh, idlemode);
4af4016c
KH
355}
356
357static void omap_uart_block_sleep(struct omap_uart_state *uart)
358{
359 omap_uart_enable_clocks(uart);
360
361 omap_uart_smart_idle_enable(uart, 0);
362 uart->can_sleep = 0;
ba87a9be
JH
363 if (uart->timeout)
364 mod_timer(&uart->timer, jiffies + uart->timeout);
365 else
366 del_timer(&uart->timer);
4af4016c
KH
367}
368
369static void omap_uart_allow_sleep(struct omap_uart_state *uart)
370{
6f251e9d 371 if (device_may_wakeup(&uart->pdev->dev))
fd455ea8
KH
372 omap_uart_enable_wakeup(uart);
373 else
374 omap_uart_disable_wakeup(uart);
375
4af4016c
KH
376 if (!uart->clocked)
377 return;
378
379 omap_uart_smart_idle_enable(uart, 1);
380 uart->can_sleep = 1;
381 del_timer(&uart->timer);
382}
383
384static void omap_uart_idle_timer(unsigned long data)
385{
386 struct omap_uart_state *uart = (struct omap_uart_state *)data;
387
388 omap_uart_allow_sleep(uart);
389}
390
391void omap_uart_prepare_idle(int num)
392{
393 struct omap_uart_state *uart;
394
395 list_for_each_entry(uart, &uart_list, node) {
396 if (num == uart->num && uart->can_sleep) {
397 omap_uart_disable_clocks(uart);
398 return;
399 }
400 }
401}
402
403void omap_uart_resume_idle(int num)
404{
405 struct omap_uart_state *uart;
406
407 list_for_each_entry(uart, &uart_list, node) {
f910043c 408 if (num == uart->num && uart->can_sleep) {
4af4016c
KH
409 omap_uart_enable_clocks(uart);
410
411 /* Check for IO pad wakeup */
412 if (cpu_is_omap34xx() && uart->padconf) {
413 u16 p = omap_ctrl_readw(uart->padconf);
414
415 if (p & OMAP3_PADCONF_WAKEUPEVENT0)
416 omap_uart_block_sleep(uart);
6e81176d 417 }
4af4016c
KH
418
419 /* Check for normal UART wakeup */
420 if (__raw_readl(uart->wk_st) & uart->wk_mask)
421 omap_uart_block_sleep(uart);
4af4016c
KH
422 return;
423 }
424 }
425}
426
427void omap_uart_prepare_suspend(void)
428{
429 struct omap_uart_state *uart;
430
431 list_for_each_entry(uart, &uart_list, node) {
432 omap_uart_allow_sleep(uart);
433 }
434}
435
436int omap_uart_can_sleep(void)
437{
438 struct omap_uart_state *uart;
439 int can_sleep = 1;
440
441 list_for_each_entry(uart, &uart_list, node) {
442 if (!uart->clocked)
443 continue;
444
445 if (!uart->can_sleep) {
446 can_sleep = 0;
447 continue;
6e81176d 448 }
4af4016c
KH
449
450 /* This UART can now safely sleep. */
451 omap_uart_allow_sleep(uart);
6e81176d 452 }
4af4016c
KH
453
454 return can_sleep;
6e81176d
JH
455}
456
4af4016c
KH
457/**
458 * omap_uart_interrupt()
459 *
460 * This handler is used only to detect that *any* UART interrupt has
461 * occurred. It does _nothing_ to handle the interrupt. Rather,
462 * any UART interrupt will trigger the inactivity timer so the
463 * UART will not idle or sleep for its timeout period.
464 *
465 **/
6f251e9d 466/* static int first_interrupt; */
4af4016c
KH
467static irqreturn_t omap_uart_interrupt(int irq, void *dev_id)
468{
469 struct omap_uart_state *uart = dev_id;
470
471 omap_uart_block_sleep(uart);
472
473 return IRQ_NONE;
474}
475
476static void omap_uart_idle_init(struct omap_uart_state *uart)
477{
4af4016c
KH
478 int ret;
479
480 uart->can_sleep = 0;
fd455ea8 481 uart->timeout = DEFAULT_TIMEOUT;
4af4016c
KH
482 setup_timer(&uart->timer, omap_uart_idle_timer,
483 (unsigned long) uart);
301fe8ee
TL
484 if (uart->timeout)
485 mod_timer(&uart->timer, jiffies + uart->timeout);
4af4016c
KH
486 omap_uart_smart_idle_enable(uart, 0);
487
488 if (cpu_is_omap34xx()) {
52663aea 489 u32 mod = (uart->num > 1) ? OMAP3430_PER_MOD : CORE_MOD;
4af4016c
KH
490 u32 wk_mask = 0;
491 u32 padconf = 0;
492
493 uart->wk_en = OMAP34XX_PRM_REGADDR(mod, PM_WKEN1);
494 uart->wk_st = OMAP34XX_PRM_REGADDR(mod, PM_WKST1);
495 switch (uart->num) {
496 case 0:
497 wk_mask = OMAP3430_ST_UART1_MASK;
498 padconf = 0x182;
499 break;
500 case 1:
501 wk_mask = OMAP3430_ST_UART2_MASK;
502 padconf = 0x17a;
503 break;
504 case 2:
505 wk_mask = OMAP3430_ST_UART3_MASK;
506 padconf = 0x19e;
507 break;
52663aea
G
508 case 3:
509 wk_mask = OMAP3630_ST_UART4_MASK;
510 padconf = 0x0d2;
511 break;
4af4016c
KH
512 }
513 uart->wk_mask = wk_mask;
514 uart->padconf = padconf;
515 } else if (cpu_is_omap24xx()) {
516 u32 wk_mask = 0;
cb74f022 517 u32 wk_en = PM_WKEN1, wk_st = PM_WKST1;
4af4016c 518
4af4016c
KH
519 switch (uart->num) {
520 case 0:
521 wk_mask = OMAP24XX_ST_UART1_MASK;
522 break;
523 case 1:
524 wk_mask = OMAP24XX_ST_UART2_MASK;
525 break;
526 case 2:
cb74f022
KH
527 wk_en = OMAP24XX_PM_WKEN2;
528 wk_st = OMAP24XX_PM_WKST2;
4af4016c
KH
529 wk_mask = OMAP24XX_ST_UART3_MASK;
530 break;
531 }
532 uart->wk_mask = wk_mask;
cb74f022
KH
533 if (cpu_is_omap2430()) {
534 uart->wk_en = OMAP2430_PRM_REGADDR(CORE_MOD, wk_en);
535 uart->wk_st = OMAP2430_PRM_REGADDR(CORE_MOD, wk_st);
536 } else if (cpu_is_omap2420()) {
537 uart->wk_en = OMAP2420_PRM_REGADDR(CORE_MOD, wk_en);
538 uart->wk_st = OMAP2420_PRM_REGADDR(CORE_MOD, wk_st);
539 }
4af4016c 540 } else {
c54bae1f
NM
541 uart->wk_en = NULL;
542 uart->wk_st = NULL;
4af4016c
KH
543 uart->wk_mask = 0;
544 uart->padconf = 0;
545 }
546
6f251e9d
KH
547 uart->irqflags |= IRQF_SHARED;
548 ret = request_threaded_irq(uart->irq, NULL, omap_uart_interrupt,
549 IRQF_SHARED, "serial idle", (void *)uart);
4af4016c
KH
550 WARN_ON(ret);
551}
552
2466211e
TK
553void omap_uart_enable_irqs(int enable)
554{
555 int ret;
556 struct omap_uart_state *uart;
557
558 list_for_each_entry(uart, &uart_list, node) {
3244fcd2
KH
559 if (enable) {
560 pm_runtime_put_sync(&uart->pdev->dev);
6f251e9d
KH
561 ret = request_threaded_irq(uart->irq, NULL,
562 omap_uart_interrupt,
563 IRQF_SHARED,
564 "serial idle",
565 (void *)uart);
3244fcd2
KH
566 } else {
567 pm_runtime_get_noresume(&uart->pdev->dev);
6f251e9d 568 free_irq(uart->irq, (void *)uart);
3244fcd2 569 }
2466211e
TK
570 }
571}
572
fd455ea8
KH
573static ssize_t sleep_timeout_show(struct device *dev,
574 struct device_attribute *attr,
ba87a9be
JH
575 char *buf)
576{
6f251e9d
KH
577 struct platform_device *pdev = to_platform_device(dev);
578 struct omap_device *odev = to_omap_device(pdev);
579 struct omap_uart_state *uart = odev->hwmods[0]->dev_attr;
fd455ea8
KH
580
581 return sprintf(buf, "%u\n", uart->timeout / HZ);
ba87a9be
JH
582}
583
fd455ea8
KH
584static ssize_t sleep_timeout_store(struct device *dev,
585 struct device_attribute *attr,
ba87a9be
JH
586 const char *buf, size_t n)
587{
6f251e9d
KH
588 struct platform_device *pdev = to_platform_device(dev);
589 struct omap_device *odev = to_omap_device(pdev);
590 struct omap_uart_state *uart = odev->hwmods[0]->dev_attr;
ba87a9be
JH
591 unsigned int value;
592
593 if (sscanf(buf, "%u", &value) != 1) {
10c805eb 594 dev_err(dev, "sleep_timeout_store: Invalid value\n");
ba87a9be
JH
595 return -EINVAL;
596 }
fd455ea8
KH
597
598 uart->timeout = value * HZ;
599 if (uart->timeout)
600 mod_timer(&uart->timer, jiffies + uart->timeout);
601 else
602 /* A zero value means disable timeout feature */
603 omap_uart_block_sleep(uart);
604
ba87a9be
JH
605 return n;
606}
607
bfe6977a
NM
608static DEVICE_ATTR(sleep_timeout, 0644, sleep_timeout_show,
609 sleep_timeout_store);
fd455ea8 610#define DEV_CREATE_FILE(dev, attr) WARN_ON(device_create_file(dev, attr))
4af4016c
KH
611#else
612static inline void omap_uart_idle_init(struct omap_uart_state *uart) {}
a1b04cc1
SS
613static void omap_uart_block_sleep(struct omap_uart_state *uart)
614{
615 /* Needed to enable UART clocks when built without CONFIG_PM */
616 omap_uart_enable_clocks(uart);
617}
fd455ea8 618#define DEV_CREATE_FILE(dev, attr)
4af4016c
KH
619#endif /* CONFIG_PM */
620
6f251e9d 621#ifndef CONFIG_SERIAL_OMAP
ce13d471 622/*
623 * Override the default 8250 read handler: mem_serial_in()
624 * Empty RX fifo read causes an abort on omap3630 and omap4
625 * This function makes sure that an empty rx fifo is not read on these silicons
626 * (OMAP1/2/3430 are not affected)
627 */
628static unsigned int serial_in_override(struct uart_port *up, int offset)
629{
630 if (UART_RX == offset) {
631 unsigned int lsr;
9230372a 632 lsr = __serial_read_reg(up, UART_LSR);
ce13d471 633 if (!(lsr & UART_LSR_DR))
634 return -EPERM;
635 }
9230372a
AS
636
637 return __serial_read_reg(up, offset);
ce13d471 638}
639
e03d37d8
SS
640static void serial_out_override(struct uart_port *up, int offset, int value)
641{
642 unsigned int status, tmout = 10000;
643
644 status = __serial_read_reg(up, UART_LSR);
645 while (!(status & UART_LSR_THRE)) {
646 /* Wait up to 10ms for the character(s) to be sent. */
647 if (--tmout == 0)
648 break;
649 udelay(1);
650 status = __serial_read_reg(up, UART_LSR);
651 }
652 __serial_write_reg(up, offset, value);
653}
6f251e9d
KH
654#endif
655
b3c6df3a 656void __init omap_serial_early_init(void)
1dbae815 657{
6f251e9d 658 int i = 0;
1dbae815 659
6f251e9d
KH
660 do {
661 char oh_name[MAX_UART_HWMOD_NAME_LEN];
662 struct omap_hwmod *oh;
663 struct omap_uart_state *uart;
21b90340 664
6f251e9d
KH
665 snprintf(oh_name, MAX_UART_HWMOD_NAME_LEN,
666 "uart%d", i + 1);
667 oh = omap_hwmod_lookup(oh_name);
668 if (!oh)
669 break;
670
671 uart = kzalloc(sizeof(struct omap_uart_state), GFP_KERNEL);
672 if (WARN_ON(!uart))
673 return;
1dbae815 674
6f251e9d
KH
675 uart->oh = oh;
676 uart->num = i++;
677 list_add_tail(&uart->node, &uart_list);
678 num_uarts++;
1dbae815 679
84f90c9c 680 /*
6f251e9d
KH
681 * NOTE: omap_hwmod_init() has not yet been called,
682 * so no hwmod functions will work yet.
84f90c9c 683 */
6e81176d 684
6f251e9d
KH
685 /*
686 * During UART early init, device need to be probed
687 * to determine SoC specific init before omap_device
688 * is ready. Therefore, don't allow idle here
689 */
690 uart->oh->flags |= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET;
691 } while (1);
b3c6df3a
PW
692}
693
f62349ee
MW
694/**
695 * omap_serial_init_port() - initialize single serial port
696 * @port: serial port number (0-3)
697 *
698 * This function initialies serial driver for given @port only.
699 * Platforms can call this function instead of omap_serial_init()
700 * if they don't plan to use all available UARTs as serial ports.
701 *
702 * Don't mix calls to omap_serial_init_port() and omap_serial_init(),
703 * use only one of the two.
704 */
705void __init omap_serial_init_port(int port)
b3c6df3a 706{
f62349ee 707 struct omap_uart_state *uart;
6f251e9d
KH
708 struct omap_hwmod *oh;
709 struct omap_device *od;
710 void *pdata = NULL;
711 u32 pdata_size = 0;
712 char *name;
713#ifndef CONFIG_SERIAL_OMAP
714 struct plat_serial8250_port ports[2] = {
715 {},
716 {.flags = 0},
717 };
718 struct plat_serial8250_port *p = &ports[0];
719#else
720 struct omap_uart_port_info omap_up;
721#endif
970a724d 722
6f251e9d
KH
723 if (WARN_ON(port < 0))
724 return;
725 if (WARN_ON(port >= num_uarts))
e88d556d 726 return;
f62349ee 727
6f251e9d
KH
728 list_for_each_entry(uart, &uart_list, node)
729 if (port == uart->num)
730 break;
f2eeeae0 731
6f251e9d
KH
732 oh = uart->oh;
733 uart->dma_enabled = 0;
734#ifndef CONFIG_SERIAL_OMAP
735 name = "serial8250";
f62349ee 736
6f251e9d
KH
737 /*
738 * !! 8250 driver does not use standard IORESOURCE* It
739 * has it's own custom pdata that can be taken from
740 * the hwmod resource data. But, this needs to be
741 * done after the build.
742 *
743 * ?? does it have to be done before the register ??
744 * YES, because platform_device_data_add() copies
745 * pdata, it does not use a pointer.
746 */
747 p->flags = UPF_BOOT_AUTOCONF;
748 p->iotype = UPIO_MEM;
749 p->regshift = 2;
750 p->uartclk = OMAP24XX_BASE_BAUD * 16;
751 p->irq = oh->mpu_irqs[0].irq;
752 p->mapbase = oh->slaves[0]->addr->pa_start;
753 p->membase = omap_hwmod_get_mpu_rt_va(oh);
754 p->irqflags = IRQF_SHARED;
755 p->private_data = uart;
f62349ee 756
30e53bcc 757 /*
758 * omap44xx: Never read empty UART fifo
759 * omap3xxx: Never read empty UART fifo on UARTs
760 * with IP rev >=0x52
761 */
6f251e9d
KH
762 uart->regshift = p->regshift;
763 uart->membase = p->membase;
5a927b36
NM
764 if (cpu_is_omap44xx())
765 uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;
6f251e9d 766 else if ((serial_read_reg(uart, UART_OMAP_MVER) & 0xFF)
5a927b36
NM
767 >= UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV)
768 uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;
769
770 if (uart->errata & UART_ERRATA_FIFO_FULL_ABORT) {
6f251e9d
KH
771 p->serial_in = serial_in_override;
772 p->serial_out = serial_out_override;
773 }
774
775 pdata = &ports[0];
776 pdata_size = 2 * sizeof(struct plat_serial8250_port);
777#else
778
779 name = DRIVER_NAME;
780
781 omap_up.dma_enabled = uart->dma_enabled;
782 omap_up.uartclk = OMAP24XX_BASE_BAUD * 16;
783 omap_up.mapbase = oh->slaves[0]->addr->pa_start;
784 omap_up.membase = omap_hwmod_get_mpu_rt_va(oh);
785 omap_up.irqflags = IRQF_SHARED;
786 omap_up.flags = UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
787
788 pdata = &omap_up;
789 pdata_size = sizeof(struct omap_uart_port_info);
790#endif
791
792 if (WARN_ON(!oh))
793 return;
794
795 od = omap_device_build(name, uart->num, oh, pdata, pdata_size,
796 omap_uart_latency,
797 ARRAY_SIZE(omap_uart_latency), false);
798 WARN(IS_ERR(od), "Could not build omap_device for %s: %s.\n",
799 name, oh->name);
800
801 uart->irq = oh->mpu_irqs[0].irq;
802 uart->regshift = 2;
803 uart->mapbase = oh->slaves[0]->addr->pa_start;
804 uart->membase = omap_hwmod_get_mpu_rt_va(oh);
805 uart->pdev = &od->pdev;
806
807 oh->dev_attr = uart;
808
0d8e2d0d
PW
809 acquire_console_sem(); /* in case the earlycon is on the UART */
810
6f251e9d
KH
811 /*
812 * Because of early UART probing, UART did not get idled
813 * on init. Now that omap_device is ready, ensure full idle
814 * before doing omap_device_enable().
815 */
816 omap_hwmod_idle(uart->oh);
817
818 omap_device_enable(uart->pdev);
819 omap_uart_idle_init(uart);
820 omap_uart_reset(uart);
821 omap_hwmod_enable_wakeup(uart->oh);
822 omap_device_idle(uart->pdev);
823
824 /*
825 * Need to block sleep long enough for interrupt driven
826 * driver to start. Console driver is in polling mode
827 * so device needs to be kept enabled while polling driver
828 * is in use.
829 */
830 if (uart->timeout)
831 uart->timeout = (30 * HZ);
832 omap_uart_block_sleep(uart);
833 uart->timeout = DEFAULT_TIMEOUT;
834
0d8e2d0d
PW
835 release_console_sem();
836
6f251e9d
KH
837 if ((cpu_is_omap34xx() && uart->padconf) ||
838 (uart->wk_en && uart->wk_mask)) {
839 device_init_wakeup(&od->pdev.dev, true);
840 DEV_CREATE_FILE(&od->pdev.dev, &dev_attr_sleep_timeout);
e03d37d8 841 }
00034509
D
842
843 /* Enable the MDR1 errata for OMAP3 */
844 if (cpu_is_omap34xx())
845 uart->errata |= UART_ERRATA_i202_MDR1_ACCESS;
f62349ee
MW
846}
847
848/**
849 * omap_serial_init() - intialize all supported serial ports
850 *
851 * Initializes all available UARTs as serial ports. Platforms
852 * can call this function when they want to have default behaviour
853 * for serial ports (e.g initialize them all as serial ports).
854 */
855void __init omap_serial_init(void)
856{
6f251e9d 857 struct omap_uart_state *uart;
f62349ee 858
6f251e9d
KH
859 list_for_each_entry(uart, &uart_list, node)
860 omap_serial_init_port(uart->num);
1dbae815 861}