Merge drm/drm-next into drm-intel-gt-next
[linux-block.git] / arch / arm / mach-omap2 / prm-regbits-33xx.h
CommitLineData
52e6676e 1/* SPDX-License-Identifier: GPL-2.0-only */
ddd04b98
VH
2/*
3 * AM33XX PRM_XXX register bits
4 *
3aa36fdd 5 * Copyright (C) 2011-2012 Texas Instruments Incorporated - https://www.ti.com/
ddd04b98
VH
6 */
7
8#ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_33XX_H
9#define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_33XX_H
10
11#include "prm.h"
12
ddd04b98 13#define AM33XX_GFX_MEM_ONSTATE_MASK (0x3 << 17)
ddd04b98 14#define AM33XX_GFX_MEM_RETSTATE_MASK (1 << 6)
ddd04b98 15#define AM33XX_GFX_MEM_STATEST_MASK (0x3 << 4)
ddd04b98 16#define AM33XX_GLOBAL_WARM_SW_RST_MASK (1 << 1)
7323f219 17#define AM33XX_RST_GLOBAL_WARM_SW_MASK (1 << 0)
ddd04b98 18#define AM33XX_PRUSS_MEM_ONSTATE_MASK (0x3 << 5)
ddd04b98 19#define AM33XX_PRUSS_MEM_RETSTATE_MASK (1 << 7)
ddd04b98 20#define AM33XX_PRUSS_MEM_STATEST_MASK (0x3 << 23)
ddd04b98
VH
21#define AM33XX_LASTPOWERSTATEENTERED_SHIFT 24
22#define AM33XX_LASTPOWERSTATEENTERED_MASK (0x3 << 24)
ddd04b98 23#define AM33XX_LOGICRETSTATE_MASK (1 << 2)
ddd04b98 24#define AM33XX_LOGICRETSTATE_3_3_MASK (1 << 3)
ddd04b98
VH
25#define AM33XX_LOGICSTATEST_SHIFT 2
26#define AM33XX_LOGICSTATEST_MASK (1 << 2)
ddd04b98
VH
27#define AM33XX_LOWPOWERSTATECHANGE_SHIFT 4
28#define AM33XX_LOWPOWERSTATECHANGE_MASK (1 << 4)
ddd04b98 29#define AM33XX_MPU_L1_ONSTATE_MASK (0x3 << 18)
ddd04b98 30#define AM33XX_MPU_L1_RETSTATE_MASK (1 << 22)
ddd04b98 31#define AM33XX_MPU_L1_STATEST_MASK (0x3 << 6)
ddd04b98 32#define AM33XX_MPU_L2_ONSTATE_MASK (0x3 << 20)
ddd04b98 33#define AM33XX_MPU_L2_RETSTATE_MASK (1 << 23)
ddd04b98 34#define AM33XX_MPU_L2_STATEST_MASK (0x3 << 8)
ddd04b98 35#define AM33XX_MPU_RAM_ONSTATE_MASK (0x3 << 16)
ddd04b98 36#define AM33XX_MPU_RAM_RETSTATE_MASK (1 << 24)
ddd04b98 37#define AM33XX_MPU_RAM_STATEST_MASK (0x3 << 4)
ddd04b98 38#define AM33XX_PER_MEM_ONSTATE_MASK (0x3 << 25)
ddd04b98 39#define AM33XX_PER_MEM_RETSTATE_MASK (1 << 29)
ddd04b98 40#define AM33XX_PER_MEM_STATEST_MASK (0x3 << 17)
ddd04b98 41#define AM33XX_RAM_MEM_ONSTATE_MASK (0x3 << 30)
ddd04b98 42#define AM33XX_RAM_MEM_RETSTATE_MASK (1 << 27)
ddd04b98 43#define AM33XX_RAM_MEM_STATEST_MASK (0x3 << 21)
ddd04b98 44#endif