ARM: OMAP2+: PRM: move SoC specific init calls within a generic API
[linux-2.6-block.git] / arch / arm / mach-omap2 / prcm-common.h
CommitLineData
69d88a00
PW
1#ifndef __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H
2#define __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H
3
4/*
5 * OMAP2/3 PRCM base and module definitions
6 *
0a84a91c 7 * Copyright (C) 2007-2009, 2011 Texas Instruments, Inc.
77772d5f 8 * Copyright (C) 2007-2009 Nokia Corporation
69d88a00
PW
9 *
10 * Written by Paul Walmsley
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
69d88a00
PW
17/* Module offsets from both CM_BASE & PRM_BASE */
18
19/*
20 * Offsets that are the same on 24xx and 34xx
21 *
22 * Technically, in terms of the TRM, OCP_MOD is 34xx only; PLL_MOD is
23 * CCR_MOD on 3430; and GFX_MOD only exists < 3430ES2.
24 */
25#define OCP_MOD 0x000
26#define MPU_MOD 0x100
27#define CORE_MOD 0x200
28#define GFX_MOD 0x300
29#define WKUP_MOD 0x400
30#define PLL_MOD 0x500
31
32
33/* Chip-specific module offsets */
c2d43e39 34#define OMAP24XX_GR_MOD OCP_MOD
69d88a00
PW
35#define OMAP24XX_DSP_MOD 0x800
36
37#define OMAP2430_MDM_MOD 0xc00
38
39/* IVA2 module is < base on 3430 */
40#define OMAP3430_IVA2_MOD -0x800
41#define OMAP3430ES2_SGX_MOD GFX_MOD
42#define OMAP3430_CCR_MOD PLL_MOD
43#define OMAP3430_DSS_MOD 0x600
44#define OMAP3430_CAM_MOD 0x700
45#define OMAP3430_PER_MOD 0x800
46#define OMAP3430_EMU_MOD 0x900
47#define OMAP3430_GR_MOD 0xa00
48#define OMAP3430_NEON_MOD 0xb00
49#define OMAP3430ES2_USBHOST_MOD 0xc00
50
c3ed359c
AM
51/*
52 * TI81XX PRM module offsets
53 */
54#define TI81XX_PRM_DEVICE_MOD 0x0000
55#define TI816X_PRM_ACTIVE_MOD 0x0a00
56#define TI81XX_PRM_DEFAULT_MOD 0x0b00
57#define TI816X_PRM_IVAHD0_MOD 0x0c00
58#define TI816X_PRM_IVAHD1_MOD 0x0d00
59#define TI816X_PRM_IVAHD2_MOD 0x0e00
60#define TI816X_PRM_SGX_MOD 0x0f00
0f0dd089 61#define TI81XX_PRM_ALWON_MOD 0x1800
c3ed359c 62
69d88a00
PW
63/* 24XX register bits shared between CM & PRM registers */
64
65/* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
66#define OMAP2420_EN_MMC_SHIFT 26
2fd0f75c 67#define OMAP2420_EN_MMC_MASK (1 << 26)
69d88a00 68#define OMAP24XX_EN_UART2_SHIFT 22
2fd0f75c 69#define OMAP24XX_EN_UART2_MASK (1 << 22)
69d88a00 70#define OMAP24XX_EN_UART1_SHIFT 21
2fd0f75c 71#define OMAP24XX_EN_UART1_MASK (1 << 21)
69d88a00 72#define OMAP24XX_EN_MCSPI2_SHIFT 18
2fd0f75c 73#define OMAP24XX_EN_MCSPI2_MASK (1 << 18)
69d88a00 74#define OMAP24XX_EN_MCSPI1_SHIFT 17
2fd0f75c 75#define OMAP24XX_EN_MCSPI1_MASK (1 << 17)
69d88a00 76#define OMAP24XX_EN_MCBSP2_SHIFT 16
2fd0f75c 77#define OMAP24XX_EN_MCBSP2_MASK (1 << 16)
69d88a00 78#define OMAP24XX_EN_MCBSP1_SHIFT 15
2fd0f75c 79#define OMAP24XX_EN_MCBSP1_MASK (1 << 15)
69d88a00 80#define OMAP24XX_EN_GPT12_SHIFT 14
2fd0f75c 81#define OMAP24XX_EN_GPT12_MASK (1 << 14)
69d88a00 82#define OMAP24XX_EN_GPT11_SHIFT 13
2fd0f75c 83#define OMAP24XX_EN_GPT11_MASK (1 << 13)
69d88a00 84#define OMAP24XX_EN_GPT10_SHIFT 12
2fd0f75c 85#define OMAP24XX_EN_GPT10_MASK (1 << 12)
69d88a00 86#define OMAP24XX_EN_GPT9_SHIFT 11
2fd0f75c 87#define OMAP24XX_EN_GPT9_MASK (1 << 11)
69d88a00 88#define OMAP24XX_EN_GPT8_SHIFT 10
2fd0f75c 89#define OMAP24XX_EN_GPT8_MASK (1 << 10)
69d88a00 90#define OMAP24XX_EN_GPT7_SHIFT 9
2fd0f75c 91#define OMAP24XX_EN_GPT7_MASK (1 << 9)
69d88a00 92#define OMAP24XX_EN_GPT6_SHIFT 8
2fd0f75c 93#define OMAP24XX_EN_GPT6_MASK (1 << 8)
69d88a00 94#define OMAP24XX_EN_GPT5_SHIFT 7
2fd0f75c 95#define OMAP24XX_EN_GPT5_MASK (1 << 7)
69d88a00 96#define OMAP24XX_EN_GPT4_SHIFT 6
2fd0f75c 97#define OMAP24XX_EN_GPT4_MASK (1 << 6)
69d88a00 98#define OMAP24XX_EN_GPT3_SHIFT 5
2fd0f75c 99#define OMAP24XX_EN_GPT3_MASK (1 << 5)
69d88a00 100#define OMAP24XX_EN_GPT2_SHIFT 4
2fd0f75c 101#define OMAP24XX_EN_GPT2_MASK (1 << 4)
69d88a00 102#define OMAP2420_EN_VLYNQ_SHIFT 3
2fd0f75c 103#define OMAP2420_EN_VLYNQ_MASK (1 << 3)
69d88a00
PW
104
105/* CM_FCLKEN2_CORE, CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */
106#define OMAP2430_EN_GPIO5_SHIFT 10
2fd0f75c 107#define OMAP2430_EN_GPIO5_MASK (1 << 10)
69d88a00 108#define OMAP2430_EN_MCSPI3_SHIFT 9
2fd0f75c 109#define OMAP2430_EN_MCSPI3_MASK (1 << 9)
69d88a00 110#define OMAP2430_EN_MMCHS2_SHIFT 8
2fd0f75c 111#define OMAP2430_EN_MMCHS2_MASK (1 << 8)
69d88a00 112#define OMAP2430_EN_MMCHS1_SHIFT 7
2fd0f75c 113#define OMAP2430_EN_MMCHS1_MASK (1 << 7)
69d88a00 114#define OMAP24XX_EN_UART3_SHIFT 2
2fd0f75c 115#define OMAP24XX_EN_UART3_MASK (1 << 2)
69d88a00 116#define OMAP24XX_EN_USB_SHIFT 0
2fd0f75c 117#define OMAP24XX_EN_USB_MASK (1 << 0)
69d88a00
PW
118
119/* CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */
120#define OMAP2430_EN_MDM_INTC_SHIFT 11
2fd0f75c 121#define OMAP2430_EN_MDM_INTC_MASK (1 << 11)
69d88a00 122#define OMAP2430_EN_USBHS_SHIFT 6
2fd0f75c 123#define OMAP2430_EN_USBHS_MASK (1 << 6)
49484a60
AM
124#define OMAP24XX_EN_GPMC_SHIFT 1
125#define OMAP24XX_EN_GPMC_MASK (1 << 1)
69d88a00
PW
126
127/* CM_IDLEST1_CORE, PM_WKST1_CORE shared bits */
da0747d4
PW
128#define OMAP2420_ST_MMC_SHIFT 26
129#define OMAP2420_ST_MMC_MASK (1 << 26)
130#define OMAP24XX_ST_UART2_SHIFT 22
131#define OMAP24XX_ST_UART2_MASK (1 << 22)
132#define OMAP24XX_ST_UART1_SHIFT 21
133#define OMAP24XX_ST_UART1_MASK (1 << 21)
134#define OMAP24XX_ST_MCSPI2_SHIFT 18
135#define OMAP24XX_ST_MCSPI2_MASK (1 << 18)
136#define OMAP24XX_ST_MCSPI1_SHIFT 17
137#define OMAP24XX_ST_MCSPI1_MASK (1 << 17)
3cb72fa4
C
138#define OMAP24XX_ST_MCBSP2_SHIFT 16
139#define OMAP24XX_ST_MCBSP2_MASK (1 << 16)
140#define OMAP24XX_ST_MCBSP1_SHIFT 15
141#define OMAP24XX_ST_MCBSP1_MASK (1 << 15)
da0747d4
PW
142#define OMAP24XX_ST_GPT12_SHIFT 14
143#define OMAP24XX_ST_GPT12_MASK (1 << 14)
144#define OMAP24XX_ST_GPT11_SHIFT 13
145#define OMAP24XX_ST_GPT11_MASK (1 << 13)
146#define OMAP24XX_ST_GPT10_SHIFT 12
147#define OMAP24XX_ST_GPT10_MASK (1 << 12)
148#define OMAP24XX_ST_GPT9_SHIFT 11
149#define OMAP24XX_ST_GPT9_MASK (1 << 11)
150#define OMAP24XX_ST_GPT8_SHIFT 10
151#define OMAP24XX_ST_GPT8_MASK (1 << 10)
152#define OMAP24XX_ST_GPT7_SHIFT 9
153#define OMAP24XX_ST_GPT7_MASK (1 << 9)
154#define OMAP24XX_ST_GPT6_SHIFT 8
155#define OMAP24XX_ST_GPT6_MASK (1 << 8)
156#define OMAP24XX_ST_GPT5_SHIFT 7
157#define OMAP24XX_ST_GPT5_MASK (1 << 7)
158#define OMAP24XX_ST_GPT4_SHIFT 6
159#define OMAP24XX_ST_GPT4_MASK (1 << 6)
160#define OMAP24XX_ST_GPT3_SHIFT 5
161#define OMAP24XX_ST_GPT3_MASK (1 << 5)
162#define OMAP24XX_ST_GPT2_SHIFT 4
163#define OMAP24XX_ST_GPT2_MASK (1 << 4)
164#define OMAP2420_ST_VLYNQ_SHIFT 3
165#define OMAP2420_ST_VLYNQ_MASK (1 << 3)
69d88a00
PW
166
167/* CM_IDLEST2_CORE, PM_WKST2_CORE shared bits */
da0747d4
PW
168#define OMAP2430_ST_MDM_INTC_SHIFT 11
169#define OMAP2430_ST_MDM_INTC_MASK (1 << 11)
170#define OMAP2430_ST_GPIO5_SHIFT 10
171#define OMAP2430_ST_GPIO5_MASK (1 << 10)
172#define OMAP2430_ST_MCSPI3_SHIFT 9
173#define OMAP2430_ST_MCSPI3_MASK (1 << 9)
174#define OMAP2430_ST_MMCHS2_SHIFT 8
175#define OMAP2430_ST_MMCHS2_MASK (1 << 8)
176#define OMAP2430_ST_MMCHS1_SHIFT 7
177#define OMAP2430_ST_MMCHS1_MASK (1 << 7)
178#define OMAP2430_ST_USBHS_SHIFT 6
179#define OMAP2430_ST_USBHS_MASK (1 << 6)
180#define OMAP24XX_ST_UART3_SHIFT 2
181#define OMAP24XX_ST_UART3_MASK (1 << 2)
182#define OMAP24XX_ST_USB_SHIFT 0
183#define OMAP24XX_ST_USB_MASK (1 << 0)
69d88a00
PW
184
185/* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
186#define OMAP24XX_EN_GPIOS_SHIFT 2
2fd0f75c 187#define OMAP24XX_EN_GPIOS_MASK (1 << 2)
69d88a00 188#define OMAP24XX_EN_GPT1_SHIFT 0
2fd0f75c 189#define OMAP24XX_EN_GPT1_MASK (1 << 0)
69d88a00
PW
190
191/* PM_WKST_WKUP, CM_IDLEST_WKUP shared bits */
c2015dc8
PW
192#define OMAP24XX_ST_GPIOS_SHIFT 2
193#define OMAP24XX_ST_GPIOS_MASK (1 << 2)
444b3df6
VH
194#define OMAP24XX_ST_32KSYNC_SHIFT 1
195#define OMAP24XX_ST_32KSYNC_MASK (1 << 1)
c2015dc8
PW
196#define OMAP24XX_ST_GPT1_SHIFT 0
197#define OMAP24XX_ST_GPT1_MASK (1 << 0)
69d88a00
PW
198
199/* CM_IDLEST_MDM and PM_WKST_MDM shared bits */
c2015dc8
PW
200#define OMAP2430_ST_MDM_SHIFT 0
201#define OMAP2430_ST_MDM_MASK (1 << 0)
69d88a00
PW
202
203
204/* 3430 register bits shared between CM & PRM registers */
205
206/* CM_REVISION, PRM_REVISION shared bits */
207#define OMAP3430_REV_SHIFT 0
208#define OMAP3430_REV_MASK (0xff << 0)
209
210/* CM_SYSCONFIG, PRM_SYSCONFIG shared bits */
2fd0f75c 211#define OMAP3430_AUTOIDLE_MASK (1 << 0)
69d88a00
PW
212
213/* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
b163605e
PW
214#define OMAP3430_EN_MMC3_MASK (1 << 30)
215#define OMAP3430_EN_MMC3_SHIFT 30
2fd0f75c 216#define OMAP3430_EN_MMC2_MASK (1 << 25)
69d88a00 217#define OMAP3430_EN_MMC2_SHIFT 25
2fd0f75c 218#define OMAP3430_EN_MMC1_MASK (1 << 24)
69d88a00 219#define OMAP3430_EN_MMC1_SHIFT 24
bf765237
PW
220#define AM35XX_EN_UART4_MASK (1 << 23)
221#define AM35XX_EN_UART4_SHIFT 23
2fd0f75c 222#define OMAP3430_EN_MCSPI4_MASK (1 << 21)
69d88a00 223#define OMAP3430_EN_MCSPI4_SHIFT 21
2fd0f75c 224#define OMAP3430_EN_MCSPI3_MASK (1 << 20)
69d88a00 225#define OMAP3430_EN_MCSPI3_SHIFT 20
2fd0f75c 226#define OMAP3430_EN_MCSPI2_MASK (1 << 19)
69d88a00 227#define OMAP3430_EN_MCSPI2_SHIFT 19
2fd0f75c 228#define OMAP3430_EN_MCSPI1_MASK (1 << 18)
69d88a00 229#define OMAP3430_EN_MCSPI1_SHIFT 18
2fd0f75c 230#define OMAP3430_EN_I2C3_MASK (1 << 17)
69d88a00 231#define OMAP3430_EN_I2C3_SHIFT 17
2fd0f75c 232#define OMAP3430_EN_I2C2_MASK (1 << 16)
69d88a00 233#define OMAP3430_EN_I2C2_SHIFT 16
2fd0f75c 234#define OMAP3430_EN_I2C1_MASK (1 << 15)
69d88a00 235#define OMAP3430_EN_I2C1_SHIFT 15
2fd0f75c 236#define OMAP3430_EN_UART2_MASK (1 << 14)
69d88a00 237#define OMAP3430_EN_UART2_SHIFT 14
2fd0f75c 238#define OMAP3430_EN_UART1_MASK (1 << 13)
69d88a00 239#define OMAP3430_EN_UART1_SHIFT 13
2fd0f75c 240#define OMAP3430_EN_GPT11_MASK (1 << 12)
69d88a00 241#define OMAP3430_EN_GPT11_SHIFT 12
2fd0f75c 242#define OMAP3430_EN_GPT10_MASK (1 << 11)
69d88a00 243#define OMAP3430_EN_GPT10_SHIFT 11
2fd0f75c 244#define OMAP3430_EN_MCBSP5_MASK (1 << 10)
69d88a00 245#define OMAP3430_EN_MCBSP5_SHIFT 10
2fd0f75c 246#define OMAP3430_EN_MCBSP1_MASK (1 << 9)
69d88a00 247#define OMAP3430_EN_MCBSP1_SHIFT 9
2fd0f75c 248#define OMAP3430_EN_FSHOSTUSB_MASK (1 << 5)
69d88a00 249#define OMAP3430_EN_FSHOSTUSB_SHIFT 5
2fd0f75c 250#define OMAP3430_EN_D2D_MASK (1 << 3)
69d88a00
PW
251#define OMAP3430_EN_D2D_SHIFT 3
252
253/* CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
2fd0f75c
PW
254#define OMAP3430_EN_HSOTGUSB_MASK (1 << 4)
255#define OMAP3430_EN_HSOTGUSB_SHIFT 4
69d88a00
PW
256
257/* PM_WKST1_CORE, CM_IDLEST1_CORE shared bits */
b163605e
PW
258#define OMAP3430_ST_MMC3_SHIFT 30
259#define OMAP3430_ST_MMC3_MASK (1 << 30)
da0747d4
PW
260#define OMAP3430_ST_MMC2_SHIFT 25
261#define OMAP3430_ST_MMC2_MASK (1 << 25)
262#define OMAP3430_ST_MMC1_SHIFT 24
263#define OMAP3430_ST_MMC1_MASK (1 << 24)
264#define OMAP3430_ST_MCSPI4_SHIFT 21
265#define OMAP3430_ST_MCSPI4_MASK (1 << 21)
266#define OMAP3430_ST_MCSPI3_SHIFT 20
267#define OMAP3430_ST_MCSPI3_MASK (1 << 20)
268#define OMAP3430_ST_MCSPI2_SHIFT 19
269#define OMAP3430_ST_MCSPI2_MASK (1 << 19)
270#define OMAP3430_ST_MCSPI1_SHIFT 18
271#define OMAP3430_ST_MCSPI1_MASK (1 << 18)
272#define OMAP3430_ST_I2C3_SHIFT 17
273#define OMAP3430_ST_I2C3_MASK (1 << 17)
274#define OMAP3430_ST_I2C2_SHIFT 16
275#define OMAP3430_ST_I2C2_MASK (1 << 16)
276#define OMAP3430_ST_I2C1_SHIFT 15
277#define OMAP3430_ST_I2C1_MASK (1 << 15)
278#define OMAP3430_ST_UART2_SHIFT 14
279#define OMAP3430_ST_UART2_MASK (1 << 14)
280#define OMAP3430_ST_UART1_SHIFT 13
281#define OMAP3430_ST_UART1_MASK (1 << 13)
282#define OMAP3430_ST_GPT11_SHIFT 12
283#define OMAP3430_ST_GPT11_MASK (1 << 12)
284#define OMAP3430_ST_GPT10_SHIFT 11
285#define OMAP3430_ST_GPT10_MASK (1 << 11)
286#define OMAP3430_ST_MCBSP5_SHIFT 10
287#define OMAP3430_ST_MCBSP5_MASK (1 << 10)
288#define OMAP3430_ST_MCBSP1_SHIFT 9
289#define OMAP3430_ST_MCBSP1_MASK (1 << 9)
290#define OMAP3430ES1_ST_FSHOSTUSB_SHIFT 5
291#define OMAP3430ES1_ST_FSHOSTUSB_MASK (1 << 5)
292#define OMAP3430ES1_ST_HSOTGUSB_SHIFT 4
293#define OMAP3430ES1_ST_HSOTGUSB_MASK (1 << 4)
294#define OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT 5
295#define OMAP3430ES2_ST_HSOTGUSB_IDLE_MASK (1 << 5)
296#define OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT 4
297#define OMAP3430ES2_ST_HSOTGUSB_STDBY_MASK (1 << 4)
298#define OMAP3430_ST_D2D_SHIFT 3
299#define OMAP3430_ST_D2D_MASK (1 << 3)
69d88a00
PW
300
301/* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
2fd0f75c 302#define OMAP3430_EN_GPIO1_MASK (1 << 3)
69d88a00 303#define OMAP3430_EN_GPIO1_SHIFT 3
2fd0f75c 304#define OMAP3430_EN_GPT12_MASK (1 << 1)
8bd22949 305#define OMAP3430_EN_GPT12_SHIFT 1
2fd0f75c 306#define OMAP3430_EN_GPT1_MASK (1 << 0)
69d88a00
PW
307#define OMAP3430_EN_GPT1_SHIFT 0
308
309/* CM_FCLKEN_WKUP, PM_WKEN_WKUP shared bits */
2fd0f75c 310#define OMAP3430_EN_SR2_MASK (1 << 7)
69d88a00 311#define OMAP3430_EN_SR2_SHIFT 7
2fd0f75c 312#define OMAP3430_EN_SR1_MASK (1 << 6)
69d88a00
PW
313#define OMAP3430_EN_SR1_SHIFT 6
314
315/* CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
2fd0f75c 316#define OMAP3430_EN_GPT12_MASK (1 << 1)
69d88a00
PW
317#define OMAP3430_EN_GPT12_SHIFT 1
318
319/* CM_IDLEST_WKUP, PM_WKST_WKUP shared bits */
da0747d4
PW
320#define OMAP3430_ST_SR2_SHIFT 7
321#define OMAP3430_ST_SR2_MASK (1 << 7)
322#define OMAP3430_ST_SR1_SHIFT 6
323#define OMAP3430_ST_SR1_MASK (1 << 6)
324#define OMAP3430_ST_GPIO1_SHIFT 3
325#define OMAP3430_ST_GPIO1_MASK (1 << 3)
444b3df6
VH
326#define OMAP3430_ST_32KSYNC_SHIFT 2
327#define OMAP3430_ST_32KSYNC_MASK (1 << 2)
da0747d4
PW
328#define OMAP3430_ST_GPT12_SHIFT 1
329#define OMAP3430_ST_GPT12_MASK (1 << 1)
330#define OMAP3430_ST_GPT1_SHIFT 0
331#define OMAP3430_ST_GPT1_MASK (1 << 0)
69d88a00
PW
332
333/*
334 * CM_SLEEPDEP_GFX, CM_SLEEPDEP_DSS, CM_SLEEPDEP_CAM,
335 * CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_GFX,
336 * PM_WKDEP_DSS, PM_WKDEP_CAM, PM_WKDEP_PER, PM_WKDEP_NEON shared bits
337 */
2fd0f75c 338#define OMAP3430_EN_MPU_MASK (1 << 1)
69d88a00
PW
339#define OMAP3430_EN_MPU_SHIFT 1
340
341/* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER shared bits */
046465b7
KH
342
343#define OMAP3630_EN_UART4_MASK (1 << 18)
344#define OMAP3630_EN_UART4_SHIFT 18
2fd0f75c 345#define OMAP3430_EN_GPIO6_MASK (1 << 17)
69d88a00 346#define OMAP3430_EN_GPIO6_SHIFT 17
2fd0f75c 347#define OMAP3430_EN_GPIO5_MASK (1 << 16)
69d88a00 348#define OMAP3430_EN_GPIO5_SHIFT 16
2fd0f75c 349#define OMAP3430_EN_GPIO4_MASK (1 << 15)
69d88a00 350#define OMAP3430_EN_GPIO4_SHIFT 15
2fd0f75c 351#define OMAP3430_EN_GPIO3_MASK (1 << 14)
69d88a00 352#define OMAP3430_EN_GPIO3_SHIFT 14
2fd0f75c 353#define OMAP3430_EN_GPIO2_MASK (1 << 13)
69d88a00 354#define OMAP3430_EN_GPIO2_SHIFT 13
2fd0f75c 355#define OMAP3430_EN_UART3_MASK (1 << 11)
69d88a00 356#define OMAP3430_EN_UART3_SHIFT 11
2fd0f75c 357#define OMAP3430_EN_GPT9_MASK (1 << 10)
69d88a00 358#define OMAP3430_EN_GPT9_SHIFT 10
2fd0f75c 359#define OMAP3430_EN_GPT8_MASK (1 << 9)
69d88a00 360#define OMAP3430_EN_GPT8_SHIFT 9
2fd0f75c 361#define OMAP3430_EN_GPT7_MASK (1 << 8)
69d88a00 362#define OMAP3430_EN_GPT7_SHIFT 8
2fd0f75c 363#define OMAP3430_EN_GPT6_MASK (1 << 7)
69d88a00 364#define OMAP3430_EN_GPT6_SHIFT 7
2fd0f75c 365#define OMAP3430_EN_GPT5_MASK (1 << 6)
69d88a00 366#define OMAP3430_EN_GPT5_SHIFT 6
2fd0f75c 367#define OMAP3430_EN_GPT4_MASK (1 << 5)
69d88a00 368#define OMAP3430_EN_GPT4_SHIFT 5
2fd0f75c 369#define OMAP3430_EN_GPT3_MASK (1 << 4)
69d88a00 370#define OMAP3430_EN_GPT3_SHIFT 4
2fd0f75c 371#define OMAP3430_EN_GPT2_MASK (1 << 3)
69d88a00
PW
372#define OMAP3430_EN_GPT2_SHIFT 3
373
374/* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER, PM_WKST_PER shared bits */
375/* XXX Possible TI documentation bug: should the PM_WKST_PER EN_* bits
376 * be ST_* bits instead? */
2fd0f75c 377#define OMAP3430_EN_MCBSP4_MASK (1 << 2)
69d88a00 378#define OMAP3430_EN_MCBSP4_SHIFT 2
2fd0f75c 379#define OMAP3430_EN_MCBSP3_MASK (1 << 1)
69d88a00 380#define OMAP3430_EN_MCBSP3_SHIFT 1
2fd0f75c 381#define OMAP3430_EN_MCBSP2_MASK (1 << 0)
69d88a00
PW
382#define OMAP3430_EN_MCBSP2_SHIFT 0
383
384/* CM_IDLEST_PER, PM_WKST_PER shared bits */
e5863689
G
385#define OMAP3630_ST_UART4_SHIFT 18
386#define OMAP3630_ST_UART4_MASK (1 << 18)
da0747d4
PW
387#define OMAP3430_ST_GPIO6_SHIFT 17
388#define OMAP3430_ST_GPIO6_MASK (1 << 17)
389#define OMAP3430_ST_GPIO5_SHIFT 16
390#define OMAP3430_ST_GPIO5_MASK (1 << 16)
391#define OMAP3430_ST_GPIO4_SHIFT 15
392#define OMAP3430_ST_GPIO4_MASK (1 << 15)
393#define OMAP3430_ST_GPIO3_SHIFT 14
394#define OMAP3430_ST_GPIO3_MASK (1 << 14)
395#define OMAP3430_ST_GPIO2_SHIFT 13
396#define OMAP3430_ST_GPIO2_MASK (1 << 13)
397#define OMAP3430_ST_UART3_SHIFT 11
398#define OMAP3430_ST_UART3_MASK (1 << 11)
399#define OMAP3430_ST_GPT9_SHIFT 10
400#define OMAP3430_ST_GPT9_MASK (1 << 10)
401#define OMAP3430_ST_GPT8_SHIFT 9
402#define OMAP3430_ST_GPT8_MASK (1 << 9)
403#define OMAP3430_ST_GPT7_SHIFT 8
404#define OMAP3430_ST_GPT7_MASK (1 << 8)
405#define OMAP3430_ST_GPT6_SHIFT 7
406#define OMAP3430_ST_GPT6_MASK (1 << 7)
407#define OMAP3430_ST_GPT5_SHIFT 6
408#define OMAP3430_ST_GPT5_MASK (1 << 6)
409#define OMAP3430_ST_GPT4_SHIFT 5
410#define OMAP3430_ST_GPT4_MASK (1 << 5)
411#define OMAP3430_ST_GPT3_SHIFT 4
412#define OMAP3430_ST_GPT3_MASK (1 << 4)
413#define OMAP3430_ST_GPT2_SHIFT 3
414#define OMAP3430_ST_GPT2_MASK (1 << 3)
69d88a00
PW
415
416/* CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_MPU, PM_WKDEP_PER shared bits */
ecb24aa1
PW
417#define OMAP3430_EN_CORE_SHIFT 0
418#define OMAP3430_EN_CORE_MASK (1 << 0)
69d88a00 419
d198b514 420
d198b514 421
09659fa7
VB
422/*
423 * Maximum time(us) it takes to output the signal WUCLKOUT of the last
424 * pad of the I/O ring after asserting WUCLKIN high. Tero measured
425 * the actual time at 7 to 8 microseconds on OMAP3 and 2 to 4
426 * microseconds on OMAP4, so this timeout may be too high.
427 */
428#define MAX_IOPAD_LATCH_TIME 100
59fb659b 429# ifndef __ASSEMBLER__
0a84a91c 430
4794208c
TK
431#include <linux/delay.h>
432
250e27ee
TK
433/**
434 * omap_test_timeout - busy-loop, testing a condition
435 * @cond: condition to test until it evaluates to true
436 * @timeout: maximum number of microseconds in the timeout
437 * @index: loop index (integer)
438 *
439 * Loop waiting for @cond to become true or until at least @timeout
440 * microseconds have passed. To use, define some integer @index in the
441 * calling code. After running, if @index == @timeout, then the loop has
442 * timed out.
443 */
444#define omap_test_timeout(cond, timeout, index) \
445({ \
446 for (index = 0; index < timeout; index++) { \
447 if (cond) \
448 break; \
449 udelay(1); \
450 } \
451})
452
0a84a91c
TK
453/**
454 * struct omap_prcm_irq - describes a PRCM interrupt bit
455 * @name: a short name describing the interrupt type, e.g. "wkup" or "io"
456 * @offset: the bit shift of the interrupt inside the IRQ{ENABLE,STATUS} regs
457 * @priority: should this interrupt be handled before @priority=false IRQs?
458 *
459 * Describes interrupt bits inside the PRM_IRQ{ENABLE,STATUS}_MPU* registers.
460 * On systems with multiple PRM MPU IRQ registers, the bitfields read from
461 * the registers are concatenated, so @offset could be > 31 on these systems -
462 * see omap_prm_irq_handler() for more details. I/O ring interrupts should
463 * have @priority set to true.
464 */
465struct omap_prcm_irq {
466 const char *name;
467 unsigned int offset;
468 bool priority;
469};
470
471/**
472 * struct omap_prcm_irq_setup - PRCM interrupt controller details
473 * @ack: PRM register offset for the first PRM_IRQSTATUS_MPU register
474 * @mask: PRM register offset for the first PRM_IRQENABLE_MPU register
475 * @nr_regs: number of PRM_IRQ{STATUS,ENABLE}_MPU* registers
476 * @nr_irqs: number of entries in the @irqs array
477 * @irqs: ptr to an array of PRCM interrupt bits (see @nr_irqs)
478 * @irq: MPU IRQ asserted when a PRCM interrupt arrives
479 * @read_pending_irqs: fn ptr to determine if any PRCM IRQs are pending
480 * @ocp_barrier: fn ptr to force buffered PRM writes to complete
91285b6f
TK
481 * @save_and_clear_irqen: fn ptr to save and clear IRQENABLE regs
482 * @restore_irqen: fn ptr to save and clear IRQENABLE regs
81243651 483 * @reconfigure_io_chain: fn ptr to reconfigure IO chain
91285b6f 484 * @saved_mask: IRQENABLE regs are saved here during suspend
0a84a91c
TK
485 * @priority_mask: 1 bit per IRQ, set to 1 if omap_prcm_irq.priority = true
486 * @base_irq: base dynamic IRQ number, returned from irq_alloc_descs() in init
91285b6f
TK
487 * @suspended: set to true after Linux suspend code has called our ->prepare()
488 * @suspend_save_flag: set to true after IRQ masks have been saved and disabled
0a84a91c 489 *
91285b6f
TK
490 * @saved_mask, @priority_mask, @base_irq, @suspended, and
491 * @suspend_save_flag are populated dynamically, and are not to be
0a84a91c
TK
492 * specified in static initializers.
493 */
494struct omap_prcm_irq_setup {
495 u16 ack;
496 u16 mask;
497 u8 nr_regs;
498 u8 nr_irqs;
499 const struct omap_prcm_irq *irqs;
500 int irq;
0fb22a8f 501 unsigned int (*xlate_irq)(unsigned int);
0a84a91c
TK
502 void (*read_pending_irqs)(unsigned long *events);
503 void (*ocp_barrier)(void);
91285b6f
TK
504 void (*save_and_clear_irqen)(u32 *saved_mask);
505 void (*restore_irqen)(u32 *saved_mask);
81243651 506 void (*reconfigure_io_chain)(void);
91285b6f 507 u32 *saved_mask;
0a84a91c
TK
508 u32 *priority_mask;
509 int base_irq;
91285b6f
TK
510 bool suspended;
511 bool suspend_save_flag;
0a84a91c
TK
512};
513
514/* OMAP_PRCM_IRQ: convenience macro for creating struct omap_prcm_irq records */
515#define OMAP_PRCM_IRQ(_name, _offset, _priority) { \
516 .name = _name, \
517 .offset = _offset, \
518 .priority = _priority \
519 }
520
3a3e1c88
TK
521/**
522 * struct omap_prcm_init_data - PRCM driver init data
523 * @index: clock memory mapping index to be used
5970ca2d
TK
524 * @mem: IO mem pointer for this module
525 * @offset: module base address offset from the IO base
526 * @flags: PRCM module init flags
ab7b2ffc
TK
527 * @init: low level PRCM init function for this module
528 * @np: device node for this PRCM module
3a3e1c88
TK
529 */
530struct omap_prcm_init_data {
531 int index;
5970ca2d
TK
532 void __iomem *mem;
533 s16 offset;
534 u16 flags;
ab7b2ffc
TK
535 int (*init)(const struct omap_prcm_init_data *data);
536 struct device_node *np;
3a3e1c88
TK
537};
538
0a84a91c
TK
539extern void omap_prcm_irq_cleanup(void);
540extern int omap_prcm_register_chain_handler(
541 struct omap_prcm_irq_setup *irq_setup);
542extern int omap_prcm_event_to_irq(const char *event);
91285b6f
TK
543extern void omap_prcm_irq_prepare(void);
544extern void omap_prcm_irq_complete(void);
0a84a91c 545
59fb659b
PW
546# endif
547
69d88a00
PW
548#endif
549