OMAP: PM debugfs removing OMAP3 hardcodings.
[linux-2.6-block.git] / arch / arm / mach-omap2 / pm34xx.c
CommitLineData
8bd22949
KH
1/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
2f5939c3
RN
8 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
8bd22949
KH
11 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
c40552bc 28#include <linux/clk.h>
dccaad89 29#include <linux/delay.h>
5a0e3ad6 30#include <linux/slab.h>
8bd22949 31
ce491cf8
TL
32#include <plat/sram.h>
33#include <plat/clockdomain.h>
34#include <plat/powerdomain.h>
35#include <plat/control.h>
36#include <plat/serial.h>
61255ab9 37#include <plat/sdrc.h>
2f5939c3
RN
38#include <plat/prcm.h>
39#include <plat/gpmc.h>
f2d11858 40#include <plat/dma.h>
d7814e4d 41#include <plat/dmtimer.h>
8bd22949 42
57f277b0
RN
43#include <asm/tlbflush.h>
44
8bd22949
KH
45#include "cm.h"
46#include "cm-regbits-34xx.h"
47#include "prm-regbits-34xx.h"
48
49#include "prm.h"
50#include "pm.h"
13a6fe0f
TK
51#include "sdrc.h"
52
2f5939c3
RN
53/* Scratchpad offsets */
54#define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
55#define OMAP343X_TABLE_VALUE_OFFSET 0x30
56#define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
57
8bd22949
KH
58struct power_state {
59 struct powerdomain *pwrdm;
60 u32 next_state;
10f90ed2 61#ifdef CONFIG_SUSPEND
8bd22949 62 u32 saved_state;
10f90ed2 63#endif
8bd22949
KH
64 struct list_head node;
65};
66
67static LIST_HEAD(pwrst_list);
68
69static void (*_omap_sram_idle)(u32 *addr, int save_state);
70
27d59a4a
TK
71static int (*_omap_save_secure_sram)(u32 *addr);
72
fa3c2a4f
RN
73static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
74static struct powerdomain *core_pwrdm, *per_pwrdm;
c16c3f67 75static struct powerdomain *cam_pwrdm;
fa3c2a4f 76
2f5939c3
RN
77static inline void omap3_per_save_context(void)
78{
79 omap_gpio_save_context();
80}
81
82static inline void omap3_per_restore_context(void)
83{
84 omap_gpio_restore_context();
85}
86
3a7ec26b
KJ
87static void omap3_enable_io_chain(void)
88{
89 int timeout = 0;
90
91 if (omap_rev() >= OMAP3430_REV_ES3_1) {
2bc4ef71
PW
92 prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
93 PM_WKEN);
3a7ec26b
KJ
94 /* Do a readback to assure write has been done */
95 prm_read_mod_reg(WKUP_MOD, PM_WKEN);
96
0b96a3a3 97 while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
2bc4ef71 98 OMAP3430_ST_IO_CHAIN_MASK)) {
3a7ec26b
KJ
99 timeout++;
100 if (timeout > 1000) {
101 printk(KERN_ERR "Wake up daisy chain "
102 "activation failed.\n");
103 return;
104 }
2bc4ef71 105 prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
0b96a3a3 106 WKUP_MOD, PM_WKEN);
3a7ec26b
KJ
107 }
108 }
109}
110
111static void omap3_disable_io_chain(void)
112{
113 if (omap_rev() >= OMAP3430_REV_ES3_1)
2bc4ef71
PW
114 prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
115 PM_WKEN);
3a7ec26b
KJ
116}
117
2f5939c3
RN
118static void omap3_core_save_context(void)
119{
120 u32 control_padconf_off;
121
122 /* Save the padconf registers */
123 control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
124 control_padconf_off |= START_PADCONF_SAVE;
125 omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
126 /* wait for the save to complete */
1b6e821f
RK
127 while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
128 & PADCONF_SAVE_DONE))
dccaad89
TK
129 udelay(1);
130
131 /*
132 * Force write last pad into memory, as this can fail in some
133 * cases according to erratas 1.157, 1.185
134 */
135 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
136 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
137
2f5939c3
RN
138 /* Save the Interrupt controller context */
139 omap_intc_save_context();
140 /* Save the GPMC context */
141 omap3_gpmc_save_context();
142 /* Save the system control module context, padconf already save above*/
143 omap3_control_save_context();
f2d11858 144 omap_dma_global_context_save();
2f5939c3
RN
145}
146
147static void omap3_core_restore_context(void)
148{
149 /* Restore the control module context, padconf restored by h/w */
150 omap3_control_restore_context();
151 /* Restore the GPMC context */
152 omap3_gpmc_restore_context();
153 /* Restore the interrupt controller context */
154 omap_intc_restore_context();
f2d11858 155 omap_dma_global_context_restore();
2f5939c3
RN
156}
157
9d97140b
TK
158/*
159 * FIXME: This function should be called before entering off-mode after
160 * OMAP3 secure services have been accessed. Currently it is only called
161 * once during boot sequence, but this works as we are not using secure
162 * services.
163 */
27d59a4a
TK
164static void omap3_save_secure_ram_context(u32 target_mpu_state)
165{
166 u32 ret;
167
168 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
27d59a4a
TK
169 /*
170 * MPU next state must be set to POWER_ON temporarily,
171 * otherwise the WFI executed inside the ROM code
172 * will hang the system.
173 */
174 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
175 ret = _omap_save_secure_sram((u32 *)
176 __pa(omap3_secure_ram_storage));
177 pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
178 /* Following is for error tracking, it should not happen */
179 if (ret) {
180 printk(KERN_ERR "save_secure_sram() returns %08x\n",
181 ret);
182 while (1)
183 ;
184 }
185 }
186}
187
77da2d91
JH
188/*
189 * PRCM Interrupt Handler Helper Function
190 *
191 * The purpose of this function is to clear any wake-up events latched
192 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
193 * may occur whilst attempting to clear a PM_WKST_x register and thus
194 * set another bit in this register. A while loop is used to ensure
195 * that any peripheral wake-up events occurring while attempting to
196 * clear the PM_WKST_x are detected and cleared.
197 */
8cb0ac99 198static int prcm_clear_mod_irqs(s16 module, u8 regs)
8bd22949 199{
71a80775 200 u32 wkst, fclk, iclk, clken;
77da2d91
JH
201 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
202 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
203 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
5d805978
PW
204 u16 grpsel_off = (regs == 3) ?
205 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
8cb0ac99 206 int c = 0;
8bd22949 207
77da2d91 208 wkst = prm_read_mod_reg(module, wkst_off);
5d805978 209 wkst &= prm_read_mod_reg(module, grpsel_off);
8bd22949 210 if (wkst) {
77da2d91
JH
211 iclk = cm_read_mod_reg(module, iclk_off);
212 fclk = cm_read_mod_reg(module, fclk_off);
213 while (wkst) {
71a80775
VP
214 clken = wkst;
215 cm_set_mod_reg_bits(clken, module, iclk_off);
216 /*
217 * For USBHOST, we don't know whether HOST1 or
218 * HOST2 woke us up, so enable both f-clocks
219 */
220 if (module == OMAP3430ES2_USBHOST_MOD)
221 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
222 cm_set_mod_reg_bits(clken, module, fclk_off);
77da2d91
JH
223 prm_write_mod_reg(wkst, module, wkst_off);
224 wkst = prm_read_mod_reg(module, wkst_off);
8cb0ac99 225 c++;
77da2d91
JH
226 }
227 cm_write_mod_reg(iclk, module, iclk_off);
228 cm_write_mod_reg(fclk, module, fclk_off);
8bd22949 229 }
8cb0ac99
PW
230
231 return c;
232}
233
234static int _prcm_int_handle_wakeup(void)
235{
236 int c;
237
238 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
239 c += prcm_clear_mod_irqs(CORE_MOD, 1);
240 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
241 if (omap_rev() > OMAP3430_REV_ES1_0) {
242 c += prcm_clear_mod_irqs(CORE_MOD, 3);
243 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
244 }
245
246 return c;
77da2d91 247}
8bd22949 248
77da2d91
JH
249/*
250 * PRCM Interrupt Handler
251 *
252 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
253 * interrupts from the PRCM for the MPU. These bits must be cleared in
254 * order to clear the PRCM interrupt. The PRCM interrupt handler is
255 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
256 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
257 * register indicates that a wake-up event is pending for the MPU and
258 * this bit can only be cleared if the all the wake-up events latched
259 * in the various PM_WKST_x registers have been cleared. The interrupt
260 * handler is implemented using a do-while loop so that if a wake-up
261 * event occurred during the processing of the prcm interrupt handler
262 * (setting a bit in the corresponding PM_WKST_x register and thus
263 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
264 * this would be handled.
265 */
266static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
267{
d6290a3e 268 u32 irqenable_mpu, irqstatus_mpu;
8cb0ac99 269 int c = 0;
77da2d91 270
d6290a3e
KH
271 irqenable_mpu = prm_read_mod_reg(OCP_MOD,
272 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
273 irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
274 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
275 irqstatus_mpu &= irqenable_mpu;
8cb0ac99 276
d6290a3e 277 do {
2bc4ef71
PW
278 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
279 OMAP3430_IO_ST_MASK)) {
8cb0ac99
PW
280 c = _prcm_int_handle_wakeup();
281
282 /*
283 * Is the MPU PRCM interrupt handler racing with the
284 * IVA2 PRCM interrupt handler ?
285 */
286 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
287 "but no wakeup sources are marked\n");
288 } else {
289 /* XXX we need to expand our PRCM interrupt handler */
290 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
291 "no code to handle it (%08x)\n", irqstatus_mpu);
292 }
293
77da2d91
JH
294 prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
295 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
8bd22949 296
d6290a3e
KH
297 irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
298 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
299 irqstatus_mpu &= irqenable_mpu;
300
301 } while (irqstatus_mpu);
8bd22949
KH
302
303 return IRQ_HANDLED;
304}
305
57f277b0
RN
306static void restore_control_register(u32 val)
307{
308 __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
309}
310
311/* Function to restore the table entry that was modified for enabling MMU */
312static void restore_table_entry(void)
313{
314 u32 *scratchpad_address;
315 u32 previous_value, control_reg_value;
316 u32 *address;
317
318 scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
319
320 /* Get address of entry that was modified */
321 address = (u32 *)__raw_readl(scratchpad_address +
322 OMAP343X_TABLE_ADDRESS_OFFSET);
323 /* Get the previous value which needs to be restored */
324 previous_value = __raw_readl(scratchpad_address +
325 OMAP343X_TABLE_VALUE_OFFSET);
326 address = __va(address);
327 *address = previous_value;
328 flush_tlb_all();
329 control_reg_value = __raw_readl(scratchpad_address
330 + OMAP343X_CONTROL_REG_VALUE_OFFSET);
331 /* This will enable caches and prediction */
332 restore_control_register(control_reg_value);
333}
334
99e6a4d2 335void omap_sram_idle(void)
8bd22949
KH
336{
337 /* Variable to tell what needs to be saved and restored
338 * in omap_sram_idle*/
339 /* save_state = 0 => Nothing to save and restored */
340 /* save_state = 1 => Only L1 and logic lost */
341 /* save_state = 2 => Only L2 lost */
342 /* save_state = 3 => L1, L2 and logic lost */
fa3c2a4f
RN
343 int save_state = 0;
344 int mpu_next_state = PWRDM_POWER_ON;
345 int per_next_state = PWRDM_POWER_ON;
346 int core_next_state = PWRDM_POWER_ON;
2f5939c3 347 int core_prev_state, per_prev_state;
13a6fe0f 348 u32 sdrc_pwr = 0;
ecf157d0 349 int per_state_modified = 0;
8bd22949
KH
350
351 if (!_omap_sram_idle)
352 return;
353
fa3c2a4f
RN
354 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
355 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
356 pwrdm_clear_all_prev_pwrst(core_pwrdm);
357 pwrdm_clear_all_prev_pwrst(per_pwrdm);
358
8bd22949
KH
359 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
360 switch (mpu_next_state) {
fa3c2a4f 361 case PWRDM_POWER_ON:
8bd22949
KH
362 case PWRDM_POWER_RET:
363 /* No need to save context */
364 save_state = 0;
365 break;
61255ab9
RN
366 case PWRDM_POWER_OFF:
367 save_state = 3;
368 break;
8bd22949
KH
369 default:
370 /* Invalid state */
371 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
372 return;
373 }
fe617af7
PDS
374 pwrdm_pre_transition();
375
fa3c2a4f
RN
376 /* NEON control */
377 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
7139178e 378 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
fa3c2a4f 379
40742fa8 380 /* Enable IO-PAD and IO-CHAIN wakeups */
658ce97e 381 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
ecf157d0 382 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
d5c47d7e
KH
383 if (omap3_has_io_wakeup() &&
384 (per_next_state < PWRDM_POWER_ON ||
385 core_next_state < PWRDM_POWER_ON)) {
2bc4ef71 386 prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
40742fa8
MC
387 omap3_enable_io_chain();
388 }
389
390 /* PER */
658ce97e 391 if (per_next_state < PWRDM_POWER_ON) {
658ce97e 392 omap_uart_prepare_idle(2);
43ffcd9a 393 omap2_gpio_prepare_for_idle(per_next_state);
ecf157d0
TK
394 if (per_next_state == PWRDM_POWER_OFF) {
395 if (core_next_state == PWRDM_POWER_ON) {
396 per_next_state = PWRDM_POWER_RET;
397 pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
398 per_state_modified = 1;
43ffcd9a 399 } else
ecf157d0
TK
400 omap3_per_save_context();
401 }
658ce97e
KH
402 }
403
c16c3f67
TK
404 if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
405 omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
406
658ce97e 407 /* CORE */
fa3c2a4f 408 if (core_next_state < PWRDM_POWER_ON) {
fa3c2a4f
RN
409 omap_uart_prepare_idle(0);
410 omap_uart_prepare_idle(1);
2f5939c3
RN
411 if (core_next_state == PWRDM_POWER_OFF) {
412 omap3_core_save_context();
413 omap3_prcm_save_context();
414 }
fa3c2a4f 415 }
40742fa8 416
f18cc2ff 417 omap3_intc_prepare_idle();
8bd22949 418
13a6fe0f 419 /*
f265dc4c
RN
420 * On EMU/HS devices ROM code restores a SRDC value
421 * from scratchpad which has automatic self refresh on timeout
422 * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
423 * Hence store/restore the SDRC_POWER register here.
424 */
13a6fe0f
TK
425 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
426 omap_type() != OMAP2_DEVICE_TYPE_GP &&
f265dc4c 427 core_next_state == PWRDM_POWER_OFF)
13a6fe0f 428 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
13a6fe0f 429
61255ab9
RN
430 /*
431 * omap3_arm_context is the location where ARM registers
432 * get saved. The restore path then reads from this
433 * location and restores them back.
434 */
435 _omap_sram_idle(omap3_arm_context, save_state);
8bd22949
KH
436 cpu_init();
437
f265dc4c 438 /* Restore normal SDRC POWER settings */
13a6fe0f
TK
439 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
440 omap_type() != OMAP2_DEVICE_TYPE_GP &&
441 core_next_state == PWRDM_POWER_OFF)
442 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
443
57f277b0
RN
444 /* Restore table entry modified during MMU restoration */
445 if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
446 restore_table_entry();
447
658ce97e 448 /* CORE */
fa3c2a4f 449 if (core_next_state < PWRDM_POWER_ON) {
2f5939c3
RN
450 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
451 if (core_prev_state == PWRDM_POWER_OFF) {
452 omap3_core_restore_context();
453 omap3_prcm_restore_context();
454 omap3_sram_restore_context();
8a917d2f 455 omap2_sms_restore_context();
2f5939c3 456 }
658ce97e
KH
457 omap_uart_resume_idle(0);
458 omap_uart_resume_idle(1);
459 if (core_next_state == PWRDM_POWER_OFF)
2bc4ef71 460 prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
658ce97e
KH
461 OMAP3430_GR_MOD,
462 OMAP3_PRM_VOLTCTRL_OFFSET);
463 }
f18cc2ff 464 omap3_intc_resume_idle();
658ce97e
KH
465
466 /* PER */
467 if (per_next_state < PWRDM_POWER_ON) {
468 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
43ffcd9a
KH
469 omap2_gpio_resume_after_idle();
470 if (per_prev_state == PWRDM_POWER_OFF)
658ce97e 471 omap3_per_restore_context();
ecf157d0
TK
472 omap_uart_resume_idle(2);
473 if (per_state_modified)
474 pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
fa3c2a4f 475 }
fe617af7 476
3a7ec26b 477 /* Disable IO-PAD and IO-CHAIN wakeup */
58a5559e
KH
478 if (omap3_has_io_wakeup() &&
479 (per_next_state < PWRDM_POWER_ON ||
480 core_next_state < PWRDM_POWER_ON)) {
2bc4ef71 481 prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
3a7ec26b
KJ
482 omap3_disable_io_chain();
483 }
658ce97e 484
fe617af7
PDS
485 pwrdm_post_transition();
486
c16c3f67 487 omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
8bd22949
KH
488}
489
20b01669 490int omap3_can_sleep(void)
8bd22949 491{
c40552bc
KH
492 if (!sleep_while_idle)
493 return 0;
4af4016c
KH
494 if (!omap_uart_can_sleep())
495 return 0;
8bd22949
KH
496 return 1;
497}
498
499/* This sets pwrdm state (other than mpu & core. Currently only ON &
500 * RET are supported. Function is assuming that clkdm doesn't have
501 * hw_sup mode enabled. */
20b01669 502int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
8bd22949
KH
503{
504 u32 cur_state;
505 int sleep_switch = 0;
506 int ret = 0;
507
508 if (pwrdm == NULL || IS_ERR(pwrdm))
509 return -EINVAL;
510
511 while (!(pwrdm->pwrsts & (1 << state))) {
512 if (state == PWRDM_POWER_OFF)
513 return ret;
514 state--;
515 }
516
517 cur_state = pwrdm_read_next_pwrst(pwrdm);
518 if (cur_state == state)
519 return ret;
520
521 if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
522 omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
523 sleep_switch = 1;
524 pwrdm_wait_transition(pwrdm);
525 }
526
527 ret = pwrdm_set_next_pwrst(pwrdm, state);
528 if (ret) {
529 printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
530 pwrdm->name);
531 goto err;
532 }
533
534 if (sleep_switch) {
535 omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
536 pwrdm_wait_transition(pwrdm);
fe617af7 537 pwrdm_state_switch(pwrdm);
8bd22949
KH
538 }
539
540err:
541 return ret;
542}
543
544static void omap3_pm_idle(void)
545{
546 local_irq_disable();
547 local_fiq_disable();
548
549 if (!omap3_can_sleep())
550 goto out;
551
cf22854c 552 if (omap_irq_pending() || need_resched())
8bd22949
KH
553 goto out;
554
555 omap_sram_idle();
556
557out:
558 local_fiq_enable();
559 local_irq_enable();
560}
561
10f90ed2 562#ifdef CONFIG_SUSPEND
2466211e
TK
563static suspend_state_t suspend_state;
564
8e2efde9 565static void omap2_pm_wakeup_on_timer(u32 seconds, u32 milliseconds)
d7814e4d
KH
566{
567 u32 tick_rate, cycles;
568
8e2efde9 569 if (!seconds && !milliseconds)
d7814e4d
KH
570 return;
571
572 tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
8e2efde9 573 cycles = tick_rate * seconds + tick_rate * milliseconds / 1000;
d7814e4d
KH
574 omap_dm_timer_stop(gptimer_wakeup);
575 omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
576
8e2efde9
AK
577 pr_info("PM: Resume timer in %u.%03u secs"
578 " (%d ticks at %d ticks/sec.)\n",
579 seconds, milliseconds, cycles, tick_rate);
d7814e4d
KH
580}
581
8bd22949
KH
582static int omap3_pm_prepare(void)
583{
584 disable_hlt();
585 return 0;
586}
587
588static int omap3_pm_suspend(void)
589{
590 struct power_state *pwrst;
591 int state, ret = 0;
592
8e2efde9
AK
593 if (wakeup_timer_seconds || wakeup_timer_milliseconds)
594 omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
595 wakeup_timer_milliseconds);
d7814e4d 596
8bd22949
KH
597 /* Read current next_pwrsts */
598 list_for_each_entry(pwrst, &pwrst_list, node)
599 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
600 /* Set ones wanted by suspend */
601 list_for_each_entry(pwrst, &pwrst_list, node) {
602 if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
603 goto restore;
604 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
605 goto restore;
606 }
607
4af4016c 608 omap_uart_prepare_suspend();
2bbe3af3
TK
609 omap3_intc_suspend();
610
8bd22949
KH
611 omap_sram_idle();
612
613restore:
614 /* Restore next_pwrsts */
615 list_for_each_entry(pwrst, &pwrst_list, node) {
8bd22949
KH
616 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
617 if (state > pwrst->next_state) {
618 printk(KERN_INFO "Powerdomain (%s) didn't enter "
619 "target state %d\n",
620 pwrst->pwrdm->name, pwrst->next_state);
621 ret = -1;
622 }
6c5f8039 623 set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
8bd22949
KH
624 }
625 if (ret)
626 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
627 else
628 printk(KERN_INFO "Successfully put all powerdomains "
629 "to target state\n");
630
631 return ret;
632}
633
2466211e 634static int omap3_pm_enter(suspend_state_t unused)
8bd22949
KH
635{
636 int ret = 0;
637
2466211e 638 switch (suspend_state) {
8bd22949
KH
639 case PM_SUSPEND_STANDBY:
640 case PM_SUSPEND_MEM:
641 ret = omap3_pm_suspend();
642 break;
643 default:
644 ret = -EINVAL;
645 }
646
647 return ret;
648}
649
650static void omap3_pm_finish(void)
651{
652 enable_hlt();
653}
654
2466211e
TK
655/* Hooks to enable / disable UART interrupts during suspend */
656static int omap3_pm_begin(suspend_state_t state)
657{
658 suspend_state = state;
659 omap_uart_enable_irqs(0);
660 return 0;
661}
662
663static void omap3_pm_end(void)
664{
665 suspend_state = PM_SUSPEND_ON;
666 omap_uart_enable_irqs(1);
667 return;
668}
669
8bd22949 670static struct platform_suspend_ops omap_pm_ops = {
2466211e
TK
671 .begin = omap3_pm_begin,
672 .end = omap3_pm_end,
8bd22949
KH
673 .prepare = omap3_pm_prepare,
674 .enter = omap3_pm_enter,
675 .finish = omap3_pm_finish,
676 .valid = suspend_valid_only_mem,
677};
10f90ed2 678#endif /* CONFIG_SUSPEND */
8bd22949 679
1155e426
KH
680
681/**
682 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
683 * retention
684 *
685 * In cases where IVA2 is activated by bootcode, it may prevent
686 * full-chip retention or off-mode because it is not idle. This
687 * function forces the IVA2 into idle state so it can go
688 * into retention/off and thus allow full-chip retention/off.
689 *
690 **/
691static void __init omap3_iva_idle(void)
692{
693 /* ensure IVA2 clock is disabled */
694 cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
695
696 /* if no clock activity, nothing else to do */
697 if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
698 OMAP3430_CLKACTIVITY_IVA2_MASK))
699 return;
700
701 /* Reset IVA2 */
2bc4ef71
PW
702 prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
703 OMAP3430_RST2_IVA2_MASK |
704 OMAP3430_RST3_IVA2_MASK,
37903009 705 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
1155e426
KH
706
707 /* Enable IVA2 clock */
dfa6d6f8 708 cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
1155e426
KH
709 OMAP3430_IVA2_MOD, CM_FCLKEN);
710
711 /* Set IVA2 boot mode to 'idle' */
712 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
713 OMAP343X_CONTROL_IVA2_BOOTMOD);
714
715 /* Un-reset IVA2 */
37903009 716 prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
1155e426
KH
717
718 /* Disable IVA2 clock */
719 cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
720
721 /* Reset IVA2 */
2bc4ef71
PW
722 prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
723 OMAP3430_RST2_IVA2_MASK |
724 OMAP3430_RST3_IVA2_MASK,
37903009 725 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
1155e426
KH
726}
727
8111b221 728static void __init omap3_d2d_idle(void)
8bd22949 729{
8111b221
KH
730 u16 mask, padconf;
731
732 /* In a stand alone OMAP3430 where there is not a stacked
733 * modem for the D2D Idle Ack and D2D MStandby must be pulled
734 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
735 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
736 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
737 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
738 padconf |= mask;
739 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
740
741 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
742 padconf |= mask;
743 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
744
8bd22949 745 /* reset modem */
2bc4ef71
PW
746 prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
747 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
37903009
AP
748 CORE_MOD, OMAP2_RM_RSTCTRL);
749 prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
8111b221 750}
8bd22949 751
8111b221
KH
752static void __init prcm_setup_regs(void)
753{
8bd22949
KH
754 /* XXX Reset all wkdeps. This should be done when initializing
755 * powerdomains */
756 prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
757 prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
758 prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
759 prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
760 prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
761 prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
762 if (omap_rev() > OMAP3430_REV_ES1_0) {
763 prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
764 prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
765 } else
766 prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
767
768 /*
769 * Enable interface clock autoidle for all modules.
770 * Note that in the long run this should be done by clockfw
771 */
772 cm_write_mod_reg(
2bc4ef71
PW
773 OMAP3430_AUTO_MODEM_MASK |
774 OMAP3430ES2_AUTO_MMC3_MASK |
775 OMAP3430ES2_AUTO_ICR_MASK |
776 OMAP3430_AUTO_AES2_MASK |
777 OMAP3430_AUTO_SHA12_MASK |
778 OMAP3430_AUTO_DES2_MASK |
779 OMAP3430_AUTO_MMC2_MASK |
780 OMAP3430_AUTO_MMC1_MASK |
781 OMAP3430_AUTO_MSPRO_MASK |
782 OMAP3430_AUTO_HDQ_MASK |
783 OMAP3430_AUTO_MCSPI4_MASK |
784 OMAP3430_AUTO_MCSPI3_MASK |
785 OMAP3430_AUTO_MCSPI2_MASK |
786 OMAP3430_AUTO_MCSPI1_MASK |
787 OMAP3430_AUTO_I2C3_MASK |
788 OMAP3430_AUTO_I2C2_MASK |
789 OMAP3430_AUTO_I2C1_MASK |
790 OMAP3430_AUTO_UART2_MASK |
791 OMAP3430_AUTO_UART1_MASK |
792 OMAP3430_AUTO_GPT11_MASK |
793 OMAP3430_AUTO_GPT10_MASK |
794 OMAP3430_AUTO_MCBSP5_MASK |
795 OMAP3430_AUTO_MCBSP1_MASK |
796 OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
797 OMAP3430_AUTO_MAILBOXES_MASK |
798 OMAP3430_AUTO_OMAPCTRL_MASK |
799 OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
800 OMAP3430_AUTO_HSOTGUSB_MASK |
801 OMAP3430_AUTO_SAD2D_MASK |
802 OMAP3430_AUTO_SSI_MASK,
8bd22949
KH
803 CORE_MOD, CM_AUTOIDLE1);
804
805 cm_write_mod_reg(
2bc4ef71
PW
806 OMAP3430_AUTO_PKA_MASK |
807 OMAP3430_AUTO_AES1_MASK |
808 OMAP3430_AUTO_RNG_MASK |
809 OMAP3430_AUTO_SHA11_MASK |
810 OMAP3430_AUTO_DES1_MASK,
8bd22949
KH
811 CORE_MOD, CM_AUTOIDLE2);
812
813 if (omap_rev() > OMAP3430_REV_ES1_0) {
814 cm_write_mod_reg(
2bc4ef71
PW
815 OMAP3430_AUTO_MAD2D_MASK |
816 OMAP3430ES2_AUTO_USBTLL_MASK,
8bd22949
KH
817 CORE_MOD, CM_AUTOIDLE3);
818 }
819
820 cm_write_mod_reg(
2bc4ef71
PW
821 OMAP3430_AUTO_WDT2_MASK |
822 OMAP3430_AUTO_WDT1_MASK |
823 OMAP3430_AUTO_GPIO1_MASK |
824 OMAP3430_AUTO_32KSYNC_MASK |
825 OMAP3430_AUTO_GPT12_MASK |
826 OMAP3430_AUTO_GPT1_MASK,
8bd22949
KH
827 WKUP_MOD, CM_AUTOIDLE);
828
829 cm_write_mod_reg(
2bc4ef71 830 OMAP3430_AUTO_DSS_MASK,
8bd22949
KH
831 OMAP3430_DSS_MOD,
832 CM_AUTOIDLE);
833
834 cm_write_mod_reg(
2bc4ef71 835 OMAP3430_AUTO_CAM_MASK,
8bd22949
KH
836 OMAP3430_CAM_MOD,
837 CM_AUTOIDLE);
838
839 cm_write_mod_reg(
2bc4ef71
PW
840 OMAP3430_AUTO_GPIO6_MASK |
841 OMAP3430_AUTO_GPIO5_MASK |
842 OMAP3430_AUTO_GPIO4_MASK |
843 OMAP3430_AUTO_GPIO3_MASK |
844 OMAP3430_AUTO_GPIO2_MASK |
845 OMAP3430_AUTO_WDT3_MASK |
846 OMAP3430_AUTO_UART3_MASK |
847 OMAP3430_AUTO_GPT9_MASK |
848 OMAP3430_AUTO_GPT8_MASK |
849 OMAP3430_AUTO_GPT7_MASK |
850 OMAP3430_AUTO_GPT6_MASK |
851 OMAP3430_AUTO_GPT5_MASK |
852 OMAP3430_AUTO_GPT4_MASK |
853 OMAP3430_AUTO_GPT3_MASK |
854 OMAP3430_AUTO_GPT2_MASK |
855 OMAP3430_AUTO_MCBSP4_MASK |
856 OMAP3430_AUTO_MCBSP3_MASK |
857 OMAP3430_AUTO_MCBSP2_MASK,
8bd22949
KH
858 OMAP3430_PER_MOD,
859 CM_AUTOIDLE);
860
861 if (omap_rev() > OMAP3430_REV_ES1_0) {
862 cm_write_mod_reg(
2bc4ef71 863 OMAP3430ES2_AUTO_USBHOST_MASK,
8bd22949
KH
864 OMAP3430ES2_USBHOST_MOD,
865 CM_AUTOIDLE);
866 }
867
2fd0f75c 868 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
b296c811 869
8bd22949
KH
870 /*
871 * Set all plls to autoidle. This is needed until autoidle is
872 * enabled by clockfw
873 */
874 cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
875 OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
876 cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
877 MPU_MOD,
878 CM_AUTOIDLE2);
879 cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
880 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
881 PLL_MOD,
882 CM_AUTOIDLE);
883 cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
884 PLL_MOD,
885 CM_AUTOIDLE2);
886
887 /*
888 * Enable control of expternal oscillator through
889 * sys_clkreq. In the long run clock framework should
890 * take care of this.
891 */
892 prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
893 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
894 OMAP3430_GR_MOD,
895 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
896
897 /* setup wakup source */
2fd0f75c
PW
898 prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
899 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
8bd22949
KH
900 WKUP_MOD, PM_WKEN);
901 /* No need to write EN_IO, that is always enabled */
275f675c
PW
902 prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
903 OMAP3430_GRPSEL_GPT1_MASK |
904 OMAP3430_GRPSEL_GPT12_MASK,
8bd22949
KH
905 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
906 /* For some reason IO doesn't generate wakeup event even if
907 * it is selected to mpu wakeup goup */
2bc4ef71 908 prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
8bd22949 909 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
1155e426 910
b92c5721 911 /* Enable PM_WKEN to support DSS LPR */
2bc4ef71 912 prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
b92c5721
SV
913 OMAP3430_DSS_MOD, PM_WKEN);
914
b427f92f 915 /* Enable wakeups in PER */
2fd0f75c
PW
916 prm_write_mod_reg(OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
917 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
918 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
919 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
920 OMAP3430_EN_MCBSP4_MASK,
b427f92f 921 OMAP3430_PER_MOD, PM_WKEN);
eb350f74 922 /* and allow them to wake up MPU */
275f675c
PW
923 prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2_MASK |
924 OMAP3430_GRPSEL_GPIO3_MASK |
925 OMAP3430_GRPSEL_GPIO4_MASK |
926 OMAP3430_GRPSEL_GPIO5_MASK |
927 OMAP3430_GRPSEL_GPIO6_MASK |
928 OMAP3430_GRPSEL_UART3_MASK |
929 OMAP3430_GRPSEL_MCBSP2_MASK |
930 OMAP3430_GRPSEL_MCBSP3_MASK |
931 OMAP3430_GRPSEL_MCBSP4_MASK,
eb350f74
KH
932 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
933
d3fd3290
KH
934 /* Don't attach IVA interrupts */
935 prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
936 prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
937 prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
938 prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
939
b1340d17 940 /* Clear any pending 'reset' flags */
37903009
AP
941 prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
942 prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
943 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
944 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
945 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
946 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
947 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
b1340d17 948
014c46db
KH
949 /* Clear any pending PRCM interrupts */
950 prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
951
1155e426 952 omap3_iva_idle();
8111b221 953 omap3_d2d_idle();
8bd22949
KH
954}
955
c40552bc
KH
956void omap3_pm_off_mode_enable(int enable)
957{
958 struct power_state *pwrst;
959 u32 state;
960
961 if (enable)
962 state = PWRDM_POWER_OFF;
963 else
964 state = PWRDM_POWER_RET;
965
6af83b38
SP
966#ifdef CONFIG_CPU_IDLE
967 omap3_cpuidle_update_states();
968#endif
969
c40552bc
KH
970 list_for_each_entry(pwrst, &pwrst_list, node) {
971 pwrst->next_state = state;
972 set_pwrdm_state(pwrst->pwrdm, state);
973 }
974}
975
68d4778c
TK
976int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
977{
978 struct power_state *pwrst;
979
980 list_for_each_entry(pwrst, &pwrst_list, node) {
981 if (pwrst->pwrdm == pwrdm)
982 return pwrst->next_state;
983 }
984 return -EINVAL;
985}
986
987int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
988{
989 struct power_state *pwrst;
990
991 list_for_each_entry(pwrst, &pwrst_list, node) {
992 if (pwrst->pwrdm == pwrdm) {
993 pwrst->next_state = state;
994 return 0;
995 }
996 }
997 return -EINVAL;
998}
999
a23456e9 1000static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
8bd22949
KH
1001{
1002 struct power_state *pwrst;
1003
1004 if (!pwrdm->pwrsts)
1005 return 0;
1006
d3d381c6 1007 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
8bd22949
KH
1008 if (!pwrst)
1009 return -ENOMEM;
1010 pwrst->pwrdm = pwrdm;
1011 pwrst->next_state = PWRDM_POWER_RET;
1012 list_add(&pwrst->node, &pwrst_list);
1013
1014 if (pwrdm_has_hdwr_sar(pwrdm))
1015 pwrdm_enable_hdwr_sar(pwrdm);
1016
1017 return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
1018}
1019
1020/*
1021 * Enable hw supervised mode for all clockdomains if it's
1022 * supported. Initiate sleep transition for other clockdomains, if
1023 * they are not used
1024 */
a23456e9 1025static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
8bd22949 1026{
369d5614
PW
1027 clkdm_clear_all_wkdeps(clkdm);
1028 clkdm_clear_all_sleepdeps(clkdm);
1029
8bd22949
KH
1030 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
1031 omap2_clkdm_allow_idle(clkdm);
1032 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
1033 atomic_read(&clkdm->usecount) == 0)
1034 omap2_clkdm_sleep(clkdm);
1035 return 0;
1036}
1037
3231fc88
RN
1038void omap_push_sram_idle(void)
1039{
1040 _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
1041 omap34xx_cpu_suspend_sz);
27d59a4a
TK
1042 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
1043 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
1044 save_secure_ram_context_sz);
3231fc88
RN
1045}
1046
7cc515f7 1047static int __init omap3_pm_init(void)
8bd22949
KH
1048{
1049 struct power_state *pwrst, *tmp;
55ed9694 1050 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
8bd22949
KH
1051 int ret;
1052
1053 if (!cpu_is_omap34xx())
1054 return -ENODEV;
1055
1056 printk(KERN_ERR "Power Management for TI OMAP3.\n");
1057
1058 /* XXX prcm_setup_regs needs to be before enabling hw
1059 * supervised mode for powerdomains */
1060 prcm_setup_regs();
1061
1062 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
1063 (irq_handler_t)prcm_interrupt_handler,
1064 IRQF_DISABLED, "prcm", NULL);
1065 if (ret) {
1066 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
1067 INT_34XX_PRCM_MPU_IRQ);
1068 goto err1;
1069 }
1070
a23456e9 1071 ret = pwrdm_for_each(pwrdms_setup, NULL);
8bd22949
KH
1072 if (ret) {
1073 printk(KERN_ERR "Failed to setup powerdomains\n");
1074 goto err2;
1075 }
1076
a23456e9 1077 (void) clkdm_for_each(clkdms_setup, NULL);
8bd22949
KH
1078
1079 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
1080 if (mpu_pwrdm == NULL) {
1081 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
1082 goto err2;
1083 }
1084
fa3c2a4f
RN
1085 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
1086 per_pwrdm = pwrdm_lookup("per_pwrdm");
1087 core_pwrdm = pwrdm_lookup("core_pwrdm");
c16c3f67 1088 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
fa3c2a4f 1089
55ed9694
PW
1090 neon_clkdm = clkdm_lookup("neon_clkdm");
1091 mpu_clkdm = clkdm_lookup("mpu_clkdm");
1092 per_clkdm = clkdm_lookup("per_clkdm");
1093 core_clkdm = clkdm_lookup("core_clkdm");
1094
3231fc88 1095 omap_push_sram_idle();
10f90ed2 1096#ifdef CONFIG_SUSPEND
8bd22949 1097 suspend_set_ops(&omap_pm_ops);
10f90ed2 1098#endif /* CONFIG_SUSPEND */
8bd22949
KH
1099
1100 pm_idle = omap3_pm_idle;
0343371e 1101 omap3_idle_init();
8bd22949 1102
55ed9694 1103 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
27d59a4a
TK
1104 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
1105 omap3_secure_ram_storage =
1106 kmalloc(0x803F, GFP_KERNEL);
1107 if (!omap3_secure_ram_storage)
1108 printk(KERN_ERR "Memory allocation failed when"
1109 "allocating for secure sram context\n");
9d97140b
TK
1110
1111 local_irq_disable();
1112 local_fiq_disable();
1113
1114 omap_dma_global_context_save();
1115 omap3_save_secure_ram_context(PWRDM_POWER_ON);
1116 omap_dma_global_context_restore();
1117
1118 local_irq_enable();
1119 local_fiq_enable();
27d59a4a 1120 }
27d59a4a 1121
9d97140b 1122 omap3_save_scratchpad_contents();
8bd22949
KH
1123err1:
1124 return ret;
1125err2:
1126 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
1127 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
1128 list_del(&pwrst->node);
1129 kfree(pwrst);
1130 }
1131 return ret;
1132}
1133
1134late_initcall(omap3_pm_init);