Merge tag 'mvebu-fixes-4.12-2' of git://git.infradead.org/linux-mvebu into next/fixes...
[linux-2.6-block.git] / arch / arm / mach-omap2 / common.h
CommitLineData
4e65331c
TL
1/*
2 * Header for code common to all OMAP2+ machines.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
10 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
12 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
13 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
14 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
15 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
16 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
17 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
18 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
25#ifndef __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
26#define __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
b2b9762f 27#ifndef __ASSEMBLER__
4e65331c 28
ec2c0825 29#include <linux/irq.h>
4e65331c 30#include <linux/delay.h>
3a8761c0 31#include <linux/i2c.h>
1ee47b0a 32#include <linux/i2c/twl.h>
3a8761c0 33#include <linux/i2c-omap.h>
7b6d864b 34#include <linux/reboot.h>
eaacabc0 35#include <linux/irqchip/irq-omap-intc.h>
dbc04161 36
b2b9762f 37#include <asm/proc-fns.h>
944e9df1 38#include <asm/hardware/cache-l2x0.h>
4e65331c 39
3a8761c0 40#include "i2c.h"
3d82cbbb 41#include "serial.h"
3a8761c0 42
54db6eee 43#include "usb.h"
dbc04161 44
ec2c0825 45#define OMAP_INTC_START NR_IRQS
7d7e1eba 46
bbd707ac
SG
47#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP2)
48int omap2_pm_init(void);
49#else
50static inline int omap2_pm_init(void)
51{
52 return 0;
53}
54#endif
55
56#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
57int omap3_pm_init(void);
58#else
59static inline int omap3_pm_init(void)
60{
61 return 0;
62}
63#endif
64
6af16a1d 65#if defined(CONFIG_PM) && (defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX))
bbd707ac 66int omap4_pm_init(void);
de70af49 67int omap4_pm_init_early(void);
bbd707ac
SG
68#else
69static inline int omap4_pm_init(void)
70{
71 return 0;
72}
de70af49
NM
73
74static inline int omap4_pm_init_early(void)
75{
76 return 0;
77}
bbd707ac
SG
78#endif
79
4e65331c
TL
80extern void omap2_init_common_infrastructure(void);
81
6f82e25d 82extern void omap_init_time(void);
6bb27d73 83extern void omap3_secure_sync32k_timer_init(void);
00ea4d56 84extern void omap3_gptimer_timer_init(void);
6bb27d73 85extern void omap4_local_timer_init(void);
2ad501cc 86#ifdef CONFIG_CACHE_L2X0
b39b14e6 87int omap_l2_cache_init(void);
944e9df1
MS
88#define OMAP_L2C_AUX_CTRL (L2C_AUX_CTRL_SHARED_OVERRIDE | \
89 L310_AUX_CTRL_DATA_PREFETCH | \
90 L310_AUX_CTRL_INSTR_PREFETCH)
91void omap4_l2c310_write_sec(unsigned long val, unsigned reg);
2ad501cc
AB
92#else
93static inline int omap_l2_cache_init(void)
94{
95 return 0;
96}
944e9df1
MS
97
98#define OMAP_L2C_AUX_CTRL 0
99#define omap4_l2c310_write_sec NULL
2ad501cc 100#endif
6bb27d73 101extern void omap5_realtime_timer_init(void);
4e65331c
TL
102
103void omap2420_init_early(void);
104void omap2430_init_early(void);
105void omap3430_init_early(void);
106void omap35xx_init_early(void);
107void omap3630_init_early(void);
108void omap3_init_early(void); /* Do not use this one */
ce3fc89a 109void am33xx_init_early(void);
4e65331c 110void am35xx_init_early(void);
c27964b5
TL
111void ti814x_init_early(void);
112void ti816x_init_early(void);
08f30989 113void am33xx_init_early(void);
c5107027 114void am43xx_init_early(void);
765e7a06 115void am43xx_init_late(void);
4e65331c 116void omap4430_init_early(void);
05e152c7 117void omap5_init_early(void);
bbd707ac
SG
118void omap3_init_late(void); /* Do not use this one */
119void omap4430_init_late(void);
120void omap2420_init_late(void);
121void omap2430_init_late(void);
122void omap3430_init_late(void);
123void omap35xx_init_late(void);
124void omap3630_init_late(void);
125void am35xx_init_late(void);
126void ti81xx_init_late(void);
765e7a06
NM
127void am33xx_init_late(void);
128void omap5_init_late(void);
bbd707ac 129int omap2_common_pm_late_init(void);
a3a9384a 130void dra7xx_init_early(void);
765e7a06 131void dra7xx_init_late(void);
4e65331c 132
6770b211
RB
133#ifdef CONFIG_SOC_BUS
134void omap_soc_device_init(void);
135#else
136static inline void omap_soc_device_init(void)
137{
138}
139#endif
140
2f334a38 141#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
7b6d864b 142void omap2xxx_restart(enum reboot_mode mode, const char *cmd);
ecc46cfd 143#else
7b6d864b 144static inline void omap2xxx_restart(enum reboot_mode mode, const char *cmd)
2f334a38
PW
145{
146}
ecc46cfd 147#endif
2f334a38 148
14e067c1 149#ifdef CONFIG_SOC_AM33XX
7b6d864b 150void am33xx_restart(enum reboot_mode mode, const char *cmd);
14e067c1 151#else
7b6d864b 152static inline void am33xx_restart(enum reboot_mode mode, const char *cmd)
14e067c1
JSB
153{
154}
155#endif
156
2f334a38 157#ifdef CONFIG_ARCH_OMAP3
7b6d864b 158void omap3xxx_restart(enum reboot_mode mode, const char *cmd);
2f334a38 159#else
7b6d864b 160static inline void omap3xxx_restart(enum reboot_mode mode, const char *cmd)
2f334a38
PW
161{
162}
163#endif
164
bc7235c9
TL
165#ifdef CONFIG_SOC_TI81XX
166void ti81xx_restart(enum reboot_mode mode, const char *cmd);
167#else
168static inline void ti81xx_restart(enum reboot_mode mode, const char *cmd)
169{
170}
171#endif
172
7abb1a53
NM
173#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
174 defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM43XX)
7b6d864b 175void omap44xx_restart(enum reboot_mode mode, const char *cmd);
2f334a38 176#else
7b6d864b 177static inline void omap44xx_restart(enum reboot_mode mode, const char *cmd)
2f334a38
PW
178{
179}
180#endif
181
3fa60975
RK
182#ifdef CONFIG_OMAP_INTERCONNECT_BARRIER
183void omap_barrier_reserve_memblock(void);
184void omap_barriers_init(void);
185#else
186static inline void omap_barrier_reserve_memblock(void)
187{
188}
189#endif
190
b6a4226c
PW
191/* This gets called from mach-omap2/io.c, do not call this */
192void __init omap2_set_globals_tap(u32 class, void __iomem *tap);
193
194void __init omap242x_map_io(void);
195void __init omap243x_map_io(void);
196void __init omap3_map_io(void);
197void __init am33xx_map_io(void);
198void __init omap4_map_io(void);
199void __init omap5_map_io(void);
ea827ad5 200void __init dra7xx_map_io(void);
b6a4226c
PW
201void __init ti81xx_map_io(void);
202
4e65331c
TL
203/**
204 * omap_test_timeout - busy-loop, testing a condition
205 * @cond: condition to test until it evaluates to true
206 * @timeout: maximum number of microseconds in the timeout
207 * @index: loop index (integer)
208 *
209 * Loop waiting for @cond to become true or until at least @timeout
210 * microseconds have passed. To use, define some integer @index in the
211 * calling code. After running, if @index == @timeout, then the loop has
212 * timed out.
213 */
214#define omap_test_timeout(cond, timeout, index) \
215({ \
216 for (index = 0; index < timeout; index++) { \
217 if (cond) \
218 break; \
219 udelay(1); \
220 } \
221})
222
223extern struct device *omap2_get_mpuss_device(void);
224extern struct device *omap2_get_iva_device(void);
225extern struct device *omap2_get_l3_device(void);
226extern struct device *omap4_get_dsp_device(void);
227
0fb22a8f 228unsigned int omap4_xlate_irq(unsigned int hwirq);
c4082d49 229void omap_gic_of_init(void);
4e65331c 230
4e65331c 231#ifdef CONFIG_CACHE_L2X0
02afe8a7 232extern void __iomem *omap4_get_l2cache_base(void);
4e65331c
TL
233#endif
234
52fa2120 235struct device_node;
52fa2120 236
02afe8a7
SS
237#ifdef CONFIG_SMP
238extern void __iomem *omap4_get_scu_base(void);
239#else
240static inline void __iomem *omap4_get_scu_base(void)
241{
242 return NULL;
243}
4e65331c
TL
244#endif
245
ff999b8a 246extern void gic_dist_disable(void);
74ed7bdc 247extern void gic_dist_enable(void);
cd8ce159
CC
248extern bool gic_dist_disabled(void);
249extern void gic_timer_retrigger(void);
4e65331c 250extern void omap_smc1(u32 fn, u32 arg);
f4b9f40a 251extern void omap4_sar_ram_init(void);
501f0c75 252extern void __iomem *omap4_get_sar_ram_base(void);
0573b957 253extern void omap4_mpuss_early_init(void);
b2b9762f 254extern void omap_do_wfi(void);
4e65331c 255
0573b957
TL
256
257#ifdef CONFIG_SMP
258/* Needed for secondary core boot */
4e65331c
TL
259extern u32 omap_modify_auxcoreboot0(u32 set_mask, u32 clear_mask);
260extern void omap_auxcoreboot_addr(u32 cpu_addr);
261extern u32 omap_read_auxcoreboot0(void);
06915321
MZ
262
263extern void omap4_cpu_die(unsigned int cpu);
3696203c 264extern int omap4_cpu_kill(unsigned int cpu);
06915321 265
75305275 266extern const struct smp_operations omap4_smp_ops;
4e65331c
TL
267#endif
268
6f921208
AB
269extern u32 omap4_get_cpu1_ns_pa_addr(void);
270
b2b9762f
SS
271#if defined(CONFIG_SMP) && defined(CONFIG_PM)
272extern int omap4_mpuss_init(void);
273extern int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state);
b5b4f288 274extern int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state);
b2b9762f
SS
275#else
276static inline int omap4_enter_lowpower(unsigned int cpu,
277 unsigned int power_state)
278{
279 cpu_do_idle();
280 return 0;
281}
282
b5b4f288
SS
283static inline int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
284{
285 cpu_do_idle();
286 return 0;
287}
288
b2b9762f
SS
289static inline int omap4_mpuss_init(void)
290{
291 return 0;
292}
293
8a8be46a
TL
294#endif
295
296#ifdef CONFIG_ARCH_OMAP4
297void omap4_secondary_startup(void);
298void omap4460_secondary_startup(void);
299int omap4_finish_suspend(unsigned long cpu_state);
300void omap4_cpu_resume(void);
301#else
302static inline void omap4_secondary_startup(void)
303{
304}
305
306static inline void omap4460_secondary_startup(void)
307{
308}
b2b9762f
SS
309static inline int omap4_finish_suspend(unsigned long cpu_state)
310{
311 return 0;
312}
b2b9762f 313static inline void omap4_cpu_resume(void)
8a8be46a
TL
314{
315}
316#endif
3ba2a739 317
8a8be46a
TL
318#if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
319void omap5_secondary_startup(void);
320void omap5_secondary_hyp_startup(void);
321#else
322static inline void omap5_secondary_startup(void)
323{
324}
325
326static inline void omap5_secondary_hyp_startup(void)
327{
328}
b2b9762f 329#endif
258ee922 330
31957609 331void pdata_quirks_init(const struct of_device_id *);
dad12d11 332void omap_auxdata_legacy_init(struct device *dev);
8651bd8c 333void omap_pcs_legacy_init(int irq, void (*rearm)(void));
6a08e1e6 334
258ee922
TL
335struct omap_sdrc_params;
336extern void omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
337 struct omap_sdrc_params *sdrc_cs1);
1ee47b0a 338struct omap2_hsmmc_info;
f583f0f2 339extern void omap_reserve(void);
258ee922 340
5c2e8852
TL
341struct omap_hwmod;
342extern int omap_dss_reset(struct omap_hwmod *);
258ee922 343
ff931c82 344/* SoC specific clock initializer */
cfa9667d 345int omap_clk_init(void);
ff931c82 346
dcdf407b
TV
347int __init omapdss_init_of(void);
348
b2b9762f 349#endif /* __ASSEMBLER__ */
4e65331c 350#endif /* __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H */