Linux 2.6.34-rc6
[linux-2.6-block.git] / arch / arm / mach-davinci / psc.c
CommitLineData
7c6337e2
KH
1/*
2 * TI DaVinci Power and Sleep Controller (PSC)
3 *
4 * Copyright (C) 2006 Texas Instruments.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 *
20 */
21#include <linux/kernel.h>
7c6337e2 22#include <linux/init.h>
fced80c7 23#include <linux/io.h>
7c6337e2 24
c5b736d0 25#include <mach/cputype.h>
a09e64fb 26#include <mach/psc.h>
7c6337e2 27
c5b736d0 28/* Return nonzero iff the domain's clock is active */
d81d188c 29int __init davinci_psc_is_clk_active(unsigned int ctlr, unsigned int id)
7c6337e2 30{
d81d188c
MG
31 void __iomem *psc_base;
32 u32 mdstat;
33 struct davinci_soc_info *soc_info = &davinci_soc_info;
34
35 if (!soc_info->psc_bases || (ctlr >= soc_info->psc_bases_num)) {
36 pr_warning("PSC: Bad psc data: 0x%x[%d]\n",
37 (int)soc_info->psc_bases, ctlr);
38 return 0;
39 }
40
41 psc_base = soc_info->psc_bases[ctlr];
42 mdstat = __raw_readl(psc_base + MDSTAT + 4 * id);
c5b736d0
KH
43
44 /* if clocked, state can be "Enable" or "SyncReset" */
45 return mdstat & BIT(12);
7c6337e2
KH
46}
47
48/* Enable or disable a PSC domain */
d81d188c
MG
49void davinci_psc_config(unsigned int domain, unsigned int ctlr,
50 unsigned int id, char enable)
7c6337e2 51{
fe277d9b 52 u32 epcpr, ptcmd, ptstat, pdstat, pdctl1, mdstat, mdctl;
d81d188c
MG
53 void __iomem *psc_base;
54 struct davinci_soc_info *soc_info = &davinci_soc_info;
fe277d9b 55 u32 next_state = enable ? 0x3 : 0x2; /* 0x3 enables, 0x2 disables */
7c6337e2 56
d81d188c
MG
57 if (!soc_info->psc_bases || (ctlr >= soc_info->psc_bases_num)) {
58 pr_warning("PSC: Bad psc data: 0x%x[%d]\n",
59 (int)soc_info->psc_bases, ctlr);
60 return;
61 }
62
63 psc_base = soc_info->psc_bases[ctlr];
64
c5b736d0 65 mdctl = __raw_readl(psc_base + MDCTL + 4 * id);
fe277d9b
MG
66 mdctl &= ~MDSTAT_STATE_MASK;
67 mdctl |= next_state;
c5b736d0 68 __raw_writel(mdctl, psc_base + MDCTL + 4 * id);
83f53220 69
c5b736d0 70 pdstat = __raw_readl(psc_base + PDSTAT);
83f53220 71 if ((pdstat & 0x00000001) == 0) {
c5b736d0 72 pdctl1 = __raw_readl(psc_base + PDCTL1);
83f53220 73 pdctl1 |= 0x1;
c5b736d0 74 __raw_writel(pdctl1, psc_base + PDCTL1);
83f53220
VB
75
76 ptcmd = 1 << domain;
c5b736d0 77 __raw_writel(ptcmd, psc_base + PTCMD);
7c6337e2 78
83f53220 79 do {
c5b736d0 80 epcpr = __raw_readl(psc_base + EPCPR);
83f53220 81 } while ((((epcpr >> domain) & 1) == 0));
7c6337e2 82
c5b736d0 83 pdctl1 = __raw_readl(psc_base + PDCTL1);
83f53220 84 pdctl1 |= 0x100;
c5b736d0 85 __raw_writel(pdctl1, psc_base + PDCTL1);
83f53220
VB
86
87 do {
c5b736d0 88 ptstat = __raw_readl(psc_base +
83f53220
VB
89 PTSTAT);
90 } while (!(((ptstat >> domain) & 1) == 0));
7c6337e2 91 } else {
83f53220 92 ptcmd = 1 << domain;
c5b736d0 93 __raw_writel(ptcmd, psc_base + PTCMD);
83f53220
VB
94
95 do {
c5b736d0 96 ptstat = __raw_readl(psc_base + PTSTAT);
83f53220 97 } while (!(((ptstat >> domain) & 1) == 0));
7c6337e2
KH
98 }
99
83f53220 100 do {
c5b736d0 101 mdstat = __raw_readl(psc_base + MDSTAT + 4 * id);
fe277d9b 102 } while (!((mdstat & MDSTAT_STATE_MASK) == next_state));
7c6337e2 103}