Commit | Line | Data |
---|---|---|
3d9edf09 VB |
1 | /* |
2 | * TI DaVinci GPIO Support | |
3 | * | |
dce1115b | 4 | * Copyright (c) 2006-2007 David Brownell |
3d9edf09 VB |
5 | * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com> |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify | |
8 | * it under the terms of the GNU General Public License as published by | |
9 | * the Free Software Foundation; either version 2 of the License, or | |
10 | * (at your option) any later version. | |
11 | */ | |
12 | ||
13 | #include <linux/errno.h> | |
14 | #include <linux/kernel.h> | |
3d9edf09 VB |
15 | #include <linux/clk.h> |
16 | #include <linux/err.h> | |
17 | #include <linux/io.h> | |
3d9edf09 | 18 | |
a09e64fb | 19 | #include <mach/gpio.h> |
3d9edf09 VB |
20 | |
21 | #include <asm/mach/irq.h> | |
22 | ||
c12f415a CC |
23 | struct davinci_gpio_regs { |
24 | u32 dir; | |
25 | u32 out_data; | |
26 | u32 set_data; | |
27 | u32 clr_data; | |
28 | u32 in_data; | |
29 | u32 set_rising; | |
30 | u32 clr_rising; | |
31 | u32 set_falling; | |
32 | u32 clr_falling; | |
33 | u32 intstat; | |
34 | }; | |
35 | ||
ba4a984e | 36 | #define chip2controller(chip) \ |
99e9e52d | 37 | container_of(chip, struct davinci_gpio_controller, chip) |
ba4a984e | 38 | |
99e9e52d | 39 | static struct davinci_gpio_controller chips[DIV_ROUND_UP(DAVINCI_N_GPIO, 32)]; |
b8d44293 | 40 | static void __iomem *gpio_base; |
3d9edf09 | 41 | |
99e9e52d | 42 | static struct davinci_gpio_regs __iomem __init *gpio2regs(unsigned gpio) |
3d9edf09 | 43 | { |
c12f415a | 44 | void __iomem *ptr; |
c12f415a CC |
45 | |
46 | if (gpio < 32 * 1) | |
b8d44293 | 47 | ptr = gpio_base + 0x10; |
c12f415a | 48 | else if (gpio < 32 * 2) |
b8d44293 | 49 | ptr = gpio_base + 0x38; |
c12f415a | 50 | else if (gpio < 32 * 3) |
b8d44293 | 51 | ptr = gpio_base + 0x60; |
c12f415a | 52 | else if (gpio < 32 * 4) |
b8d44293 | 53 | ptr = gpio_base + 0x88; |
c12f415a | 54 | else if (gpio < 32 * 5) |
b8d44293 | 55 | ptr = gpio_base + 0xb0; |
c12f415a CC |
56 | else |
57 | ptr = NULL; | |
58 | return ptr; | |
3d9edf09 VB |
59 | } |
60 | ||
99e9e52d | 61 | static inline struct davinci_gpio_regs __iomem *irq2regs(int irq) |
21ce873d | 62 | { |
99e9e52d | 63 | struct davinci_gpio_regs __iomem *g; |
21ce873d | 64 | |
6845664a | 65 | g = (__force struct davinci_gpio_regs __iomem *)irq_get_chip_data(irq); |
21ce873d KH |
66 | |
67 | return g; | |
68 | } | |
69 | ||
dc756026 | 70 | static int __init davinci_gpio_irq_setup(void); |
dce1115b DB |
71 | |
72 | /*--------------------------------------------------------------------------*/ | |
73 | ||
5b3a05ca | 74 | /* board setup code *MUST* setup pinmux and enable the GPIO clock. */ |
ba4a984e CC |
75 | static inline int __davinci_direction(struct gpio_chip *chip, |
76 | unsigned offset, bool out, int value) | |
3d9edf09 | 77 | { |
99e9e52d CC |
78 | struct davinci_gpio_controller *d = chip2controller(chip); |
79 | struct davinci_gpio_regs __iomem *g = d->regs; | |
b27b6d03 | 80 | unsigned long flags; |
dce1115b | 81 | u32 temp; |
ba4a984e | 82 | u32 mask = 1 << offset; |
3d9edf09 | 83 | |
b27b6d03 | 84 | spin_lock_irqsave(&d->lock, flags); |
dce1115b | 85 | temp = __raw_readl(&g->dir); |
ba4a984e CC |
86 | if (out) { |
87 | temp &= ~mask; | |
88 | __raw_writel(mask, value ? &g->set_data : &g->clr_data); | |
89 | } else { | |
90 | temp |= mask; | |
91 | } | |
dce1115b | 92 | __raw_writel(temp, &g->dir); |
b27b6d03 | 93 | spin_unlock_irqrestore(&d->lock, flags); |
3d9edf09 | 94 | |
dce1115b DB |
95 | return 0; |
96 | } | |
3d9edf09 | 97 | |
ba4a984e CC |
98 | static int davinci_direction_in(struct gpio_chip *chip, unsigned offset) |
99 | { | |
100 | return __davinci_direction(chip, offset, false, 0); | |
101 | } | |
102 | ||
103 | static int | |
104 | davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value) | |
105 | { | |
106 | return __davinci_direction(chip, offset, true, value); | |
107 | } | |
108 | ||
3d9edf09 VB |
109 | /* |
110 | * Read the pin's value (works even if it's set up as output); | |
111 | * returns zero/nonzero. | |
112 | * | |
113 | * Note that changes are synched to the GPIO clock, so reading values back | |
114 | * right after you've set them may give old values. | |
115 | */ | |
dce1115b | 116 | static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset) |
3d9edf09 | 117 | { |
99e9e52d CC |
118 | struct davinci_gpio_controller *d = chip2controller(chip); |
119 | struct davinci_gpio_regs __iomem *g = d->regs; | |
3d9edf09 | 120 | |
dce1115b | 121 | return (1 << offset) & __raw_readl(&g->in_data); |
3d9edf09 | 122 | } |
3d9edf09 | 123 | |
dce1115b DB |
124 | /* |
125 | * Assuming the pin is muxed as a gpio output, set its output value. | |
126 | */ | |
127 | static void | |
128 | davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value) | |
3d9edf09 | 129 | { |
99e9e52d CC |
130 | struct davinci_gpio_controller *d = chip2controller(chip); |
131 | struct davinci_gpio_regs __iomem *g = d->regs; | |
3d9edf09 | 132 | |
dce1115b DB |
133 | __raw_writel((1 << offset), value ? &g->set_data : &g->clr_data); |
134 | } | |
135 | ||
136 | static int __init davinci_gpio_setup(void) | |
137 | { | |
138 | int i, base; | |
a994955c MG |
139 | unsigned ngpio; |
140 | struct davinci_soc_info *soc_info = &davinci_soc_info; | |
c12f415a | 141 | struct davinci_gpio_regs *regs; |
dce1115b | 142 | |
686b634a CC |
143 | if (soc_info->gpio_type != GPIO_TYPE_DAVINCI) |
144 | return 0; | |
145 | ||
a994955c MG |
146 | /* |
147 | * The gpio banks conceptually expose a segmented bitmap, | |
474dad54 DB |
148 | * and "ngpio" is one more than the largest zero-based |
149 | * bit index that's valid. | |
150 | */ | |
a994955c MG |
151 | ngpio = soc_info->gpio_num; |
152 | if (ngpio == 0) { | |
474dad54 DB |
153 | pr_err("GPIO setup: how many GPIOs?\n"); |
154 | return -EINVAL; | |
155 | } | |
156 | ||
157 | if (WARN_ON(DAVINCI_N_GPIO < ngpio)) | |
158 | ngpio = DAVINCI_N_GPIO; | |
159 | ||
b8d44293 CC |
160 | gpio_base = ioremap(soc_info->gpio_base, SZ_4K); |
161 | if (WARN_ON(!gpio_base)) | |
162 | return -ENOMEM; | |
163 | ||
474dad54 | 164 | for (i = 0, base = 0; base < ngpio; i++, base += 32) { |
dce1115b DB |
165 | chips[i].chip.label = "DaVinci"; |
166 | ||
167 | chips[i].chip.direction_input = davinci_direction_in; | |
168 | chips[i].chip.get = davinci_gpio_get; | |
169 | chips[i].chip.direction_output = davinci_direction_out; | |
170 | chips[i].chip.set = davinci_gpio_set; | |
171 | ||
172 | chips[i].chip.base = base; | |
474dad54 | 173 | chips[i].chip.ngpio = ngpio - base; |
dce1115b DB |
174 | if (chips[i].chip.ngpio > 32) |
175 | chips[i].chip.ngpio = 32; | |
176 | ||
b27b6d03 CC |
177 | spin_lock_init(&chips[i].lock); |
178 | ||
c12f415a CC |
179 | regs = gpio2regs(base); |
180 | chips[i].regs = regs; | |
181 | chips[i].set_data = ®s->set_data; | |
182 | chips[i].clr_data = ®s->clr_data; | |
183 | chips[i].in_data = ®s->in_data; | |
dce1115b DB |
184 | |
185 | gpiochip_add(&chips[i].chip); | |
186 | } | |
3d9edf09 | 187 | |
c12f415a CC |
188 | soc_info->gpio_ctlrs = chips; |
189 | soc_info->gpio_ctlrs_num = DIV_ROUND_UP(ngpio, 32); | |
190 | ||
dc756026 | 191 | davinci_gpio_irq_setup(); |
3d9edf09 VB |
192 | return 0; |
193 | } | |
dce1115b | 194 | pure_initcall(davinci_gpio_setup); |
3d9edf09 | 195 | |
dce1115b | 196 | /*--------------------------------------------------------------------------*/ |
3d9edf09 VB |
197 | /* |
198 | * We expect irqs will normally be set up as input pins, but they can also be | |
199 | * used as output pins ... which is convenient for testing. | |
200 | * | |
474dad54 | 201 | * NOTE: The first few GPIOs also have direct INTC hookups in addition |
7a36071e | 202 | * to their GPIOBNK0 irq, with a bit less overhead. |
3d9edf09 | 203 | * |
474dad54 | 204 | * All those INTC hookups (direct, plus several IRQ banks) can also |
3d9edf09 VB |
205 | * serve as EDMA event triggers. |
206 | */ | |
207 | ||
23265442 | 208 | static void gpio_irq_disable(struct irq_data *d) |
3d9edf09 | 209 | { |
23265442 | 210 | struct davinci_gpio_regs __iomem *g = irq2regs(d->irq); |
6845664a | 211 | u32 mask = (u32) irq_data_get_irq_handler_data(d); |
3d9edf09 VB |
212 | |
213 | __raw_writel(mask, &g->clr_falling); | |
214 | __raw_writel(mask, &g->clr_rising); | |
215 | } | |
216 | ||
23265442 | 217 | static void gpio_irq_enable(struct irq_data *d) |
3d9edf09 | 218 | { |
23265442 | 219 | struct davinci_gpio_regs __iomem *g = irq2regs(d->irq); |
6845664a | 220 | u32 mask = (u32) irq_data_get_irq_handler_data(d); |
5093aec8 | 221 | unsigned status = irqd_get_trigger_type(d); |
3d9edf09 | 222 | |
df4aab46 DB |
223 | status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING; |
224 | if (!status) | |
225 | status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING; | |
226 | ||
227 | if (status & IRQ_TYPE_EDGE_FALLING) | |
3d9edf09 | 228 | __raw_writel(mask, &g->set_falling); |
df4aab46 | 229 | if (status & IRQ_TYPE_EDGE_RISING) |
3d9edf09 VB |
230 | __raw_writel(mask, &g->set_rising); |
231 | } | |
232 | ||
23265442 | 233 | static int gpio_irq_type(struct irq_data *d, unsigned trigger) |
3d9edf09 | 234 | { |
23265442 | 235 | struct davinci_gpio_regs __iomem *g = irq2regs(d->irq); |
6845664a | 236 | u32 mask = (u32) irq_data_get_irq_handler_data(d); |
3d9edf09 VB |
237 | |
238 | if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) | |
239 | return -EINVAL; | |
240 | ||
3d9edf09 VB |
241 | return 0; |
242 | } | |
243 | ||
244 | static struct irq_chip gpio_irqchip = { | |
245 | .name = "GPIO", | |
23265442 LB |
246 | .irq_enable = gpio_irq_enable, |
247 | .irq_disable = gpio_irq_disable, | |
248 | .irq_set_type = gpio_irq_type, | |
5093aec8 | 249 | .flags = IRQCHIP_SET_TYPE_MASKED, |
3d9edf09 VB |
250 | }; |
251 | ||
252 | static void | |
253 | gpio_irq_handler(unsigned irq, struct irq_desc *desc) | |
254 | { | |
74164016 | 255 | struct davinci_gpio_regs __iomem *g; |
3d9edf09 VB |
256 | u32 mask = 0xffff; |
257 | ||
74164016 TG |
258 | g = (__force struct davinci_gpio_regs __iomem *) irq_desc_get_handler_data(desc); |
259 | ||
3d9edf09 VB |
260 | /* we only care about one bank */ |
261 | if (irq & 1) | |
262 | mask <<= 16; | |
263 | ||
264 | /* temporarily mask (level sensitive) parent IRQ */ | |
23265442 LB |
265 | desc->irq_data.chip->irq_mask(&desc->irq_data); |
266 | desc->irq_data.chip->irq_ack(&desc->irq_data); | |
3d9edf09 VB |
267 | while (1) { |
268 | u32 status; | |
3d9edf09 VB |
269 | int n; |
270 | int res; | |
271 | ||
272 | /* ack any irqs */ | |
273 | status = __raw_readl(&g->intstat) & mask; | |
274 | if (!status) | |
275 | break; | |
276 | __raw_writel(status, &g->intstat); | |
277 | if (irq & 1) | |
278 | status >>= 16; | |
279 | ||
280 | /* now demux them to the right lowlevel handler */ | |
6845664a | 281 | n = (int)irq_get_handler_data(irq); |
3d9edf09 VB |
282 | while (status) { |
283 | res = ffs(status); | |
284 | n += res; | |
d8aa0251 | 285 | generic_handle_irq(n - 1); |
3d9edf09 VB |
286 | status >>= res; |
287 | } | |
288 | } | |
23265442 | 289 | desc->irq_data.chip->irq_unmask(&desc->irq_data); |
3d9edf09 VB |
290 | /* now it may re-trigger */ |
291 | } | |
292 | ||
7a36071e DB |
293 | static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset) |
294 | { | |
99e9e52d | 295 | struct davinci_gpio_controller *d = chip2controller(chip); |
7a36071e DB |
296 | |
297 | if (d->irq_base >= 0) | |
298 | return d->irq_base + offset; | |
299 | else | |
300 | return -ENODEV; | |
301 | } | |
302 | ||
303 | static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset) | |
304 | { | |
305 | struct davinci_soc_info *soc_info = &davinci_soc_info; | |
306 | ||
307 | /* NOTE: we assume for now that only irqs in the first gpio_chip | |
308 | * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs). | |
309 | */ | |
310 | if (offset < soc_info->gpio_unbanked) | |
311 | return soc_info->gpio_irq + offset; | |
312 | else | |
313 | return -ENODEV; | |
314 | } | |
315 | ||
23265442 | 316 | static int gpio_irq_type_unbanked(struct irq_data *d, unsigned trigger) |
7a36071e | 317 | { |
23265442 | 318 | struct davinci_gpio_regs __iomem *g = irq2regs(d->irq); |
6845664a | 319 | u32 mask = (u32) irq_data_get_irq_handler_data(d); |
7a36071e DB |
320 | |
321 | if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) | |
322 | return -EINVAL; | |
323 | ||
324 | __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_FALLING) | |
325 | ? &g->set_falling : &g->clr_falling); | |
326 | __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_RISING) | |
327 | ? &g->set_rising : &g->clr_rising); | |
328 | ||
329 | return 0; | |
330 | } | |
331 | ||
3d9edf09 | 332 | /* |
474dad54 DB |
333 | * NOTE: for suspend/resume, probably best to make a platform_device with |
334 | * suspend_late/resume_resume calls hooking into results of the set_wake() | |
3d9edf09 VB |
335 | * calls ... so if no gpios are wakeup events the clock can be disabled, |
336 | * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0 | |
474dad54 | 337 | * (dm6446) can be set appropriately for GPIOV33 pins. |
3d9edf09 VB |
338 | */ |
339 | ||
340 | static int __init davinci_gpio_irq_setup(void) | |
341 | { | |
342 | unsigned gpio, irq, bank; | |
343 | struct clk *clk; | |
474dad54 | 344 | u32 binten = 0; |
a994955c MG |
345 | unsigned ngpio, bank_irq; |
346 | struct davinci_soc_info *soc_info = &davinci_soc_info; | |
99e9e52d | 347 | struct davinci_gpio_regs __iomem *g; |
a994955c MG |
348 | |
349 | ngpio = soc_info->gpio_num; | |
474dad54 | 350 | |
a994955c MG |
351 | bank_irq = soc_info->gpio_irq; |
352 | if (bank_irq == 0) { | |
474dad54 DB |
353 | printk(KERN_ERR "Don't know first GPIO bank IRQ.\n"); |
354 | return -EINVAL; | |
355 | } | |
3d9edf09 VB |
356 | |
357 | clk = clk_get(NULL, "gpio"); | |
358 | if (IS_ERR(clk)) { | |
359 | printk(KERN_ERR "Error %ld getting gpio clock?\n", | |
360 | PTR_ERR(clk)); | |
474dad54 | 361 | return PTR_ERR(clk); |
3d9edf09 | 362 | } |
3d9edf09 VB |
363 | clk_enable(clk); |
364 | ||
7a36071e DB |
365 | /* Arrange gpio_to_irq() support, handling either direct IRQs or |
366 | * banked IRQs. Having GPIOs in the first GPIO bank use direct | |
367 | * IRQs, while the others use banked IRQs, would need some setup | |
368 | * tweaks to recognize hardware which can do that. | |
369 | */ | |
370 | for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) { | |
371 | chips[bank].chip.to_irq = gpio_to_irq_banked; | |
372 | chips[bank].irq_base = soc_info->gpio_unbanked | |
373 | ? -EINVAL | |
374 | : (soc_info->intc_irq_num + gpio); | |
375 | } | |
376 | ||
377 | /* | |
378 | * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO | |
379 | * controller only handling trigger modes. We currently assume no | |
380 | * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs. | |
381 | */ | |
382 | if (soc_info->gpio_unbanked) { | |
383 | static struct irq_chip gpio_irqchip_unbanked; | |
384 | ||
385 | /* pass "bank 0" GPIO IRQs to AINTC */ | |
386 | chips[0].chip.to_irq = gpio_to_irq_unbanked; | |
387 | binten = BIT(0); | |
388 | ||
389 | /* AINTC handles mask/unmask; GPIO handles triggering */ | |
390 | irq = bank_irq; | |
5093aec8 | 391 | gpio_irqchip_unbanked = *irq_get_chip(irq); |
7a36071e | 392 | gpio_irqchip_unbanked.name = "GPIO-AINTC"; |
23265442 | 393 | gpio_irqchip_unbanked.irq_set_type = gpio_irq_type_unbanked; |
7a36071e DB |
394 | |
395 | /* default trigger: both edges */ | |
99e9e52d | 396 | g = gpio2regs(0); |
7a36071e DB |
397 | __raw_writel(~0, &g->set_falling); |
398 | __raw_writel(~0, &g->set_rising); | |
399 | ||
400 | /* set the direct IRQs up to use that irqchip */ | |
401 | for (gpio = 0; gpio < soc_info->gpio_unbanked; gpio++, irq++) { | |
6845664a TG |
402 | irq_set_chip(irq, &gpio_irqchip_unbanked); |
403 | irq_set_handler_data(irq, (void *)__gpio_mask(gpio)); | |
404 | irq_set_chip_data(irq, (__force void *)g); | |
5093aec8 | 405 | irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH); |
7a36071e DB |
406 | } |
407 | ||
408 | goto done; | |
409 | } | |
410 | ||
411 | /* | |
412 | * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we | |
413 | * then chain through our own handler. | |
414 | */ | |
474dad54 DB |
415 | for (gpio = 0, irq = gpio_to_irq(0), bank = 0; |
416 | gpio < ngpio; | |
417 | bank++, bank_irq++) { | |
3d9edf09 VB |
418 | unsigned i; |
419 | ||
7a36071e | 420 | /* disabled by default, enabled only as needed */ |
99e9e52d | 421 | g = gpio2regs(gpio); |
3d9edf09 VB |
422 | __raw_writel(~0, &g->clr_falling); |
423 | __raw_writel(~0, &g->clr_rising); | |
424 | ||
425 | /* set up all irqs in this bank */ | |
6845664a | 426 | irq_set_chained_handler(bank_irq, gpio_irq_handler); |
74164016 | 427 | irq_set_handler_data(bank_irq, (__force void *)g); |
3d9edf09 | 428 | |
474dad54 | 429 | for (i = 0; i < 16 && gpio < ngpio; i++, irq++, gpio++) { |
6845664a TG |
430 | irq_set_chip(irq, &gpio_irqchip); |
431 | irq_set_chip_data(irq, (__force void *)g); | |
432 | irq_set_handler_data(irq, (void *)__gpio_mask(gpio)); | |
433 | irq_set_handler(irq, handle_simple_irq); | |
3d9edf09 VB |
434 | set_irq_flags(irq, IRQF_VALID); |
435 | } | |
474dad54 DB |
436 | |
437 | binten |= BIT(bank); | |
3d9edf09 VB |
438 | } |
439 | ||
7a36071e | 440 | done: |
3d9edf09 VB |
441 | /* BINTEN -- per-bank interrupt enable. genirq would also let these |
442 | * bits be set/cleared dynamically. | |
443 | */ | |
b8d44293 | 444 | __raw_writel(binten, gpio_base + 0x08); |
3d9edf09 VB |
445 | |
446 | printk(KERN_INFO "DaVinci: %d gpio irqs\n", irq - gpio_to_irq(0)); | |
447 | ||
448 | return 0; | |
449 | } |