ARM: davinci: optimize the DMA ISR
[linux-block.git] / arch / arm / mach-davinci / dma.c
CommitLineData
a4768d22
KH
1/*
2 * EDMA3 support for DaVinci
3 *
4 * Copyright (C) 2006-2009 Texas Instruments.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20#include <linux/kernel.h>
a4768d22
KH
21#include <linux/init.h>
22#include <linux/module.h>
23#include <linux/interrupt.h>
24#include <linux/platform_device.h>
a4768d22 25#include <linux/io.h>
5a0e3ad6 26#include <linux/slab.h>
a4768d22 27
a4768d22 28#include <mach/edma.h>
a4768d22
KH
29
30/* Offsets matching "struct edmacc_param" */
31#define PARM_OPT 0x00
32#define PARM_SRC 0x04
33#define PARM_A_B_CNT 0x08
34#define PARM_DST 0x0c
35#define PARM_SRC_DST_BIDX 0x10
36#define PARM_LINK_BCNTRLD 0x14
37#define PARM_SRC_DST_CIDX 0x18
38#define PARM_CCNT 0x1c
39
40#define PARM_SIZE 0x20
41
42/* Offsets for EDMA CC global channel registers and their shadows */
43#define SH_ER 0x00 /* 64 bits */
44#define SH_ECR 0x08 /* 64 bits */
45#define SH_ESR 0x10 /* 64 bits */
46#define SH_CER 0x18 /* 64 bits */
47#define SH_EER 0x20 /* 64 bits */
48#define SH_EECR 0x28 /* 64 bits */
49#define SH_EESR 0x30 /* 64 bits */
50#define SH_SER 0x38 /* 64 bits */
51#define SH_SECR 0x40 /* 64 bits */
52#define SH_IER 0x50 /* 64 bits */
53#define SH_IECR 0x58 /* 64 bits */
54#define SH_IESR 0x60 /* 64 bits */
55#define SH_IPR 0x68 /* 64 bits */
56#define SH_ICR 0x70 /* 64 bits */
57#define SH_IEVAL 0x78
58#define SH_QER 0x80
59#define SH_QEER 0x84
60#define SH_QEECR 0x88
61#define SH_QEESR 0x8c
62#define SH_QSER 0x90
63#define SH_QSECR 0x94
64#define SH_SIZE 0x200
65
66/* Offsets for EDMA CC global registers */
67#define EDMA_REV 0x0000
68#define EDMA_CCCFG 0x0004
69#define EDMA_QCHMAP 0x0200 /* 8 registers */
70#define EDMA_DMAQNUM 0x0240 /* 8 registers (4 on OMAP-L1xx) */
71#define EDMA_QDMAQNUM 0x0260
72#define EDMA_QUETCMAP 0x0280
73#define EDMA_QUEPRI 0x0284
74#define EDMA_EMR 0x0300 /* 64 bits */
75#define EDMA_EMCR 0x0308 /* 64 bits */
76#define EDMA_QEMR 0x0310
77#define EDMA_QEMCR 0x0314
78#define EDMA_CCERR 0x0318
79#define EDMA_CCERRCLR 0x031c
80#define EDMA_EEVAL 0x0320
81#define EDMA_DRAE 0x0340 /* 4 x 64 bits*/
82#define EDMA_QRAE 0x0380 /* 4 registers */
83#define EDMA_QUEEVTENTRY 0x0400 /* 2 x 16 registers */
84#define EDMA_QSTAT 0x0600 /* 2 registers */
85#define EDMA_QWMTHRA 0x0620
86#define EDMA_QWMTHRB 0x0624
87#define EDMA_CCSTAT 0x0640
88
89#define EDMA_M 0x1000 /* global channel registers */
90#define EDMA_ECR 0x1008
91#define EDMA_ECRH 0x100C
92#define EDMA_SHADOW0 0x2000 /* 4 regions shadowing global channels */
93#define EDMA_PARM 0x4000 /* 128 param entries */
94
a4768d22
KH
95#define PARM_OFFSET(param_no) (EDMA_PARM + ((param_no) << 5))
96
60902a2c
SR
97#define EDMA_DCHMAP 0x0100 /* 64 registers */
98#define CHMAP_EXIST BIT(24)
99
a4768d22
KH
100#define EDMA_MAX_DMACH 64
101#define EDMA_MAX_PARAMENTRY 512
a4768d22
KH
102
103/*****************************************************************************/
104
60902a2c 105static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
a4768d22 106
60902a2c 107static inline unsigned int edma_read(unsigned ctlr, int offset)
a4768d22 108{
60902a2c 109 return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
a4768d22
KH
110}
111
60902a2c 112static inline void edma_write(unsigned ctlr, int offset, int val)
a4768d22 113{
60902a2c 114 __raw_writel(val, edmacc_regs_base[ctlr] + offset);
a4768d22 115}
60902a2c
SR
116static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
117 unsigned or)
a4768d22 118{
60902a2c 119 unsigned val = edma_read(ctlr, offset);
a4768d22
KH
120 val &= and;
121 val |= or;
60902a2c 122 edma_write(ctlr, offset, val);
a4768d22 123}
60902a2c 124static inline void edma_and(unsigned ctlr, int offset, unsigned and)
a4768d22 125{
60902a2c 126 unsigned val = edma_read(ctlr, offset);
a4768d22 127 val &= and;
60902a2c 128 edma_write(ctlr, offset, val);
a4768d22 129}
60902a2c 130static inline void edma_or(unsigned ctlr, int offset, unsigned or)
a4768d22 131{
60902a2c 132 unsigned val = edma_read(ctlr, offset);
a4768d22 133 val |= or;
60902a2c 134 edma_write(ctlr, offset, val);
a4768d22 135}
60902a2c 136static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
a4768d22 137{
60902a2c 138 return edma_read(ctlr, offset + (i << 2));
a4768d22 139}
60902a2c
SR
140static inline void edma_write_array(unsigned ctlr, int offset, int i,
141 unsigned val)
a4768d22 142{
60902a2c 143 edma_write(ctlr, offset + (i << 2), val);
a4768d22 144}
60902a2c 145static inline void edma_modify_array(unsigned ctlr, int offset, int i,
a4768d22
KH
146 unsigned and, unsigned or)
147{
60902a2c 148 edma_modify(ctlr, offset + (i << 2), and, or);
a4768d22 149}
60902a2c 150static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
a4768d22 151{
60902a2c 152 edma_or(ctlr, offset + (i << 2), or);
a4768d22 153}
60902a2c
SR
154static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
155 unsigned or)
a4768d22 156{
60902a2c 157 edma_or(ctlr, offset + ((i*2 + j) << 2), or);
a4768d22 158}
60902a2c
SR
159static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
160 unsigned val)
a4768d22 161{
60902a2c 162 edma_write(ctlr, offset + ((i*2 + j) << 2), val);
a4768d22 163}
60902a2c 164static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
a4768d22 165{
60902a2c 166 return edma_read(ctlr, EDMA_SHADOW0 + offset);
a4768d22 167}
60902a2c
SR
168static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
169 int i)
a4768d22 170{
60902a2c 171 return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
a4768d22 172}
60902a2c 173static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
a4768d22 174{
60902a2c 175 edma_write(ctlr, EDMA_SHADOW0 + offset, val);
a4768d22 176}
60902a2c
SR
177static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
178 unsigned val)
a4768d22 179{
60902a2c 180 edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
a4768d22 181}
60902a2c
SR
182static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
183 int param_no)
a4768d22 184{
60902a2c 185 return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
a4768d22 186}
60902a2c
SR
187static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
188 unsigned val)
a4768d22 189{
60902a2c 190 edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
a4768d22 191}
60902a2c 192static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
a4768d22
KH
193 unsigned and, unsigned or)
194{
60902a2c 195 edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
a4768d22 196}
60902a2c
SR
197static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
198 unsigned and)
a4768d22 199{
60902a2c 200 edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
a4768d22 201}
60902a2c
SR
202static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
203 unsigned or)
a4768d22 204{
60902a2c 205 edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
a4768d22
KH
206}
207
90bd4e6d
RS
208static inline void set_bits(int offset, int len, unsigned long *p)
209{
210 for (; len > 0; len--)
211 set_bit(offset + (len - 1), p);
212}
213
214static inline void clear_bits(int offset, int len, unsigned long *p)
215{
216 for (; len > 0; len--)
217 clear_bit(offset + (len - 1), p);
218}
219
a4768d22
KH
220/*****************************************************************************/
221
222/* actual number of DMA channels and slots on this silicon */
60902a2c
SR
223struct edma {
224 /* how many dma resources of each type */
225 unsigned num_channels;
226 unsigned num_region;
227 unsigned num_slots;
228 unsigned num_tc;
229 unsigned num_cc;
a0f0202e 230 enum dma_event_q default_queue;
60902a2c
SR
231
232 /* list of channels with no even trigger; terminated by "-1" */
233 const s8 *noevent;
234
235 /* The edma_inuse bit for each PaRAM slot is clear unless the
236 * channel is in use ... by ARM or DSP, for QDMA, or whatever.
237 */
238 DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
a4768d22 239
f900d552
SR
240 /* The edma_unused bit for each channel is clear unless
241 * it is not being used on this platform. It uses a bit
242 * of SOC-specific initialization code.
60902a2c 243 */
f900d552 244 DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
a4768d22 245
60902a2c
SR
246 unsigned irq_res_start;
247 unsigned irq_res_end;
a4768d22 248
60902a2c
SR
249 struct dma_interrupt_data {
250 void (*callback)(unsigned channel, unsigned short ch_status,
251 void *data);
252 void *data;
253 } intr_data[EDMA_MAX_DMACH];
254};
255
3f68b98a 256static struct edma *edma_cc[EDMA_MAX_CC];
2d517508 257static int arch_num_cc;
a4768d22
KH
258
259/* dummy param set used to (re)initialize parameter RAM slots */
260static const struct edmacc_param dummy_paramset = {
261 .link_bcntrld = 0xffff,
262 .ccnt = 1,
263};
264
a4768d22
KH
265/*****************************************************************************/
266
60902a2c
SR
267static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
268 enum dma_event_q queue_no)
a4768d22
KH
269{
270 int bit = (ch_no & 0x7) * 4;
271
272 /* default to low priority queue */
273 if (queue_no == EVENTQ_DEFAULT)
3f68b98a 274 queue_no = edma_cc[ctlr]->default_queue;
a4768d22
KH
275
276 queue_no &= 7;
60902a2c 277 edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
a4768d22
KH
278 ~(0x7 << bit), queue_no << bit);
279}
280
60902a2c 281static void __init map_queue_tc(unsigned ctlr, int queue_no, int tc_no)
a4768d22
KH
282{
283 int bit = queue_no * 4;
60902a2c 284 edma_modify(ctlr, EDMA_QUETCMAP, ~(0x7 << bit), ((tc_no & 0x7) << bit));
a4768d22
KH
285}
286
60902a2c
SR
287static void __init assign_priority_to_queue(unsigned ctlr, int queue_no,
288 int priority)
a4768d22
KH
289{
290 int bit = queue_no * 4;
60902a2c
SR
291 edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
292 ((priority & 0x7) << bit));
293}
294
295/**
296 * map_dmach_param - Maps channel number to param entry number
297 *
298 * This maps the dma channel number to param entry numberter. In
299 * other words using the DMA channel mapping registers a param entry
300 * can be mapped to any channel
301 *
302 * Callers are responsible for ensuring the channel mapping logic is
303 * included in that particular EDMA variant (Eg : dm646x)
304 *
305 */
306static void __init map_dmach_param(unsigned ctlr)
307{
308 int i;
309 for (i = 0; i < EDMA_MAX_DMACH; i++)
310 edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
a4768d22
KH
311}
312
313static inline void
314setup_dma_interrupt(unsigned lch,
315 void (*callback)(unsigned channel, u16 ch_status, void *data),
316 void *data)
317{
60902a2c
SR
318 unsigned ctlr;
319
320 ctlr = EDMA_CTLR(lch);
321 lch = EDMA_CHAN_SLOT(lch);
322
243bc654 323 if (!callback)
60902a2c 324 edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
d78a9494 325 BIT(lch & 0x1f));
a4768d22 326
3f68b98a
SN
327 edma_cc[ctlr]->intr_data[lch].callback = callback;
328 edma_cc[ctlr]->intr_data[lch].data = data;
a4768d22
KH
329
330 if (callback) {
60902a2c 331 edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
d78a9494 332 BIT(lch & 0x1f));
60902a2c 333 edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
d78a9494 334 BIT(lch & 0x1f));
a4768d22
KH
335 }
336}
337
60902a2c
SR
338static int irq2ctlr(int irq)
339{
3f68b98a 340 if (irq >= edma_cc[0]->irq_res_start && irq <= edma_cc[0]->irq_res_end)
60902a2c 341 return 0;
3f68b98a
SN
342 else if (irq >= edma_cc[1]->irq_res_start &&
343 irq <= edma_cc[1]->irq_res_end)
60902a2c
SR
344 return 1;
345
346 return -1;
347}
348
a4768d22
KH
349/******************************************************************************
350 *
351 * DMA interrupt handler
352 *
353 *****************************************************************************/
354static irqreturn_t dma_irq_handler(int irq, void *data)
355{
93fe23d8 356 int ctlr;
bcd59b0f
SAS
357 u32 sh_ier;
358 u32 sh_ipr;
359 u32 bank;
a4768d22 360
60902a2c 361 ctlr = irq2ctlr(irq);
93fe23d8
KV
362 if (ctlr < 0)
363 return IRQ_NONE;
60902a2c 364
a4768d22
KH
365 dev_dbg(data, "dma_irq_handler\n");
366
bcd59b0f
SAS
367 sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 0);
368 if (!sh_ipr) {
369 sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 1);
370 if (!sh_ipr)
371 return IRQ_NONE;
372 sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 1);
373 bank = 1;
374 } else {
375 sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 0);
376 bank = 0;
377 }
378
379 do {
380 u32 slot;
381 u32 channel;
a4768d22 382
bcd59b0f
SAS
383 dev_dbg(data, "IPR%d %08x\n", bank, sh_ipr);
384
385 slot = __ffs(sh_ipr);
386 sh_ipr &= ~(BIT(slot));
387
388 if (sh_ier & BIT(slot)) {
389 channel = (bank << 5) | slot;
390 /* Clear the corresponding IPR bits */
391 edma_shadow0_write_array(ctlr, SH_ICR, bank,
392 BIT(slot));
393 if (edma_cc[ctlr]->intr_data[channel].callback)
394 edma_cc[ctlr]->intr_data[channel].callback(
395 channel, DMA_COMPLETE,
396 edma_cc[ctlr]->intr_data[channel].data);
a4768d22 397 }
bcd59b0f
SAS
398 } while (sh_ipr);
399
60902a2c 400 edma_shadow0_write(ctlr, SH_IEVAL, 1);
a4768d22
KH
401 return IRQ_HANDLED;
402}
403
404/******************************************************************************
405 *
406 * DMA error interrupt handler
407 *
408 *****************************************************************************/
409static irqreturn_t dma_ccerr_handler(int irq, void *data)
410{
411 int i;
93fe23d8 412 int ctlr;
a4768d22
KH
413 unsigned int cnt = 0;
414
60902a2c 415 ctlr = irq2ctlr(irq);
93fe23d8
KV
416 if (ctlr < 0)
417 return IRQ_NONE;
60902a2c 418
a4768d22
KH
419 dev_dbg(data, "dma_ccerr_handler\n");
420
60902a2c
SR
421 if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
422 (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
423 (edma_read(ctlr, EDMA_QEMR) == 0) &&
424 (edma_read(ctlr, EDMA_CCERR) == 0))
a4768d22
KH
425 return IRQ_NONE;
426
427 while (1) {
428 int j = -1;
60902a2c 429 if (edma_read_array(ctlr, EDMA_EMR, 0))
a4768d22 430 j = 0;
60902a2c 431 else if (edma_read_array(ctlr, EDMA_EMR, 1))
a4768d22
KH
432 j = 1;
433 if (j >= 0) {
434 dev_dbg(data, "EMR%d %08x\n", j,
60902a2c 435 edma_read_array(ctlr, EDMA_EMR, j));
a4768d22
KH
436 for (i = 0; i < 32; i++) {
437 int k = (j << 5) + i;
60902a2c 438 if (edma_read_array(ctlr, EDMA_EMR, j) &
d78a9494 439 BIT(i)) {
a4768d22 440 /* Clear the corresponding EMR bits */
60902a2c 441 edma_write_array(ctlr, EDMA_EMCR, j,
d78a9494 442 BIT(i));
a4768d22 443 /* Clear any SER */
60902a2c 444 edma_shadow0_write_array(ctlr, SH_SECR,
d78a9494 445 j, BIT(i));
3f68b98a 446 if (edma_cc[ctlr]->intr_data[k].
60902a2c 447 callback) {
3f68b98a 448 edma_cc[ctlr]->intr_data[k].
60902a2c
SR
449 callback(k,
450 DMA_CC_ERROR,
3f68b98a 451 edma_cc[ctlr]->intr_data
60902a2c 452 [k].data);
a4768d22
KH
453 }
454 }
455 }
60902a2c 456 } else if (edma_read(ctlr, EDMA_QEMR)) {
a4768d22 457 dev_dbg(data, "QEMR %02x\n",
60902a2c 458 edma_read(ctlr, EDMA_QEMR));
a4768d22 459 for (i = 0; i < 8; i++) {
d78a9494 460 if (edma_read(ctlr, EDMA_QEMR) & BIT(i)) {
a4768d22 461 /* Clear the corresponding IPR bits */
d78a9494 462 edma_write(ctlr, EDMA_QEMCR, BIT(i));
60902a2c 463 edma_shadow0_write(ctlr, SH_QSECR,
d78a9494 464 BIT(i));
a4768d22
KH
465
466 /* NOTE: not reported!! */
467 }
468 }
60902a2c 469 } else if (edma_read(ctlr, EDMA_CCERR)) {
a4768d22 470 dev_dbg(data, "CCERR %08x\n",
60902a2c 471 edma_read(ctlr, EDMA_CCERR));
a4768d22
KH
472 /* FIXME: CCERR.BIT(16) ignored! much better
473 * to just write CCERRCLR with CCERR value...
474 */
475 for (i = 0; i < 8; i++) {
d78a9494 476 if (edma_read(ctlr, EDMA_CCERR) & BIT(i)) {
a4768d22 477 /* Clear the corresponding IPR bits */
d78a9494 478 edma_write(ctlr, EDMA_CCERRCLR, BIT(i));
a4768d22
KH
479
480 /* NOTE: not reported!! */
481 }
482 }
483 }
a6374f53
SN
484 if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
485 (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
486 (edma_read(ctlr, EDMA_QEMR) == 0) &&
487 (edma_read(ctlr, EDMA_CCERR) == 0))
a4768d22 488 break;
a4768d22
KH
489 cnt++;
490 if (cnt > 10)
491 break;
492 }
60902a2c 493 edma_write(ctlr, EDMA_EEVAL, 1);
a4768d22
KH
494 return IRQ_HANDLED;
495}
496
497/******************************************************************************
498 *
499 * Transfer controller error interrupt handlers
500 *
501 *****************************************************************************/
502
503#define tc_errs_handled false /* disabled as long as they're NOPs */
504
505static irqreturn_t dma_tc0err_handler(int irq, void *data)
506{
507 dev_dbg(data, "dma_tc0err_handler\n");
508 return IRQ_HANDLED;
509}
510
511static irqreturn_t dma_tc1err_handler(int irq, void *data)
512{
513 dev_dbg(data, "dma_tc1err_handler\n");
514 return IRQ_HANDLED;
515}
516
134ce221
SP
517static int reserve_contiguous_slots(int ctlr, unsigned int id,
518 unsigned int num_slots,
519 unsigned int start_slot)
213765d7
SP
520{
521 int i, j;
134ce221
SP
522 unsigned int count = num_slots;
523 int stop_slot = start_slot;
cc93fc3f 524 DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
213765d7 525
3f68b98a 526 for (i = start_slot; i < edma_cc[ctlr]->num_slots; ++i) {
213765d7 527 j = EDMA_CHAN_SLOT(i);
3f68b98a 528 if (!test_and_set_bit(j, edma_cc[ctlr]->edma_inuse)) {
cc93fc3f 529 /* Record our current beginning slot */
134ce221
SP
530 if (count == num_slots)
531 stop_slot = i;
cc93fc3f 532
213765d7 533 count--;
cc93fc3f
SP
534 set_bit(j, tmp_inuse);
535
213765d7
SP
536 if (count == 0)
537 break;
cc93fc3f
SP
538 } else {
539 clear_bit(j, tmp_inuse);
540
541 if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
134ce221 542 stop_slot = i;
cc93fc3f 543 break;
243bc654 544 } else {
134ce221 545 count = num_slots;
243bc654 546 }
cc93fc3f 547 }
213765d7
SP
548 }
549
550 /*
551 * We have to clear any bits that we set
134ce221
SP
552 * if we run out parameter RAM slots, i.e we do find a set
553 * of contiguous parameter RAM slots but do not find the exact number
554 * requested as we may reach the total number of parameter RAM slots
213765d7 555 */
3f68b98a 556 if (i == edma_cc[ctlr]->num_slots)
134ce221 557 stop_slot = i;
cc93fc3f 558
134ce221 559 for (j = start_slot; j < stop_slot; j++)
cc93fc3f 560 if (test_bit(j, tmp_inuse))
3f68b98a 561 clear_bit(j, edma_cc[ctlr]->edma_inuse);
213765d7 562
cc93fc3f 563 if (count)
213765d7 564 return -EBUSY;
213765d7 565
134ce221 566 for (j = i - num_slots + 1; j <= i; ++j)
213765d7
SP
567 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
568 &dummy_paramset, PARM_SIZE);
569
134ce221 570 return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
213765d7
SP
571}
572
f900d552
SR
573static int prepare_unused_channel_list(struct device *dev, void *data)
574{
575 struct platform_device *pdev = to_platform_device(dev);
576 int i, ctlr;
577
578 for (i = 0; i < pdev->num_resources; i++) {
579 if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
580 (int)pdev->resource[i].start >= 0) {
581 ctlr = EDMA_CTLR(pdev->resource[i].start);
582 clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
3f68b98a 583 edma_cc[ctlr]->edma_unused);
f900d552
SR
584 }
585 }
586
587 return 0;
588}
589
a4768d22
KH
590/*-----------------------------------------------------------------------*/
591
f900d552
SR
592static bool unused_chan_list_done;
593
a4768d22
KH
594/* Resource alloc/free: dma channels, parameter RAM slots */
595
596/**
597 * edma_alloc_channel - allocate DMA channel and paired parameter RAM
598 * @channel: specific channel to allocate; negative for "any unmapped channel"
599 * @callback: optional; to be issued on DMA completion or errors
600 * @data: passed to callback
601 * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
602 * Controller (TC) executes requests using this channel. Use
603 * EVENTQ_DEFAULT unless you really need a high priority queue.
604 *
605 * This allocates a DMA channel and its associated parameter RAM slot.
606 * The parameter RAM is initialized to hold a dummy transfer.
607 *
608 * Normal use is to pass a specific channel number as @channel, to make
609 * use of hardware events mapped to that channel. When the channel will
610 * be used only for software triggering or event chaining, channels not
611 * mapped to hardware events (or mapped to unused events) are preferable.
612 *
613 * DMA transfers start from a channel using edma_start(), or by
614 * chaining. When the transfer described in that channel's parameter RAM
615 * slot completes, that slot's data may be reloaded through a link.
616 *
617 * DMA errors are only reported to the @callback associated with the
618 * channel driving that transfer, but transfer completion callbacks can
619 * be sent to another channel under control of the TCC field in
620 * the option word of the transfer's parameter RAM set. Drivers must not
621 * use DMA transfer completion callbacks for channels they did not allocate.
622 * (The same applies to TCC codes used in transfer chaining.)
623 *
624 * Returns the number of the channel, else negative errno.
625 */
626int edma_alloc_channel(int channel,
627 void (*callback)(unsigned channel, u16 ch_status, void *data),
628 void *data,
629 enum dma_event_q eventq_no)
630{
447f18f1 631 unsigned i, done = 0, ctlr = 0;
f900d552
SR
632 int ret = 0;
633
634 if (!unused_chan_list_done) {
635 /*
636 * Scan all the platform devices to find out the EDMA channels
637 * used and clear them in the unused list, making the rest
638 * available for ARM usage.
639 */
640 ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
641 prepare_unused_channel_list);
642 if (ret < 0)
643 return ret;
644
645 unused_chan_list_done = true;
646 }
60902a2c
SR
647
648 if (channel >= 0) {
649 ctlr = EDMA_CTLR(channel);
650 channel = EDMA_CHAN_SLOT(channel);
651 }
652
a4768d22 653 if (channel < 0) {
2d517508 654 for (i = 0; i < arch_num_cc; i++) {
60902a2c
SR
655 channel = 0;
656 for (;;) {
3f68b98a
SN
657 channel = find_next_bit(edma_cc[i]->edma_unused,
658 edma_cc[i]->num_channels,
60902a2c 659 channel);
3f68b98a 660 if (channel == edma_cc[i]->num_channels)
447f18f1 661 break;
60902a2c 662 if (!test_and_set_bit(channel,
3f68b98a 663 edma_cc[i]->edma_inuse)) {
60902a2c
SR
664 done = 1;
665 ctlr = i;
666 break;
667 }
668 channel++;
669 }
670 if (done)
a4768d22 671 break;
a4768d22 672 }
447f18f1
SR
673 if (!done)
674 return -ENOMEM;
3f68b98a 675 } else if (channel >= edma_cc[ctlr]->num_channels) {
a4768d22 676 return -EINVAL;
3f68b98a 677 } else if (test_and_set_bit(channel, edma_cc[ctlr]->edma_inuse)) {
a4768d22
KH
678 return -EBUSY;
679 }
680
681 /* ensure access through shadow region 0 */
d78a9494 682 edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
a4768d22
KH
683
684 /* ensure no events are pending */
60902a2c
SR
685 edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
686 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
a4768d22
KH
687 &dummy_paramset, PARM_SIZE);
688
689 if (callback)
60902a2c
SR
690 setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
691 callback, data);
a4768d22 692
60902a2c 693 map_dmach_queue(ctlr, channel, eventq_no);
a4768d22 694
0e6cb8d2 695 return EDMA_CTLR_CHAN(ctlr, channel);
a4768d22
KH
696}
697EXPORT_SYMBOL(edma_alloc_channel);
698
699
700/**
701 * edma_free_channel - deallocate DMA channel
702 * @channel: dma channel returned from edma_alloc_channel()
703 *
704 * This deallocates the DMA channel and associated parameter RAM slot
705 * allocated by edma_alloc_channel().
706 *
707 * Callers are responsible for ensuring the channel is inactive, and
708 * will not be reactivated by linking, chaining, or software calls to
709 * edma_start().
710 */
711void edma_free_channel(unsigned channel)
712{
60902a2c
SR
713 unsigned ctlr;
714
715 ctlr = EDMA_CTLR(channel);
716 channel = EDMA_CHAN_SLOT(channel);
717
3f68b98a 718 if (channel >= edma_cc[ctlr]->num_channels)
a4768d22
KH
719 return;
720
721 setup_dma_interrupt(channel, NULL, NULL);
722 /* REVISIT should probably take out of shadow region 0 */
723
60902a2c 724 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
a4768d22 725 &dummy_paramset, PARM_SIZE);
3f68b98a 726 clear_bit(channel, edma_cc[ctlr]->edma_inuse);
a4768d22
KH
727}
728EXPORT_SYMBOL(edma_free_channel);
729
730/**
731 * edma_alloc_slot - allocate DMA parameter RAM
732 * @slot: specific slot to allocate; negative for "any unused slot"
733 *
734 * This allocates a parameter RAM slot, initializing it to hold a
735 * dummy transfer. Slots allocated using this routine have not been
736 * mapped to a hardware DMA channel, and will normally be used by
737 * linking to them from a slot associated with a DMA channel.
738 *
739 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
740 * slots may be allocated on behalf of DSP firmware.
741 *
742 * Returns the number of the slot, else negative errno.
743 */
60902a2c 744int edma_alloc_slot(unsigned ctlr, int slot)
a4768d22 745{
60902a2c
SR
746 if (slot >= 0)
747 slot = EDMA_CHAN_SLOT(slot);
748
a4768d22 749 if (slot < 0) {
3f68b98a 750 slot = edma_cc[ctlr]->num_channels;
a4768d22 751 for (;;) {
3f68b98a
SN
752 slot = find_next_zero_bit(edma_cc[ctlr]->edma_inuse,
753 edma_cc[ctlr]->num_slots, slot);
754 if (slot == edma_cc[ctlr]->num_slots)
a4768d22 755 return -ENOMEM;
3f68b98a 756 if (!test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse))
a4768d22
KH
757 break;
758 }
3f68b98a
SN
759 } else if (slot < edma_cc[ctlr]->num_channels ||
760 slot >= edma_cc[ctlr]->num_slots) {
a4768d22 761 return -EINVAL;
3f68b98a 762 } else if (test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse)) {
a4768d22
KH
763 return -EBUSY;
764 }
765
60902a2c 766 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
a4768d22
KH
767 &dummy_paramset, PARM_SIZE);
768
60902a2c 769 return EDMA_CTLR_CHAN(ctlr, slot);
a4768d22
KH
770}
771EXPORT_SYMBOL(edma_alloc_slot);
772
773/**
774 * edma_free_slot - deallocate DMA parameter RAM
775 * @slot: parameter RAM slot returned from edma_alloc_slot()
776 *
777 * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
778 * Callers are responsible for ensuring the slot is inactive, and will
779 * not be activated.
780 */
781void edma_free_slot(unsigned slot)
782{
60902a2c
SR
783 unsigned ctlr;
784
785 ctlr = EDMA_CTLR(slot);
786 slot = EDMA_CHAN_SLOT(slot);
787
3f68b98a
SN
788 if (slot < edma_cc[ctlr]->num_channels ||
789 slot >= edma_cc[ctlr]->num_slots)
a4768d22
KH
790 return;
791
60902a2c 792 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
a4768d22 793 &dummy_paramset, PARM_SIZE);
3f68b98a 794 clear_bit(slot, edma_cc[ctlr]->edma_inuse);
a4768d22
KH
795}
796EXPORT_SYMBOL(edma_free_slot);
797
213765d7
SP
798
799/**
800 * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
801 * The API will return the starting point of a set of
134ce221 802 * contiguous parameter RAM slots that have been requested
213765d7
SP
803 *
804 * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
805 * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
134ce221
SP
806 * @count: number of contiguous Paramter RAM slots
807 * @slot - the start value of Parameter RAM slot that should be passed if id
213765d7
SP
808 * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
809 *
810 * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
134ce221
SP
811 * contiguous Parameter RAM slots from parameter RAM 64 in the case of
812 * DaVinci SOCs and 32 in the case of DA8xx SOCs.
213765d7
SP
813 *
814 * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
134ce221 815 * set of contiguous parameter RAM slots from the "slot" that is passed as an
213765d7
SP
816 * argument to the API.
817 *
818 * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
134ce221 819 * starts looking for a set of contiguous parameter RAMs from the "slot"
213765d7 820 * that is passed as an argument to the API. On failure the API will try to
134ce221
SP
821 * find a set of contiguous Parameter RAM slots from the remaining Parameter
822 * RAM slots
213765d7
SP
823 */
824int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
825{
826 /*
827 * The start slot requested should be greater than
828 * the number of channels and lesser than the total number
829 * of slots
830 */
6b0cf4e9 831 if ((id != EDMA_CONT_PARAMS_ANY) &&
3f68b98a
SN
832 (slot < edma_cc[ctlr]->num_channels ||
833 slot >= edma_cc[ctlr]->num_slots))
213765d7
SP
834 return -EINVAL;
835
836 /*
134ce221 837 * The number of parameter RAM slots requested cannot be less than 1
213765d7
SP
838 * and cannot be more than the number of slots minus the number of
839 * channels
840 */
841 if (count < 1 || count >
3f68b98a 842 (edma_cc[ctlr]->num_slots - edma_cc[ctlr]->num_channels))
213765d7
SP
843 return -EINVAL;
844
845 switch (id) {
846 case EDMA_CONT_PARAMS_ANY:
134ce221 847 return reserve_contiguous_slots(ctlr, id, count,
3f68b98a 848 edma_cc[ctlr]->num_channels);
213765d7
SP
849 case EDMA_CONT_PARAMS_FIXED_EXACT:
850 case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
134ce221 851 return reserve_contiguous_slots(ctlr, id, count, slot);
213765d7
SP
852 default:
853 return -EINVAL;
854 }
855
856}
857EXPORT_SYMBOL(edma_alloc_cont_slots);
858
859/**
134ce221
SP
860 * edma_free_cont_slots - deallocate DMA parameter RAM slots
861 * @slot: first parameter RAM of a set of parameter RAM slots to be freed
862 * @count: the number of contiguous parameter RAM slots to be freed
213765d7
SP
863 *
864 * This deallocates the parameter RAM slots allocated by
865 * edma_alloc_cont_slots.
866 * Callers/applications need to keep track of sets of contiguous
134ce221 867 * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
213765d7
SP
868 * API.
869 * Callers are responsible for ensuring the slots are inactive, and will
870 * not be activated.
871 */
872int edma_free_cont_slots(unsigned slot, int count)
873{
51c99e04 874 unsigned ctlr, slot_to_free;
213765d7
SP
875 int i;
876
877 ctlr = EDMA_CTLR(slot);
878 slot = EDMA_CHAN_SLOT(slot);
879
3f68b98a
SN
880 if (slot < edma_cc[ctlr]->num_channels ||
881 slot >= edma_cc[ctlr]->num_slots ||
213765d7
SP
882 count < 1)
883 return -EINVAL;
884
885 for (i = slot; i < slot + count; ++i) {
886 ctlr = EDMA_CTLR(i);
51c99e04 887 slot_to_free = EDMA_CHAN_SLOT(i);
213765d7 888
51c99e04 889 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
213765d7 890 &dummy_paramset, PARM_SIZE);
3f68b98a 891 clear_bit(slot_to_free, edma_cc[ctlr]->edma_inuse);
213765d7
SP
892 }
893
894 return 0;
895}
896EXPORT_SYMBOL(edma_free_cont_slots);
897
a4768d22
KH
898/*-----------------------------------------------------------------------*/
899
900/* Parameter RAM operations (i) -- read/write partial slots */
901
902/**
903 * edma_set_src - set initial DMA source address in parameter RAM slot
904 * @slot: parameter RAM slot being configured
905 * @src_port: physical address of source (memory, controller FIFO, etc)
906 * @addressMode: INCR, except in very rare cases
907 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
908 * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
909 *
910 * Note that the source address is modified during the DMA transfer
911 * according to edma_set_src_index().
912 */
913void edma_set_src(unsigned slot, dma_addr_t src_port,
914 enum address_mode mode, enum fifo_width width)
915{
60902a2c
SR
916 unsigned ctlr;
917
918 ctlr = EDMA_CTLR(slot);
919 slot = EDMA_CHAN_SLOT(slot);
920
3f68b98a 921 if (slot < edma_cc[ctlr]->num_slots) {
60902a2c 922 unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
a4768d22
KH
923
924 if (mode) {
925 /* set SAM and program FWID */
926 i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
927 } else {
928 /* clear SAM */
929 i &= ~SAM;
930 }
60902a2c 931 edma_parm_write(ctlr, PARM_OPT, slot, i);
a4768d22
KH
932
933 /* set the source port address
934 in source register of param structure */
60902a2c 935 edma_parm_write(ctlr, PARM_SRC, slot, src_port);
a4768d22
KH
936 }
937}
938EXPORT_SYMBOL(edma_set_src);
939
940/**
941 * edma_set_dest - set initial DMA destination address in parameter RAM slot
942 * @slot: parameter RAM slot being configured
943 * @dest_port: physical address of destination (memory, controller FIFO, etc)
944 * @addressMode: INCR, except in very rare cases
945 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
946 * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
947 *
948 * Note that the destination address is modified during the DMA transfer
949 * according to edma_set_dest_index().
950 */
951void edma_set_dest(unsigned slot, dma_addr_t dest_port,
952 enum address_mode mode, enum fifo_width width)
953{
60902a2c
SR
954 unsigned ctlr;
955
956 ctlr = EDMA_CTLR(slot);
957 slot = EDMA_CHAN_SLOT(slot);
958
3f68b98a 959 if (slot < edma_cc[ctlr]->num_slots) {
60902a2c 960 unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
a4768d22
KH
961
962 if (mode) {
963 /* set DAM and program FWID */
964 i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
965 } else {
966 /* clear DAM */
967 i &= ~DAM;
968 }
60902a2c 969 edma_parm_write(ctlr, PARM_OPT, slot, i);
a4768d22
KH
970 /* set the destination port address
971 in dest register of param structure */
60902a2c 972 edma_parm_write(ctlr, PARM_DST, slot, dest_port);
a4768d22
KH
973 }
974}
975EXPORT_SYMBOL(edma_set_dest);
976
977/**
978 * edma_get_position - returns the current transfer points
979 * @slot: parameter RAM slot being examined
980 * @src: pointer to source port position
981 * @dst: pointer to destination port position
982 *
983 * Returns current source and destination addresses for a particular
984 * parameter RAM slot. Its channel should not be active when this is called.
985 */
986void edma_get_position(unsigned slot, dma_addr_t *src, dma_addr_t *dst)
987{
988 struct edmacc_param temp;
60902a2c
SR
989 unsigned ctlr;
990
991 ctlr = EDMA_CTLR(slot);
992 slot = EDMA_CHAN_SLOT(slot);
a4768d22 993
60902a2c 994 edma_read_slot(EDMA_CTLR_CHAN(ctlr, slot), &temp);
a4768d22
KH
995 if (src != NULL)
996 *src = temp.src;
997 if (dst != NULL)
998 *dst = temp.dst;
999}
1000EXPORT_SYMBOL(edma_get_position);
1001
1002/**
1003 * edma_set_src_index - configure DMA source address indexing
1004 * @slot: parameter RAM slot being configured
1005 * @src_bidx: byte offset between source arrays in a frame
1006 * @src_cidx: byte offset between source frames in a block
1007 *
1008 * Offsets are specified to support either contiguous or discontiguous
1009 * memory transfers, or repeated access to a hardware register, as needed.
1010 * When accessing hardware registers, both offsets are normally zero.
1011 */
1012void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
1013{
60902a2c
SR
1014 unsigned ctlr;
1015
1016 ctlr = EDMA_CTLR(slot);
1017 slot = EDMA_CHAN_SLOT(slot);
1018
3f68b98a 1019 if (slot < edma_cc[ctlr]->num_slots) {
60902a2c 1020 edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
a4768d22 1021 0xffff0000, src_bidx);
60902a2c 1022 edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
a4768d22
KH
1023 0xffff0000, src_cidx);
1024 }
1025}
1026EXPORT_SYMBOL(edma_set_src_index);
1027
1028/**
1029 * edma_set_dest_index - configure DMA destination address indexing
1030 * @slot: parameter RAM slot being configured
1031 * @dest_bidx: byte offset between destination arrays in a frame
1032 * @dest_cidx: byte offset between destination frames in a block
1033 *
1034 * Offsets are specified to support either contiguous or discontiguous
1035 * memory transfers, or repeated access to a hardware register, as needed.
1036 * When accessing hardware registers, both offsets are normally zero.
1037 */
1038void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
1039{
60902a2c
SR
1040 unsigned ctlr;
1041
1042 ctlr = EDMA_CTLR(slot);
1043 slot = EDMA_CHAN_SLOT(slot);
1044
3f68b98a 1045 if (slot < edma_cc[ctlr]->num_slots) {
60902a2c 1046 edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
a4768d22 1047 0x0000ffff, dest_bidx << 16);
60902a2c 1048 edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
a4768d22
KH
1049 0x0000ffff, dest_cidx << 16);
1050 }
1051}
1052EXPORT_SYMBOL(edma_set_dest_index);
1053
1054/**
1055 * edma_set_transfer_params - configure DMA transfer parameters
1056 * @slot: parameter RAM slot being configured
1057 * @acnt: how many bytes per array (at least one)
1058 * @bcnt: how many arrays per frame (at least one)
1059 * @ccnt: how many frames per block (at least one)
1060 * @bcnt_rld: used only for A-Synchronized transfers; this specifies
1061 * the value to reload into bcnt when it decrements to zero
1062 * @sync_mode: ASYNC or ABSYNC
1063 *
1064 * See the EDMA3 documentation to understand how to configure and link
1065 * transfers using the fields in PaRAM slots. If you are not doing it
1066 * all at once with edma_write_slot(), you will use this routine
1067 * plus two calls each for source and destination, setting the initial
1068 * address and saying how to index that address.
1069 *
1070 * An example of an A-Synchronized transfer is a serial link using a
1071 * single word shift register. In that case, @acnt would be equal to
1072 * that word size; the serial controller issues a DMA synchronization
1073 * event to transfer each word, and memory access by the DMA transfer
1074 * controller will be word-at-a-time.
1075 *
1076 * An example of an AB-Synchronized transfer is a device using a FIFO.
1077 * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
1078 * The controller with the FIFO issues DMA synchronization events when
1079 * the FIFO threshold is reached, and the DMA transfer controller will
1080 * transfer one frame to (or from) the FIFO. It will probably use
1081 * efficient burst modes to access memory.
1082 */
1083void edma_set_transfer_params(unsigned slot,
1084 u16 acnt, u16 bcnt, u16 ccnt,
1085 u16 bcnt_rld, enum sync_dimension sync_mode)
1086{
60902a2c
SR
1087 unsigned ctlr;
1088
1089 ctlr = EDMA_CTLR(slot);
1090 slot = EDMA_CHAN_SLOT(slot);
1091
3f68b98a 1092 if (slot < edma_cc[ctlr]->num_slots) {
60902a2c 1093 edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
a4768d22
KH
1094 0x0000ffff, bcnt_rld << 16);
1095 if (sync_mode == ASYNC)
60902a2c 1096 edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
a4768d22 1097 else
60902a2c 1098 edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
a4768d22 1099 /* Set the acount, bcount, ccount registers */
60902a2c
SR
1100 edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
1101 edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
a4768d22
KH
1102 }
1103}
1104EXPORT_SYMBOL(edma_set_transfer_params);
1105
1106/**
1107 * edma_link - link one parameter RAM slot to another
1108 * @from: parameter RAM slot originating the link
1109 * @to: parameter RAM slot which is the link target
1110 *
1111 * The originating slot should not be part of any active DMA transfer.
1112 */
1113void edma_link(unsigned from, unsigned to)
1114{
60902a2c
SR
1115 unsigned ctlr_from, ctlr_to;
1116
1117 ctlr_from = EDMA_CTLR(from);
1118 from = EDMA_CHAN_SLOT(from);
1119 ctlr_to = EDMA_CTLR(to);
1120 to = EDMA_CHAN_SLOT(to);
1121
3f68b98a 1122 if (from >= edma_cc[ctlr_from]->num_slots)
a4768d22 1123 return;
3f68b98a 1124 if (to >= edma_cc[ctlr_to]->num_slots)
a4768d22 1125 return;
60902a2c
SR
1126 edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
1127 PARM_OFFSET(to));
a4768d22
KH
1128}
1129EXPORT_SYMBOL(edma_link);
1130
1131/**
1132 * edma_unlink - cut link from one parameter RAM slot
1133 * @from: parameter RAM slot originating the link
1134 *
1135 * The originating slot should not be part of any active DMA transfer.
1136 * Its link is set to 0xffff.
1137 */
1138void edma_unlink(unsigned from)
1139{
60902a2c
SR
1140 unsigned ctlr;
1141
1142 ctlr = EDMA_CTLR(from);
1143 from = EDMA_CHAN_SLOT(from);
1144
3f68b98a 1145 if (from >= edma_cc[ctlr]->num_slots)
a4768d22 1146 return;
60902a2c 1147 edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
a4768d22
KH
1148}
1149EXPORT_SYMBOL(edma_unlink);
1150
1151/*-----------------------------------------------------------------------*/
1152
1153/* Parameter RAM operations (ii) -- read/write whole parameter sets */
1154
1155/**
1156 * edma_write_slot - write parameter RAM data for slot
1157 * @slot: number of parameter RAM slot being modified
1158 * @param: data to be written into parameter RAM slot
1159 *
1160 * Use this to assign all parameters of a transfer at once. This
1161 * allows more efficient setup of transfers than issuing multiple
1162 * calls to set up those parameters in small pieces, and provides
1163 * complete control over all transfer options.
1164 */
1165void edma_write_slot(unsigned slot, const struct edmacc_param *param)
1166{
60902a2c
SR
1167 unsigned ctlr;
1168
1169 ctlr = EDMA_CTLR(slot);
1170 slot = EDMA_CHAN_SLOT(slot);
1171
3f68b98a 1172 if (slot >= edma_cc[ctlr]->num_slots)
a4768d22 1173 return;
60902a2c
SR
1174 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
1175 PARM_SIZE);
a4768d22
KH
1176}
1177EXPORT_SYMBOL(edma_write_slot);
1178
1179/**
1180 * edma_read_slot - read parameter RAM data from slot
1181 * @slot: number of parameter RAM slot being copied
1182 * @param: where to store copy of parameter RAM data
1183 *
1184 * Use this to read data from a parameter RAM slot, perhaps to
1185 * save them as a template for later reuse.
1186 */
1187void edma_read_slot(unsigned slot, struct edmacc_param *param)
1188{
60902a2c
SR
1189 unsigned ctlr;
1190
1191 ctlr = EDMA_CTLR(slot);
1192 slot = EDMA_CHAN_SLOT(slot);
1193
3f68b98a 1194 if (slot >= edma_cc[ctlr]->num_slots)
a4768d22 1195 return;
60902a2c
SR
1196 memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
1197 PARM_SIZE);
a4768d22
KH
1198}
1199EXPORT_SYMBOL(edma_read_slot);
1200
1201/*-----------------------------------------------------------------------*/
1202
1203/* Various EDMA channel control operations */
1204
1205/**
1206 * edma_pause - pause dma on a channel
1207 * @channel: on which edma_start() has been called
1208 *
1209 * This temporarily disables EDMA hardware events on the specified channel,
1210 * preventing them from triggering new transfers on its behalf
1211 */
1212void edma_pause(unsigned channel)
1213{
60902a2c
SR
1214 unsigned ctlr;
1215
1216 ctlr = EDMA_CTLR(channel);
1217 channel = EDMA_CHAN_SLOT(channel);
1218
3f68b98a 1219 if (channel < edma_cc[ctlr]->num_channels) {
d78a9494 1220 unsigned int mask = BIT(channel & 0x1f);
a4768d22 1221
60902a2c 1222 edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
a4768d22
KH
1223 }
1224}
1225EXPORT_SYMBOL(edma_pause);
1226
1227/**
1228 * edma_resume - resumes dma on a paused channel
1229 * @channel: on which edma_pause() has been called
1230 *
1231 * This re-enables EDMA hardware events on the specified channel.
1232 */
1233void edma_resume(unsigned channel)
1234{
60902a2c
SR
1235 unsigned ctlr;
1236
1237 ctlr = EDMA_CTLR(channel);
1238 channel = EDMA_CHAN_SLOT(channel);
1239
3f68b98a 1240 if (channel < edma_cc[ctlr]->num_channels) {
d78a9494 1241 unsigned int mask = BIT(channel & 0x1f);
a4768d22 1242
60902a2c 1243 edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
a4768d22
KH
1244 }
1245}
1246EXPORT_SYMBOL(edma_resume);
1247
1248/**
1249 * edma_start - start dma on a channel
1250 * @channel: channel being activated
1251 *
1252 * Channels with event associations will be triggered by their hardware
1253 * events, and channels without such associations will be triggered by
1254 * software. (At this writing there is no interface for using software
1255 * triggers except with channels that don't support hardware triggers.)
1256 *
1257 * Returns zero on success, else negative errno.
1258 */
1259int edma_start(unsigned channel)
1260{
60902a2c
SR
1261 unsigned ctlr;
1262
1263 ctlr = EDMA_CTLR(channel);
1264 channel = EDMA_CHAN_SLOT(channel);
1265
3f68b98a 1266 if (channel < edma_cc[ctlr]->num_channels) {
a4768d22 1267 int j = channel >> 5;
d78a9494 1268 unsigned int mask = BIT(channel & 0x1f);
a4768d22
KH
1269
1270 /* EDMA channels without event association */
3f68b98a 1271 if (test_bit(channel, edma_cc[ctlr]->edma_unused)) {
a4768d22 1272 pr_debug("EDMA: ESR%d %08x\n", j,
60902a2c
SR
1273 edma_shadow0_read_array(ctlr, SH_ESR, j));
1274 edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
a4768d22
KH
1275 return 0;
1276 }
1277
1278 /* EDMA channel with event association */
1279 pr_debug("EDMA: ER%d %08x\n", j,
60902a2c 1280 edma_shadow0_read_array(ctlr, SH_ER, j));
bb17ef10
BN
1281 /* Clear any pending event or error */
1282 edma_write_array(ctlr, EDMA_ECR, j, mask);
60902a2c 1283 edma_write_array(ctlr, EDMA_EMCR, j, mask);
a4768d22 1284 /* Clear any SER */
60902a2c
SR
1285 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1286 edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
a4768d22 1287 pr_debug("EDMA: EER%d %08x\n", j,
60902a2c 1288 edma_shadow0_read_array(ctlr, SH_EER, j));
a4768d22
KH
1289 return 0;
1290 }
1291
1292 return -EINVAL;
1293}
1294EXPORT_SYMBOL(edma_start);
1295
1296/**
1297 * edma_stop - stops dma on the channel passed
1298 * @channel: channel being deactivated
1299 *
1300 * When @lch is a channel, any active transfer is paused and
1301 * all pending hardware events are cleared. The current transfer
1302 * may not be resumed, and the channel's Parameter RAM should be
1303 * reinitialized before being reused.
1304 */
1305void edma_stop(unsigned channel)
1306{
60902a2c
SR
1307 unsigned ctlr;
1308
1309 ctlr = EDMA_CTLR(channel);
1310 channel = EDMA_CHAN_SLOT(channel);
1311
3f68b98a 1312 if (channel < edma_cc[ctlr]->num_channels) {
a4768d22 1313 int j = channel >> 5;
d78a9494 1314 unsigned int mask = BIT(channel & 0x1f);
a4768d22 1315
60902a2c
SR
1316 edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
1317 edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
1318 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1319 edma_write_array(ctlr, EDMA_EMCR, j, mask);
a4768d22
KH
1320
1321 pr_debug("EDMA: EER%d %08x\n", j,
60902a2c 1322 edma_shadow0_read_array(ctlr, SH_EER, j));
a4768d22
KH
1323
1324 /* REVISIT: consider guarding against inappropriate event
1325 * chaining by overwriting with dummy_paramset.
1326 */
1327 }
1328}
1329EXPORT_SYMBOL(edma_stop);
1330
1331/******************************************************************************
1332 *
1333 * It cleans ParamEntry qand bring back EDMA to initial state if media has
1334 * been removed before EDMA has finished.It is usedful for removable media.
1335 * Arguments:
1336 * ch_no - channel no
1337 *
1338 * Return: zero on success, or corresponding error no on failure
1339 *
1340 * FIXME this should not be needed ... edma_stop() should suffice.
1341 *
1342 *****************************************************************************/
1343
1344void edma_clean_channel(unsigned channel)
1345{
60902a2c
SR
1346 unsigned ctlr;
1347
1348 ctlr = EDMA_CTLR(channel);
1349 channel = EDMA_CHAN_SLOT(channel);
1350
3f68b98a 1351 if (channel < edma_cc[ctlr]->num_channels) {
a4768d22 1352 int j = (channel >> 5);
d78a9494 1353 unsigned int mask = BIT(channel & 0x1f);
a4768d22
KH
1354
1355 pr_debug("EDMA: EMR%d %08x\n", j,
60902a2c
SR
1356 edma_read_array(ctlr, EDMA_EMR, j));
1357 edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
a4768d22 1358 /* Clear the corresponding EMR bits */
60902a2c 1359 edma_write_array(ctlr, EDMA_EMCR, j, mask);
a4768d22 1360 /* Clear any SER */
60902a2c 1361 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
d78a9494 1362 edma_write(ctlr, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
a4768d22
KH
1363 }
1364}
1365EXPORT_SYMBOL(edma_clean_channel);
1366
1367/*
1368 * edma_clear_event - clear an outstanding event on the DMA channel
1369 * Arguments:
1370 * channel - channel number
1371 */
1372void edma_clear_event(unsigned channel)
1373{
60902a2c
SR
1374 unsigned ctlr;
1375
1376 ctlr = EDMA_CTLR(channel);
1377 channel = EDMA_CHAN_SLOT(channel);
1378
3f68b98a 1379 if (channel >= edma_cc[ctlr]->num_channels)
a4768d22
KH
1380 return;
1381 if (channel < 32)
d78a9494 1382 edma_write(ctlr, EDMA_ECR, BIT(channel));
a4768d22 1383 else
d78a9494 1384 edma_write(ctlr, EDMA_ECRH, BIT(channel - 32));
a4768d22
KH
1385}
1386EXPORT_SYMBOL(edma_clear_event);
1387
1388/*-----------------------------------------------------------------------*/
1389
1390static int __init edma_probe(struct platform_device *pdev)
1391{
bc3ac9f3 1392 struct edma_soc_info **info = pdev->dev.platform_data;
60902a2c
SR
1393 const s8 (*queue_priority_mapping)[2];
1394 const s8 (*queue_tc_mapping)[2];
90bd4e6d 1395 int i, j, off, ln, found = 0;
60902a2c 1396 int status = -1;
90bd4e6d
RS
1397 const s16 (*rsv_chans)[2];
1398 const s16 (*rsv_slots)[2];
60902a2c
SR
1399 int irq[EDMA_MAX_CC] = {0, 0};
1400 int err_irq[EDMA_MAX_CC] = {0, 0};
1401 struct resource *r[EDMA_MAX_CC] = {NULL};
1402 resource_size_t len[EDMA_MAX_CC];
1403 char res_name[10];
1404 char irq_name[10];
a4768d22
KH
1405
1406 if (!info)
1407 return -ENODEV;
1408
60902a2c
SR
1409 for (j = 0; j < EDMA_MAX_CC; j++) {
1410 sprintf(res_name, "edma_cc%d", j);
1411 r[j] = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1412 res_name);
bc3ac9f3 1413 if (!r[j] || !info[j]) {
60902a2c
SR
1414 if (found)
1415 break;
1416 else
1417 return -ENODEV;
243bc654 1418 } else {
60902a2c 1419 found = 1;
243bc654 1420 }
60902a2c
SR
1421
1422 len[j] = resource_size(r[j]);
1423
1424 r[j] = request_mem_region(r[j]->start, len[j],
1425 dev_name(&pdev->dev));
1426 if (!r[j]) {
1427 status = -EBUSY;
1428 goto fail1;
1429 }
a4768d22 1430
60902a2c
SR
1431 edmacc_regs_base[j] = ioremap(r[j]->start, len[j]);
1432 if (!edmacc_regs_base[j]) {
1433 status = -EBUSY;
1434 goto fail1;
1435 }
a4768d22 1436
902532db 1437 edma_cc[j] = kzalloc(sizeof(struct edma), GFP_KERNEL);
3f68b98a 1438 if (!edma_cc[j]) {
60902a2c
SR
1439 status = -ENOMEM;
1440 goto fail1;
1441 }
60902a2c 1442
bc3ac9f3 1443 edma_cc[j]->num_channels = min_t(unsigned, info[j]->n_channel,
60902a2c 1444 EDMA_MAX_DMACH);
bc3ac9f3 1445 edma_cc[j]->num_slots = min_t(unsigned, info[j]->n_slot,
60902a2c 1446 EDMA_MAX_PARAMENTRY);
bc3ac9f3
SN
1447 edma_cc[j]->num_cc = min_t(unsigned, info[j]->n_cc,
1448 EDMA_MAX_CC);
60902a2c 1449
bc3ac9f3 1450 edma_cc[j]->default_queue = info[j]->default_queue;
a0f0202e 1451
60902a2c
SR
1452 dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
1453 edmacc_regs_base[j]);
1454
3f68b98a 1455 for (i = 0; i < edma_cc[j]->num_slots; i++)
60902a2c
SR
1456 memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
1457 &dummy_paramset, PARM_SIZE);
1458
f900d552 1459 /* Mark all channels as unused */
3f68b98a
SN
1460 memset(edma_cc[j]->edma_unused, 0xff,
1461 sizeof(edma_cc[j]->edma_unused));
a4768d22 1462
90bd4e6d
RS
1463 if (info[j]->rsv) {
1464
1465 /* Clear the reserved channels in unused list */
1466 rsv_chans = info[j]->rsv->rsv_chans;
1467 if (rsv_chans) {
1468 for (i = 0; rsv_chans[i][0] != -1; i++) {
1469 off = rsv_chans[i][0];
1470 ln = rsv_chans[i][1];
1471 clear_bits(off, ln,
1472 edma_cc[j]->edma_unused);
1473 }
1474 }
1475
1476 /* Set the reserved slots in inuse list */
1477 rsv_slots = info[j]->rsv->rsv_slots;
1478 if (rsv_slots) {
1479 for (i = 0; rsv_slots[i][0] != -1; i++) {
1480 off = rsv_slots[i][0];
1481 ln = rsv_slots[i][1];
1482 set_bits(off, ln,
1483 edma_cc[j]->edma_inuse);
1484 }
1485 }
1486 }
1487
60902a2c
SR
1488 sprintf(irq_name, "edma%d", j);
1489 irq[j] = platform_get_irq_byname(pdev, irq_name);
3f68b98a 1490 edma_cc[j]->irq_res_start = irq[j];
60902a2c
SR
1491 status = request_irq(irq[j], dma_irq_handler, 0, "edma",
1492 &pdev->dev);
1493 if (status < 0) {
1494 dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
1495 irq[j], status);
1496 goto fail;
1497 }
a4768d22 1498
60902a2c
SR
1499 sprintf(irq_name, "edma%d_err", j);
1500 err_irq[j] = platform_get_irq_byname(pdev, irq_name);
3f68b98a 1501 edma_cc[j]->irq_res_end = err_irq[j];
60902a2c
SR
1502 status = request_irq(err_irq[j], dma_ccerr_handler, 0,
1503 "edma_error", &pdev->dev);
1504 if (status < 0) {
1505 dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
1506 err_irq[j], status);
1507 goto fail;
1508 }
a4768d22 1509
3f68b98a 1510 for (i = 0; i < edma_cc[j]->num_channels; i++)
0b7580ba 1511 map_dmach_queue(j, i, info[j]->default_queue);
a4768d22 1512
bc3ac9f3
SN
1513 queue_tc_mapping = info[j]->queue_tc_mapping;
1514 queue_priority_mapping = info[j]->queue_priority_mapping;
a4768d22 1515
60902a2c
SR
1516 /* Event queue to TC mapping */
1517 for (i = 0; queue_tc_mapping[i][0] != -1; i++)
1518 map_queue_tc(j, queue_tc_mapping[i][0],
1519 queue_tc_mapping[i][1]);
a4768d22 1520
60902a2c
SR
1521 /* Event queue priority mapping */
1522 for (i = 0; queue_priority_mapping[i][0] != -1; i++)
1523 assign_priority_to_queue(j,
1524 queue_priority_mapping[i][0],
1525 queue_priority_mapping[i][1]);
1526
1527 /* Map the channel to param entry if channel mapping logic
1528 * exist
1529 */
1530 if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
1531 map_dmach_param(j);
a4768d22 1532
bc3ac9f3 1533 for (i = 0; i < info[j]->n_region; i++) {
60902a2c
SR
1534 edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
1535 edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
1536 edma_write_array(j, EDMA_QRAE, i, 0x0);
1537 }
2d517508 1538 arch_num_cc++;
a4768d22
KH
1539 }
1540
1541 if (tc_errs_handled) {
1542 status = request_irq(IRQ_TCERRINT0, dma_tc0err_handler, 0,
1543 "edma_tc0", &pdev->dev);
1544 if (status < 0) {
1545 dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
1546 IRQ_TCERRINT0, status);
1547 return status;
1548 }
1549 status = request_irq(IRQ_TCERRINT, dma_tc1err_handler, 0,
1550 "edma_tc1", &pdev->dev);
1551 if (status < 0) {
1552 dev_dbg(&pdev->dev, "request_irq %d --> %d\n",
1553 IRQ_TCERRINT, status);
1554 return status;
1555 }
1556 }
1557
a4768d22
KH
1558 return 0;
1559
1560fail:
60902a2c
SR
1561 for (i = 0; i < EDMA_MAX_CC; i++) {
1562 if (err_irq[i])
1563 free_irq(err_irq[i], &pdev->dev);
1564 if (irq[i])
1565 free_irq(irq[i], &pdev->dev);
1566 }
a4768d22 1567fail1:
60902a2c
SR
1568 for (i = 0; i < EDMA_MAX_CC; i++) {
1569 if (r[i])
1570 release_mem_region(r[i]->start, len[i]);
1571 if (edmacc_regs_base[i])
1572 iounmap(edmacc_regs_base[i]);
3f68b98a 1573 kfree(edma_cc[i]);
60902a2c 1574 }
a4768d22
KH
1575 return status;
1576}
1577
1578
1579static struct platform_driver edma_driver = {
1580 .driver.name = "edma",
1581};
1582
1583static int __init edma_init(void)
1584{
1585 return platform_driver_probe(&edma_driver, edma_probe);
1586}
1587arch_initcall(edma_init);
1588