ARM: sa1111: ensure we only touch RAB bus type devices when removing
[linux-2.6-block.git] / arch / arm / common / sa1111.c
CommitLineData
1da177e4 1/*
f30c2269 2 * linux/arch/arm/common/sa1111.c
1da177e4
LT
3 *
4 * SA1111 support
5 *
6 * Original code by John Dorsey
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This file contains all generic SA1111 support.
13 *
14 * All initialization functions provided here are intended to be called
15 * from machine specific code with proper arguments when required.
16 */
1da177e4
LT
17#include <linux/module.h>
18#include <linux/init.h>
36d31213 19#include <linux/irq.h>
1da177e4
LT
20#include <linux/kernel.h>
21#include <linux/delay.h>
1da177e4
LT
22#include <linux/errno.h>
23#include <linux/ioport.h>
d052d1be 24#include <linux/platform_device.h>
1da177e4
LT
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/dma-mapping.h>
97d654f8 28#include <linux/clk.h>
fced80c7 29#include <linux/io.h>
1da177e4 30
a09e64fb 31#include <mach/hardware.h>
1da177e4 32#include <asm/mach/irq.h>
36d31213 33#include <asm/mach-types.h>
45e109d0 34#include <asm/sizes.h>
1da177e4
LT
35
36#include <asm/hardware/sa1111.h>
37
19851c58
EM
38/* SA1111 IRQs */
39#define IRQ_GPAIN0 (0)
40#define IRQ_GPAIN1 (1)
41#define IRQ_GPAIN2 (2)
42#define IRQ_GPAIN3 (3)
43#define IRQ_GPBIN0 (4)
44#define IRQ_GPBIN1 (5)
45#define IRQ_GPBIN2 (6)
46#define IRQ_GPBIN3 (7)
47#define IRQ_GPBIN4 (8)
48#define IRQ_GPBIN5 (9)
49#define IRQ_GPCIN0 (10)
50#define IRQ_GPCIN1 (11)
51#define IRQ_GPCIN2 (12)
52#define IRQ_GPCIN3 (13)
53#define IRQ_GPCIN4 (14)
54#define IRQ_GPCIN5 (15)
55#define IRQ_GPCIN6 (16)
56#define IRQ_GPCIN7 (17)
57#define IRQ_MSTXINT (18)
58#define IRQ_MSRXINT (19)
59#define IRQ_MSSTOPERRINT (20)
60#define IRQ_TPTXINT (21)
61#define IRQ_TPRXINT (22)
62#define IRQ_TPSTOPERRINT (23)
63#define SSPXMTINT (24)
64#define SSPRCVINT (25)
65#define SSPROR (26)
66#define AUDXMTDMADONEA (32)
67#define AUDRCVDMADONEA (33)
68#define AUDXMTDMADONEB (34)
69#define AUDRCVDMADONEB (35)
70#define AUDTFSR (36)
71#define AUDRFSR (37)
72#define AUDTUR (38)
73#define AUDROR (39)
74#define AUDDTS (40)
75#define AUDRDD (41)
76#define AUDSTO (42)
77#define IRQ_USBPWR (43)
78#define IRQ_HCIM (44)
79#define IRQ_HCIBUFFACC (45)
80#define IRQ_HCIRMTWKP (46)
81#define IRQ_NHCIMFCIR (47)
82#define IRQ_USB_PORT_RESUME (48)
83#define IRQ_S0_READY_NINT (49)
84#define IRQ_S1_READY_NINT (50)
85#define IRQ_S0_CD_VALID (51)
86#define IRQ_S1_CD_VALID (52)
87#define IRQ_S0_BVD1_STSCHG (53)
88#define IRQ_S1_BVD1_STSCHG (54)
36d31213 89#define SA1111_IRQ_NR (55)
19851c58 90
29c140b6
RK
91extern void sa1110_mb_enable(void);
92extern void sa1110_mb_disable(void);
1da177e4
LT
93
94/*
95 * We keep the following data for the overall SA1111. Note that the
96 * struct device and struct resource are "fake"; they should be supplied
97 * by the bus above us. However, in the interests of getting all SA1111
98 * drivers converted over to the device model, we provide this as an
99 * anchor point for all the other drivers.
100 */
101struct sa1111 {
102 struct device *dev;
97d654f8 103 struct clk *clk;
1da177e4
LT
104 unsigned long phys;
105 int irq;
19851c58 106 int irq_base; /* base for cascaded on-chip IRQs */
1da177e4
LT
107 spinlock_t lock;
108 void __iomem *base;
ae99ddbc 109 struct sa1111_platform_data *pdata;
93160c63
RW
110#ifdef CONFIG_PM
111 void *saved_state;
112#endif
1da177e4
LT
113};
114
115/*
116 * We _really_ need to eliminate this. Its only users
117 * are the PWM and DMA checking code.
118 */
119static struct sa1111 *g_sa1111;
120
121struct sa1111_dev_info {
122 unsigned long offset;
123 unsigned long skpcr_mask;
21d1c770 124 bool dma;
1da177e4
LT
125 unsigned int devid;
126 unsigned int irq[6];
127};
128
129static struct sa1111_dev_info sa1111_devices[] = {
130 {
131 .offset = SA1111_USB,
132 .skpcr_mask = SKPCR_UCLKEN,
21d1c770 133 .dma = true,
1da177e4
LT
134 .devid = SA1111_DEVID_USB,
135 .irq = {
136 IRQ_USBPWR,
137 IRQ_HCIM,
138 IRQ_HCIBUFFACC,
139 IRQ_HCIRMTWKP,
140 IRQ_NHCIMFCIR,
141 IRQ_USB_PORT_RESUME
142 },
143 },
144 {
145 .offset = 0x0600,
146 .skpcr_mask = SKPCR_I2SCLKEN | SKPCR_L3CLKEN,
21d1c770 147 .dma = true,
1da177e4
LT
148 .devid = SA1111_DEVID_SAC,
149 .irq = {
150 AUDXMTDMADONEA,
151 AUDXMTDMADONEB,
152 AUDRCVDMADONEA,
153 AUDRCVDMADONEB
154 },
155 },
156 {
157 .offset = 0x0800,
158 .skpcr_mask = SKPCR_SCLKEN,
159 .devid = SA1111_DEVID_SSP,
160 },
161 {
162 .offset = SA1111_KBD,
163 .skpcr_mask = SKPCR_PTCLKEN,
e5c0fc41 164 .devid = SA1111_DEVID_PS2_KBD,
1da177e4
LT
165 .irq = {
166 IRQ_TPRXINT,
167 IRQ_TPTXINT
168 },
169 },
170 {
171 .offset = SA1111_MSE,
172 .skpcr_mask = SKPCR_PMCLKEN,
e5c0fc41 173 .devid = SA1111_DEVID_PS2_MSE,
1da177e4
LT
174 .irq = {
175 IRQ_MSRXINT,
176 IRQ_MSTXINT
177 },
178 },
179 {
180 .offset = 0x1800,
181 .skpcr_mask = 0,
182 .devid = SA1111_DEVID_PCMCIA,
183 .irq = {
184 IRQ_S0_READY_NINT,
185 IRQ_S0_CD_VALID,
186 IRQ_S0_BVD1_STSCHG,
187 IRQ_S1_READY_NINT,
188 IRQ_S1_CD_VALID,
189 IRQ_S1_BVD1_STSCHG,
190 },
191 },
192};
193
194/*
195 * SA1111 interrupt support. Since clearing an IRQ while there are
196 * active IRQs causes the interrupt output to pulse, the upper levels
197 * will call us again if there are more interrupts to process.
198 */
bd0b9ac4 199static void sa1111_irq_handler(struct irq_desc *desc)
1da177e4
LT
200{
201 unsigned int stat0, stat1, i;
f575398b 202 struct sa1111 *sachip = irq_desc_get_handler_data(desc);
19851c58 203 void __iomem *mapbase = sachip->base + SA1111_INTC;
1da177e4 204
19851c58
EM
205 stat0 = sa1111_readl(mapbase + SA1111_INTSTATCLR0);
206 stat1 = sa1111_readl(mapbase + SA1111_INTSTATCLR1);
1da177e4 207
19851c58 208 sa1111_writel(stat0, mapbase + SA1111_INTSTATCLR0);
1da177e4 209
8231e741 210 desc->irq_data.chip->irq_ack(&desc->irq_data);
1da177e4 211
19851c58 212 sa1111_writel(stat1, mapbase + SA1111_INTSTATCLR1);
1da177e4
LT
213
214 if (stat0 == 0 && stat1 == 0) {
bd0b9ac4 215 do_bad_IRQ(desc);
1da177e4
LT
216 return;
217 }
218
19851c58 219 for (i = 0; stat0; i++, stat0 >>= 1)
1da177e4 220 if (stat0 & 1)
19851c58 221 generic_handle_irq(i + sachip->irq_base);
1da177e4 222
19851c58 223 for (i = 32; stat1; i++, stat1 >>= 1)
1da177e4 224 if (stat1 & 1)
19851c58 225 generic_handle_irq(i + sachip->irq_base);
1da177e4
LT
226
227 /* For level-based interrupts */
8231e741 228 desc->irq_data.chip->irq_unmask(&desc->irq_data);
1da177e4
LT
229}
230
19851c58
EM
231#define SA1111_IRQMASK_LO(x) (1 << (x - sachip->irq_base))
232#define SA1111_IRQMASK_HI(x) (1 << (x - sachip->irq_base - 32))
1da177e4 233
8231e741 234static void sa1111_ack_irq(struct irq_data *d)
1da177e4
LT
235{
236}
237
8231e741 238static void sa1111_mask_lowirq(struct irq_data *d)
1da177e4 239{
8231e741 240 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 241 void __iomem *mapbase = sachip->base + SA1111_INTC;
1da177e4
LT
242 unsigned long ie0;
243
244 ie0 = sa1111_readl(mapbase + SA1111_INTEN0);
8231e741 245 ie0 &= ~SA1111_IRQMASK_LO(d->irq);
1da177e4
LT
246 writel(ie0, mapbase + SA1111_INTEN0);
247}
248
8231e741 249static void sa1111_unmask_lowirq(struct irq_data *d)
1da177e4 250{
8231e741 251 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 252 void __iomem *mapbase = sachip->base + SA1111_INTC;
1da177e4
LT
253 unsigned long ie0;
254
255 ie0 = sa1111_readl(mapbase + SA1111_INTEN0);
8231e741 256 ie0 |= SA1111_IRQMASK_LO(d->irq);
1da177e4
LT
257 sa1111_writel(ie0, mapbase + SA1111_INTEN0);
258}
259
260/*
261 * Attempt to re-trigger the interrupt. The SA1111 contains a register
262 * (INTSET) which claims to do this. However, in practice no amount of
263 * manipulation of INTEN and INTSET guarantees that the interrupt will
264 * be triggered. In fact, its very difficult, if not impossible to get
265 * INTSET to re-trigger the interrupt.
266 */
8231e741 267static int sa1111_retrigger_lowirq(struct irq_data *d)
1da177e4 268{
8231e741 269 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 270 void __iomem *mapbase = sachip->base + SA1111_INTC;
8231e741 271 unsigned int mask = SA1111_IRQMASK_LO(d->irq);
1da177e4
LT
272 unsigned long ip0;
273 int i;
274
275 ip0 = sa1111_readl(mapbase + SA1111_INTPOL0);
276 for (i = 0; i < 8; i++) {
277 sa1111_writel(ip0 ^ mask, mapbase + SA1111_INTPOL0);
278 sa1111_writel(ip0, mapbase + SA1111_INTPOL0);
cae39988 279 if (sa1111_readl(mapbase + SA1111_INTSTATCLR0) & mask)
1da177e4
LT
280 break;
281 }
282
283 if (i == 8)
4ed89f22
RK
284 pr_err("Danger Will Robinson: failed to re-trigger IRQ%d\n",
285 d->irq);
1da177e4
LT
286 return i == 8 ? -1 : 0;
287}
288
8231e741 289static int sa1111_type_lowirq(struct irq_data *d, unsigned int flags)
1da177e4 290{
8231e741 291 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 292 void __iomem *mapbase = sachip->base + SA1111_INTC;
8231e741 293 unsigned int mask = SA1111_IRQMASK_LO(d->irq);
1da177e4
LT
294 unsigned long ip0;
295
6cab4860 296 if (flags == IRQ_TYPE_PROBE)
1da177e4
LT
297 return 0;
298
6cab4860 299 if ((!(flags & IRQ_TYPE_EDGE_RISING) ^ !(flags & IRQ_TYPE_EDGE_FALLING)) == 0)
1da177e4
LT
300 return -EINVAL;
301
302 ip0 = sa1111_readl(mapbase + SA1111_INTPOL0);
6cab4860 303 if (flags & IRQ_TYPE_EDGE_RISING)
1da177e4
LT
304 ip0 &= ~mask;
305 else
306 ip0 |= mask;
307 sa1111_writel(ip0, mapbase + SA1111_INTPOL0);
308 sa1111_writel(ip0, mapbase + SA1111_WAKEPOL0);
309
310 return 0;
311}
312
8231e741 313static int sa1111_wake_lowirq(struct irq_data *d, unsigned int on)
1da177e4 314{
8231e741 315 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 316 void __iomem *mapbase = sachip->base + SA1111_INTC;
8231e741 317 unsigned int mask = SA1111_IRQMASK_LO(d->irq);
1da177e4
LT
318 unsigned long we0;
319
320 we0 = sa1111_readl(mapbase + SA1111_WAKEEN0);
321 if (on)
322 we0 |= mask;
323 else
324 we0 &= ~mask;
325 sa1111_writel(we0, mapbase + SA1111_WAKEEN0);
326
327 return 0;
328}
329
38c677cb
DB
330static struct irq_chip sa1111_low_chip = {
331 .name = "SA1111-l",
8231e741
LB
332 .irq_ack = sa1111_ack_irq,
333 .irq_mask = sa1111_mask_lowirq,
334 .irq_unmask = sa1111_unmask_lowirq,
335 .irq_retrigger = sa1111_retrigger_lowirq,
336 .irq_set_type = sa1111_type_lowirq,
337 .irq_set_wake = sa1111_wake_lowirq,
1da177e4
LT
338};
339
8231e741 340static void sa1111_mask_highirq(struct irq_data *d)
1da177e4 341{
8231e741 342 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 343 void __iomem *mapbase = sachip->base + SA1111_INTC;
1da177e4
LT
344 unsigned long ie1;
345
346 ie1 = sa1111_readl(mapbase + SA1111_INTEN1);
8231e741 347 ie1 &= ~SA1111_IRQMASK_HI(d->irq);
1da177e4
LT
348 sa1111_writel(ie1, mapbase + SA1111_INTEN1);
349}
350
8231e741 351static void sa1111_unmask_highirq(struct irq_data *d)
1da177e4 352{
8231e741 353 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 354 void __iomem *mapbase = sachip->base + SA1111_INTC;
1da177e4
LT
355 unsigned long ie1;
356
357 ie1 = sa1111_readl(mapbase + SA1111_INTEN1);
8231e741 358 ie1 |= SA1111_IRQMASK_HI(d->irq);
1da177e4
LT
359 sa1111_writel(ie1, mapbase + SA1111_INTEN1);
360}
361
362/*
363 * Attempt to re-trigger the interrupt. The SA1111 contains a register
364 * (INTSET) which claims to do this. However, in practice no amount of
365 * manipulation of INTEN and INTSET guarantees that the interrupt will
366 * be triggered. In fact, its very difficult, if not impossible to get
367 * INTSET to re-trigger the interrupt.
368 */
8231e741 369static int sa1111_retrigger_highirq(struct irq_data *d)
1da177e4 370{
8231e741 371 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 372 void __iomem *mapbase = sachip->base + SA1111_INTC;
8231e741 373 unsigned int mask = SA1111_IRQMASK_HI(d->irq);
1da177e4
LT
374 unsigned long ip1;
375 int i;
376
377 ip1 = sa1111_readl(mapbase + SA1111_INTPOL1);
378 for (i = 0; i < 8; i++) {
379 sa1111_writel(ip1 ^ mask, mapbase + SA1111_INTPOL1);
380 sa1111_writel(ip1, mapbase + SA1111_INTPOL1);
381 if (sa1111_readl(mapbase + SA1111_INTSTATCLR1) & mask)
382 break;
383 }
384
385 if (i == 8)
4ed89f22
RK
386 pr_err("Danger Will Robinson: failed to re-trigger IRQ%d\n",
387 d->irq);
1da177e4
LT
388 return i == 8 ? -1 : 0;
389}
390
8231e741 391static int sa1111_type_highirq(struct irq_data *d, unsigned int flags)
1da177e4 392{
8231e741 393 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 394 void __iomem *mapbase = sachip->base + SA1111_INTC;
8231e741 395 unsigned int mask = SA1111_IRQMASK_HI(d->irq);
1da177e4
LT
396 unsigned long ip1;
397
6cab4860 398 if (flags == IRQ_TYPE_PROBE)
1da177e4
LT
399 return 0;
400
6cab4860 401 if ((!(flags & IRQ_TYPE_EDGE_RISING) ^ !(flags & IRQ_TYPE_EDGE_FALLING)) == 0)
1da177e4
LT
402 return -EINVAL;
403
404 ip1 = sa1111_readl(mapbase + SA1111_INTPOL1);
6cab4860 405 if (flags & IRQ_TYPE_EDGE_RISING)
1da177e4
LT
406 ip1 &= ~mask;
407 else
408 ip1 |= mask;
409 sa1111_writel(ip1, mapbase + SA1111_INTPOL1);
410 sa1111_writel(ip1, mapbase + SA1111_WAKEPOL1);
411
412 return 0;
413}
414
8231e741 415static int sa1111_wake_highirq(struct irq_data *d, unsigned int on)
1da177e4 416{
8231e741 417 struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
19851c58 418 void __iomem *mapbase = sachip->base + SA1111_INTC;
8231e741 419 unsigned int mask = SA1111_IRQMASK_HI(d->irq);
1da177e4
LT
420 unsigned long we1;
421
422 we1 = sa1111_readl(mapbase + SA1111_WAKEEN1);
423 if (on)
424 we1 |= mask;
425 else
426 we1 &= ~mask;
427 sa1111_writel(we1, mapbase + SA1111_WAKEEN1);
428
429 return 0;
430}
431
38c677cb
DB
432static struct irq_chip sa1111_high_chip = {
433 .name = "SA1111-h",
8231e741
LB
434 .irq_ack = sa1111_ack_irq,
435 .irq_mask = sa1111_mask_highirq,
436 .irq_unmask = sa1111_unmask_highirq,
437 .irq_retrigger = sa1111_retrigger_highirq,
438 .irq_set_type = sa1111_type_highirq,
439 .irq_set_wake = sa1111_wake_highirq,
1da177e4
LT
440};
441
36d31213 442static int sa1111_setup_irq(struct sa1111 *sachip, unsigned irq_base)
1da177e4
LT
443{
444 void __iomem *irqbase = sachip->base + SA1111_INTC;
f03ecaa0 445 unsigned i, irq;
36d31213 446 int ret;
1da177e4
LT
447
448 /*
449 * We're guaranteed that this region hasn't been taken.
450 */
451 request_mem_region(sachip->phys + SA1111_INTC, 512, "irq");
452
36d31213
RK
453 ret = irq_alloc_descs(-1, irq_base, SA1111_IRQ_NR, -1);
454 if (ret <= 0) {
455 dev_err(sachip->dev, "unable to allocate %u irqs: %d\n",
456 SA1111_IRQ_NR, ret);
457 if (ret == 0)
458 ret = -EINVAL;
459 return ret;
460 }
461
462 sachip->irq_base = ret;
463
1da177e4
LT
464 /* disable all IRQs */
465 sa1111_writel(0, irqbase + SA1111_INTEN0);
466 sa1111_writel(0, irqbase + SA1111_INTEN1);
467 sa1111_writel(0, irqbase + SA1111_WAKEEN0);
468 sa1111_writel(0, irqbase + SA1111_WAKEEN1);
469
470 /*
471 * detect on rising edge. Note: Feb 2001 Errata for SA1111
472 * specifies that S0ReadyInt and S1ReadyInt should be '1'.
473 */
474 sa1111_writel(0, irqbase + SA1111_INTPOL0);
7c0091ec
RK
475 sa1111_writel(BIT(IRQ_S0_READY_NINT & 31) |
476 BIT(IRQ_S1_READY_NINT & 31),
1da177e4
LT
477 irqbase + SA1111_INTPOL1);
478
479 /* clear all IRQs */
480 sa1111_writel(~0, irqbase + SA1111_INTSTATCLR0);
481 sa1111_writel(~0, irqbase + SA1111_INTSTATCLR1);
482
f03ecaa0
RK
483 for (i = IRQ_GPAIN0; i <= SSPROR; i++) {
484 irq = sachip->irq_base + i;
f38c02f3
TG
485 irq_set_chip_and_handler(irq, &sa1111_low_chip,
486 handle_edge_irq);
9323f261 487 irq_set_chip_data(irq, sachip);
e8d36d5d 488 irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
1da177e4
LT
489 }
490
f03ecaa0
RK
491 for (i = AUDXMTDMADONEA; i <= IRQ_S1_BVD1_STSCHG; i++) {
492 irq = sachip->irq_base + i;
f38c02f3
TG
493 irq_set_chip_and_handler(irq, &sa1111_high_chip,
494 handle_edge_irq);
9323f261 495 irq_set_chip_data(irq, sachip);
e8d36d5d 496 irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
1da177e4
LT
497 }
498
499 /*
500 * Register SA1111 interrupt
501 */
6845664a 502 irq_set_irq_type(sachip->irq, IRQ_TYPE_EDGE_RISING);
056c0acf
RK
503 irq_set_chained_handler_and_data(sachip->irq, sa1111_irq_handler,
504 sachip);
36d31213
RK
505
506 dev_info(sachip->dev, "Providing IRQ%u-%u\n",
507 sachip->irq_base, sachip->irq_base + SA1111_IRQ_NR - 1);
508
509 return 0;
1da177e4
LT
510}
511
512/*
513 * Bring the SA1111 out of reset. This requires a set procedure:
514 * 1. nRESET asserted (by hardware)
515 * 2. CLK turned on from SA1110
516 * 3. nRESET deasserted
517 * 4. VCO turned on, PLL_BYPASS turned off
518 * 5. Wait lock time, then assert RCLKEn
519 * 7. PCR set to allow clocking of individual functions
520 *
521 * Until we've done this, the only registers we can access are:
522 * SBI_SKCR
523 * SBI_SMCR
524 * SBI_SKID
525 */
526static void sa1111_wake(struct sa1111 *sachip)
527{
528 unsigned long flags, r;
529
530 spin_lock_irqsave(&sachip->lock, flags);
531
97d654f8 532 clk_enable(sachip->clk);
1da177e4
LT
533
534 /*
535 * Turn VCO on, and disable PLL Bypass.
536 */
537 r = sa1111_readl(sachip->base + SA1111_SKCR);
538 r &= ~SKCR_VCO_OFF;
539 sa1111_writel(r, sachip->base + SA1111_SKCR);
540 r |= SKCR_PLL_BYPASS | SKCR_OE_EN;
541 sa1111_writel(r, sachip->base + SA1111_SKCR);
542
543 /*
544 * Wait lock time. SA1111 manual _doesn't_
545 * specify a figure for this! We choose 100us.
546 */
547 udelay(100);
548
549 /*
550 * Enable RCLK. We also ensure that RDYEN is set.
551 */
552 r |= SKCR_RCLKEN | SKCR_RDYEN;
553 sa1111_writel(r, sachip->base + SA1111_SKCR);
554
555 /*
556 * Wait 14 RCLK cycles for the chip to finish coming out
557 * of reset. (RCLK=24MHz). This is 590ns.
558 */
559 udelay(1);
560
561 /*
562 * Ensure all clocks are initially off.
563 */
564 sa1111_writel(0, sachip->base + SA1111_SKPCR);
565
566 spin_unlock_irqrestore(&sachip->lock, flags);
567}
568
569#ifdef CONFIG_ARCH_SA1100
570
571static u32 sa1111_dma_mask[] = {
572 ~0,
573 ~(1 << 20),
574 ~(1 << 23),
575 ~(1 << 24),
576 ~(1 << 25),
577 ~(1 << 20),
578 ~(1 << 20),
579 0,
580};
581
582/*
583 * Configure the SA1111 shared memory controller.
584 */
585void
586sa1111_configure_smc(struct sa1111 *sachip, int sdram, unsigned int drac,
587 unsigned int cas_latency)
588{
589 unsigned int smcr = SMCR_DTIM | SMCR_MBGE | FInsrt(drac, SMCR_DRAC);
590
591 if (cas_latency == 3)
592 smcr |= SMCR_CLAT;
593
594 sa1111_writel(smcr, sachip->base + SA1111_SMCR);
595
596 /*
597 * Now clear the bits in the DMA mask to work around the SA1111
598 * DMA erratum (Intel StrongARM SA-1111 Microprocessor Companion
599 * Chip Specification Update, June 2000, Erratum #7).
600 */
601 if (sachip->dev->dma_mask)
602 *sachip->dev->dma_mask &= sa1111_dma_mask[drac >> 2];
603
604 sachip->dev->coherent_dma_mask &= sa1111_dma_mask[drac >> 2];
605}
0703ed2a 606#endif
1da177e4 607
1da177e4
LT
608static void sa1111_dev_release(struct device *_dev)
609{
610 struct sa1111_dev *dev = SA1111_DEV(_dev);
611
1da177e4
LT
612 kfree(dev);
613}
614
615static int
616sa1111_init_one_child(struct sa1111 *sachip, struct resource *parent,
617 struct sa1111_dev_info *info)
618{
619 struct sa1111_dev *dev;
f03ecaa0 620 unsigned i;
1da177e4
LT
621 int ret;
622
d2a02b93 623 dev = kzalloc(sizeof(struct sa1111_dev), GFP_KERNEL);
1da177e4
LT
624 if (!dev) {
625 ret = -ENOMEM;
924e1d49 626 goto err_alloc;
1da177e4 627 }
1da177e4 628
924e1d49 629 device_initialize(&dev->dev);
3f978704 630 dev_set_name(&dev->dev, "%4.4lx", info->offset);
1da177e4
LT
631 dev->devid = info->devid;
632 dev->dev.parent = sachip->dev;
633 dev->dev.bus = &sa1111_bus_type;
634 dev->dev.release = sa1111_dev_release;
1da177e4
LT
635 dev->res.start = sachip->phys + info->offset;
636 dev->res.end = dev->res.start + 511;
3f978704 637 dev->res.name = dev_name(&dev->dev);
1da177e4
LT
638 dev->res.flags = IORESOURCE_MEM;
639 dev->mapbase = sachip->base + info->offset;
640 dev->skpcr_mask = info->skpcr_mask;
f03ecaa0
RK
641
642 for (i = 0; i < ARRAY_SIZE(info->irq); i++)
643 dev->irq[i] = sachip->irq_base + info->irq[i];
1da177e4 644
09a2ba2f 645 /*
21d1c770
RK
646 * If the parent device has a DMA mask associated with it, and
647 * this child supports DMA, propagate it down to the children.
09a2ba2f 648 */
21d1c770 649 if (info->dma && sachip->dev->dma_mask) {
09a2ba2f
RK
650 dev->dma_mask = *sachip->dev->dma_mask;
651 dev->dev.dma_mask = &dev->dma_mask;
652 dev->dev.coherent_dma_mask = sachip->dev->coherent_dma_mask;
653 }
654
1da177e4
LT
655 ret = request_resource(parent, &dev->res);
656 if (ret) {
22eeaff3 657 dev_err(sachip->dev, "failed to allocate resource for %s\n",
1da177e4 658 dev->res.name);
924e1d49 659 goto err_resource;
1da177e4
LT
660 }
661
924e1d49
RK
662 ret = device_add(&dev->dev);
663 if (ret)
664 goto err_add;
665 return 0;
1da177e4 666
924e1d49
RK
667 err_add:
668 release_resource(&dev->res);
669 err_resource:
670 put_device(&dev->dev);
671 err_alloc:
1da177e4
LT
672 return ret;
673}
674
675/**
676 * sa1111_probe - probe for a single SA1111 chip.
677 * @phys_addr: physical address of device.
678 *
679 * Probe for a SA1111 chip. This must be called
680 * before any other SA1111-specific code.
681 *
682 * Returns:
683 * %-ENODEV device not found.
684 * %-EBUSY physical address already marked in-use.
f03ecaa0 685 * %-EINVAL no platform data passed
1da177e4
LT
686 * %0 successful.
687 */
351a102d 688static int __sa1111_probe(struct device *me, struct resource *mem, int irq)
1da177e4 689{
f03ecaa0 690 struct sa1111_platform_data *pd = me->platform_data;
1da177e4
LT
691 struct sa1111 *sachip;
692 unsigned long id;
416112f8 693 unsigned int has_devs;
1da177e4
LT
694 int i, ret = -ENODEV;
695
f03ecaa0
RK
696 if (!pd)
697 return -EINVAL;
698
d2a02b93 699 sachip = kzalloc(sizeof(struct sa1111), GFP_KERNEL);
1da177e4
LT
700 if (!sachip)
701 return -ENOMEM;
702
13f75582 703 sachip->clk = clk_get(me, "SA1111_CLK");
442a9022 704 if (IS_ERR(sachip->clk)) {
97d654f8
RK
705 ret = PTR_ERR(sachip->clk);
706 goto err_free;
707 }
708
72ae00c9
RK
709 ret = clk_prepare(sachip->clk);
710 if (ret)
711 goto err_clkput;
712
1da177e4
LT
713 spin_lock_init(&sachip->lock);
714
715 sachip->dev = me;
716 dev_set_drvdata(sachip->dev, sachip);
717
ae99ddbc 718 sachip->pdata = pd;
1da177e4
LT
719 sachip->phys = mem->start;
720 sachip->irq = irq;
721
722 /*
723 * Map the whole region. This also maps the
724 * registers for our children.
725 */
726 sachip->base = ioremap(mem->start, PAGE_SIZE * 2);
727 if (!sachip->base) {
728 ret = -ENOMEM;
72ae00c9 729 goto err_clk_unprep;
1da177e4
LT
730 }
731
732 /*
733 * Probe for the chip. Only touch the SBI registers.
734 */
735 id = sa1111_readl(sachip->base + SA1111_SKID);
736 if ((id & SKID_ID_MASK) != SKID_SA1111_ID) {
737 printk(KERN_DEBUG "SA1111 not detected: ID = %08lx\n", id);
738 ret = -ENODEV;
97d654f8 739 goto err_unmap;
1da177e4
LT
740 }
741
4ed89f22
RK
742 pr_info("SA1111 Microprocessor Companion Chip: silicon revision %lx, metal revision %lx\n",
743 (id & SKID_SIREV_MASK) >> 4, id & SKID_MTREV_MASK);
1da177e4
LT
744
745 /*
746 * We found it. Wake the chip up, and initialise.
747 */
748 sa1111_wake(sachip);
749
36d31213
RK
750 /*
751 * The interrupt controller must be initialised before any
752 * other device to ensure that the interrupts are available.
753 */
754 if (sachip->irq != NO_IRQ) {
755 ret = sa1111_setup_irq(sachip, pd->irq_base);
756 if (ret)
87d5dd62 757 goto err_clk;
36d31213
RK
758 }
759
1da177e4 760#ifdef CONFIG_ARCH_SA1100
416112f8
DB
761 {
762 unsigned int val;
763
1da177e4
LT
764 /*
765 * The SDRAM configuration of the SA1110 and the SA1111 must
766 * match. This is very important to ensure that SA1111 accesses
767 * don't corrupt the SDRAM. Note that this ungates the SA1111's
768 * MBGNT signal, so we must have called sa1110_mb_disable()
769 * beforehand.
770 */
771 sa1111_configure_smc(sachip, 1,
772 FExtr(MDCNFG, MDCNFG_SA1110_DRAC0),
773 FExtr(MDCNFG, MDCNFG_SA1110_TDL0));
774
775 /*
776 * We only need to turn on DCLK whenever we want to use the
777 * DMA. It can otherwise be held firmly in the off position.
778 * (currently, we always enable it.)
779 */
780 val = sa1111_readl(sachip->base + SA1111_SKPCR);
781 sa1111_writel(val | SKPCR_DCLKEN, sachip->base + SA1111_SKPCR);
782
783 /*
784 * Enable the SA1110 memory bus request and grant signals.
785 */
786 sa1110_mb_enable();
416112f8 787 }
1da177e4
LT
788#endif
789
1da177e4
LT
790 g_sa1111 = sachip;
791
792 has_devs = ~0;
07be45f5
RK
793 if (pd)
794 has_devs &= ~pd->disable_devs;
1da177e4
LT
795
796 for (i = 0; i < ARRAY_SIZE(sa1111_devices); i++)
e5c0fc41 797 if (sa1111_devices[i].devid & has_devs)
1da177e4
LT
798 sa1111_init_one_child(sachip, mem, &sa1111_devices[i]);
799
800 return 0;
801
87d5dd62
RK
802 err_clk:
803 clk_disable(sachip->clk);
97d654f8 804 err_unmap:
1da177e4 805 iounmap(sachip->base);
72ae00c9
RK
806 err_clk_unprep:
807 clk_unprepare(sachip->clk);
97d654f8
RK
808 err_clkput:
809 clk_put(sachip->clk);
810 err_free:
1da177e4
LT
811 kfree(sachip);
812 return ret;
813}
814
522c37b9
RK
815static int sa1111_remove_one(struct device *dev, void *data)
816{
924e1d49 817 struct sa1111_dev *sadev = SA1111_DEV(dev);
eac8dbf7
RK
818 if (dev->bus != &sa1111_bus_type)
819 return 0;
924e1d49
RK
820 device_del(&sadev->dev);
821 release_resource(&sadev->res);
822 put_device(&sadev->dev);
522c37b9
RK
823 return 0;
824}
825
1da177e4
LT
826static void __sa1111_remove(struct sa1111 *sachip)
827{
1da177e4
LT
828 void __iomem *irqbase = sachip->base + SA1111_INTC;
829
522c37b9 830 device_for_each_child(sachip->dev, NULL, sa1111_remove_one);
1da177e4
LT
831
832 /* disable all IRQs */
833 sa1111_writel(0, irqbase + SA1111_INTEN0);
834 sa1111_writel(0, irqbase + SA1111_INTEN1);
835 sa1111_writel(0, irqbase + SA1111_WAKEEN0);
836 sa1111_writel(0, irqbase + SA1111_WAKEEN1);
837
97d654f8 838 clk_disable(sachip->clk);
72ae00c9 839 clk_unprepare(sachip->clk);
97d654f8 840
1da177e4 841 if (sachip->irq != NO_IRQ) {
056c0acf 842 irq_set_chained_handler_and_data(sachip->irq, NULL, NULL);
36d31213 843 irq_free_descs(sachip->irq_base, SA1111_IRQ_NR);
1da177e4
LT
844
845 release_mem_region(sachip->phys + SA1111_INTC, 512);
846 }
847
848 iounmap(sachip->base);
97d654f8 849 clk_put(sachip->clk);
1da177e4
LT
850 kfree(sachip);
851}
852
1da177e4
LT
853struct sa1111_save_data {
854 unsigned int skcr;
855 unsigned int skpcr;
856 unsigned int skcdr;
857 unsigned char skaud;
858 unsigned char skpwm0;
859 unsigned char skpwm1;
860
861 /*
862 * Interrupt controller
863 */
864 unsigned int intpol0;
865 unsigned int intpol1;
866 unsigned int inten0;
867 unsigned int inten1;
868 unsigned int wakepol0;
869 unsigned int wakepol1;
870 unsigned int wakeen0;
871 unsigned int wakeen1;
872};
873
874#ifdef CONFIG_PM
875
06dfe5cc 876static int sa1111_suspend_noirq(struct device *dev)
1da177e4 877{
06dfe5cc 878 struct sa1111 *sachip = dev_get_drvdata(dev);
1da177e4
LT
879 struct sa1111_save_data *save;
880 unsigned long flags;
881 unsigned int val;
882 void __iomem *base;
883
1da177e4
LT
884 save = kmalloc(sizeof(struct sa1111_save_data), GFP_KERNEL);
885 if (!save)
886 return -ENOMEM;
93160c63 887 sachip->saved_state = save;
1da177e4
LT
888
889 spin_lock_irqsave(&sachip->lock, flags);
890
891 /*
892 * Save state.
893 */
894 base = sachip->base;
895 save->skcr = sa1111_readl(base + SA1111_SKCR);
896 save->skpcr = sa1111_readl(base + SA1111_SKPCR);
897 save->skcdr = sa1111_readl(base + SA1111_SKCDR);
898 save->skaud = sa1111_readl(base + SA1111_SKAUD);
899 save->skpwm0 = sa1111_readl(base + SA1111_SKPWM0);
900 save->skpwm1 = sa1111_readl(base + SA1111_SKPWM1);
901
a22db0f3
RK
902 sa1111_writel(0, sachip->base + SA1111_SKPWM0);
903 sa1111_writel(0, sachip->base + SA1111_SKPWM1);
904
1da177e4
LT
905 base = sachip->base + SA1111_INTC;
906 save->intpol0 = sa1111_readl(base + SA1111_INTPOL0);
907 save->intpol1 = sa1111_readl(base + SA1111_INTPOL1);
908 save->inten0 = sa1111_readl(base + SA1111_INTEN0);
909 save->inten1 = sa1111_readl(base + SA1111_INTEN1);
910 save->wakepol0 = sa1111_readl(base + SA1111_WAKEPOL0);
911 save->wakepol1 = sa1111_readl(base + SA1111_WAKEPOL1);
912 save->wakeen0 = sa1111_readl(base + SA1111_WAKEEN0);
913 save->wakeen1 = sa1111_readl(base + SA1111_WAKEEN1);
914
915 /*
916 * Disable.
917 */
918 val = sa1111_readl(sachip->base + SA1111_SKCR);
919 sa1111_writel(val | SKCR_SLEEP, sachip->base + SA1111_SKCR);
1da177e4 920
97d654f8
RK
921 clk_disable(sachip->clk);
922
1da177e4
LT
923 spin_unlock_irqrestore(&sachip->lock, flags);
924
29c140b6
RK
925#ifdef CONFIG_ARCH_SA1100
926 sa1110_mb_disable();
927#endif
928
1da177e4
LT
929 return 0;
930}
931
932/*
933 * sa1111_resume - Restore the SA1111 device state.
934 * @dev: device to restore
1da177e4
LT
935 *
936 * Restore the general state of the SA1111; clock control and
937 * interrupt controller. Other parts of the SA1111 must be
938 * restored by their respective drivers, and must be called
939 * via LDM after this function.
940 */
06dfe5cc 941static int sa1111_resume_noirq(struct device *dev)
1da177e4 942{
06dfe5cc 943 struct sa1111 *sachip = dev_get_drvdata(dev);
1da177e4
LT
944 struct sa1111_save_data *save;
945 unsigned long flags, id;
946 void __iomem *base;
947
93160c63 948 save = sachip->saved_state;
1da177e4
LT
949 if (!save)
950 return 0;
951
1da177e4
LT
952 /*
953 * Ensure that the SA1111 is still here.
954 * FIXME: shouldn't do this here.
955 */
956 id = sa1111_readl(sachip->base + SA1111_SKID);
957 if ((id & SKID_ID_MASK) != SKID_SA1111_ID) {
958 __sa1111_remove(sachip);
06dfe5cc 959 dev_set_drvdata(dev, NULL);
1da177e4
LT
960 kfree(save);
961 return 0;
962 }
963
964 /*
965 * First of all, wake up the chip.
966 */
967 sa1111_wake(sachip);
3defb247 968
29c140b6
RK
969#ifdef CONFIG_ARCH_SA1100
970 /* Enable the memory bus request/grant signals */
971 sa1110_mb_enable();
972#endif
973
3defb247
MV
974 /*
975 * Only lock for write ops. Also, sa1111_wake must be called with
976 * released spinlock!
977 */
978 spin_lock_irqsave(&sachip->lock, flags);
979
1da177e4
LT
980 sa1111_writel(0, sachip->base + SA1111_INTC + SA1111_INTEN0);
981 sa1111_writel(0, sachip->base + SA1111_INTC + SA1111_INTEN1);
982
983 base = sachip->base;
984 sa1111_writel(save->skcr, base + SA1111_SKCR);
985 sa1111_writel(save->skpcr, base + SA1111_SKPCR);
986 sa1111_writel(save->skcdr, base + SA1111_SKCDR);
987 sa1111_writel(save->skaud, base + SA1111_SKAUD);
988 sa1111_writel(save->skpwm0, base + SA1111_SKPWM0);
989 sa1111_writel(save->skpwm1, base + SA1111_SKPWM1);
990
991 base = sachip->base + SA1111_INTC;
992 sa1111_writel(save->intpol0, base + SA1111_INTPOL0);
993 sa1111_writel(save->intpol1, base + SA1111_INTPOL1);
994 sa1111_writel(save->inten0, base + SA1111_INTEN0);
995 sa1111_writel(save->inten1, base + SA1111_INTEN1);
996 sa1111_writel(save->wakepol0, base + SA1111_WAKEPOL0);
997 sa1111_writel(save->wakepol1, base + SA1111_WAKEPOL1);
998 sa1111_writel(save->wakeen0, base + SA1111_WAKEEN0);
999 sa1111_writel(save->wakeen1, base + SA1111_WAKEEN1);
1000
1001 spin_unlock_irqrestore(&sachip->lock, flags);
1002
93160c63 1003 sachip->saved_state = NULL;
1da177e4
LT
1004 kfree(save);
1005
1006 return 0;
1007}
1008
1009#else
06dfe5cc
RK
1010#define sa1111_suspend_noirq NULL
1011#define sa1111_resume_noirq NULL
1da177e4
LT
1012#endif
1013
351a102d 1014static int sa1111_probe(struct platform_device *pdev)
1da177e4 1015{
1da177e4
LT
1016 struct resource *mem;
1017 int irq;
1018
1019 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1020 if (!mem)
1021 return -EINVAL;
1022 irq = platform_get_irq(pdev, 0);
48944738 1023 if (irq < 0)
cb034407 1024 return irq;
1da177e4 1025
3ae5eaec 1026 return __sa1111_probe(&pdev->dev, mem, irq);
1da177e4
LT
1027}
1028
3ae5eaec 1029static int sa1111_remove(struct platform_device *pdev)
1da177e4 1030{
3ae5eaec 1031 struct sa1111 *sachip = platform_get_drvdata(pdev);
1da177e4
LT
1032
1033 if (sachip) {
1da177e4 1034#ifdef CONFIG_PM
93160c63
RW
1035 kfree(sachip->saved_state);
1036 sachip->saved_state = NULL;
1da177e4 1037#endif
f2d2420b
JL
1038 __sa1111_remove(sachip);
1039 platform_set_drvdata(pdev, NULL);
1da177e4
LT
1040 }
1041
1042 return 0;
1043}
1044
06dfe5cc
RK
1045static struct dev_pm_ops sa1111_pm_ops = {
1046 .suspend_noirq = sa1111_suspend_noirq,
1047 .resume_noirq = sa1111_resume_noirq,
1048};
1049
1da177e4
LT
1050/*
1051 * Not sure if this should be on the system bus or not yet.
1052 * We really want some way to register a system device at
1053 * the per-machine level, and then have this driver pick
1054 * up the registered devices.
1055 *
1056 * We also need to handle the SDRAM configuration for
1057 * PXA250/SA1110 machine classes.
1058 */
3ae5eaec 1059static struct platform_driver sa1111_device_driver = {
1da177e4
LT
1060 .probe = sa1111_probe,
1061 .remove = sa1111_remove,
3ae5eaec
RK
1062 .driver = {
1063 .name = "sa1111",
06dfe5cc 1064 .pm = &sa1111_pm_ops,
3ae5eaec 1065 },
1da177e4
LT
1066};
1067
1068/*
1069 * Get the parent device driver (us) structure
1070 * from a child function device
1071 */
1072static inline struct sa1111 *sa1111_chip_driver(struct sa1111_dev *sadev)
1073{
1074 return (struct sa1111 *)dev_get_drvdata(sadev->dev.parent);
1075}
1076
1077/*
1078 * The bits in the opdiv field are non-linear.
1079 */
1080static unsigned char opdiv_table[] = { 1, 4, 2, 8 };
1081
1082static unsigned int __sa1111_pll_clock(struct sa1111 *sachip)
1083{
1084 unsigned int skcdr, fbdiv, ipdiv, opdiv;
1085
1086 skcdr = sa1111_readl(sachip->base + SA1111_SKCDR);
1087
1088 fbdiv = (skcdr & 0x007f) + 2;
1089 ipdiv = ((skcdr & 0x0f80) >> 7) + 2;
1090 opdiv = opdiv_table[(skcdr & 0x3000) >> 12];
1091
1092 return 3686400 * fbdiv / (ipdiv * opdiv);
1093}
1094
1095/**
1096 * sa1111_pll_clock - return the current PLL clock frequency.
1097 * @sadev: SA1111 function block
1098 *
1099 * BUG: we should look at SKCR. We also blindly believe that
1100 * the chip is being fed with the 3.6864MHz clock.
1101 *
1102 * Returns the PLL clock in Hz.
1103 */
1104unsigned int sa1111_pll_clock(struct sa1111_dev *sadev)
1105{
1106 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1107
1108 return __sa1111_pll_clock(sachip);
1109}
0a4bc5e8 1110EXPORT_SYMBOL(sa1111_pll_clock);
1da177e4
LT
1111
1112/**
1113 * sa1111_select_audio_mode - select I2S or AC link mode
1114 * @sadev: SA1111 function block
1115 * @mode: One of %SA1111_AUDIO_ACLINK or %SA1111_AUDIO_I2S
1116 *
1117 * Frob the SKCR to select AC Link mode or I2S mode for
1118 * the audio block.
1119 */
1120void sa1111_select_audio_mode(struct sa1111_dev *sadev, int mode)
1121{
1122 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1123 unsigned long flags;
1124 unsigned int val;
1125
1126 spin_lock_irqsave(&sachip->lock, flags);
1127
1128 val = sa1111_readl(sachip->base + SA1111_SKCR);
1129 if (mode == SA1111_AUDIO_I2S) {
1130 val &= ~SKCR_SELAC;
1131 } else {
1132 val |= SKCR_SELAC;
1133 }
1134 sa1111_writel(val, sachip->base + SA1111_SKCR);
1135
1136 spin_unlock_irqrestore(&sachip->lock, flags);
1137}
0a4bc5e8 1138EXPORT_SYMBOL(sa1111_select_audio_mode);
1da177e4
LT
1139
1140/**
1141 * sa1111_set_audio_rate - set the audio sample rate
1142 * @sadev: SA1111 SAC function block
1143 * @rate: sample rate to select
1144 */
1145int sa1111_set_audio_rate(struct sa1111_dev *sadev, int rate)
1146{
1147 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1148 unsigned int div;
1149
1150 if (sadev->devid != SA1111_DEVID_SAC)
1151 return -EINVAL;
1152
1153 div = (__sa1111_pll_clock(sachip) / 256 + rate / 2) / rate;
1154 if (div == 0)
1155 div = 1;
1156 if (div > 128)
1157 div = 128;
1158
1159 sa1111_writel(div - 1, sachip->base + SA1111_SKAUD);
1160
1161 return 0;
1162}
0a4bc5e8 1163EXPORT_SYMBOL(sa1111_set_audio_rate);
1da177e4
LT
1164
1165/**
1166 * sa1111_get_audio_rate - get the audio sample rate
1167 * @sadev: SA1111 SAC function block device
1168 */
1169int sa1111_get_audio_rate(struct sa1111_dev *sadev)
1170{
1171 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1172 unsigned long div;
1173
1174 if (sadev->devid != SA1111_DEVID_SAC)
1175 return -EINVAL;
1176
1177 div = sa1111_readl(sachip->base + SA1111_SKAUD) + 1;
1178
1179 return __sa1111_pll_clock(sachip) / (256 * div);
1180}
0a4bc5e8 1181EXPORT_SYMBOL(sa1111_get_audio_rate);
1da177e4
LT
1182
1183void sa1111_set_io_dir(struct sa1111_dev *sadev,
1184 unsigned int bits, unsigned int dir,
1185 unsigned int sleep_dir)
1186{
1187 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1188 unsigned long flags;
1189 unsigned int val;
1190 void __iomem *gpio = sachip->base + SA1111_GPIO;
1191
1192#define MODIFY_BITS(port, mask, dir) \
1193 if (mask) { \
1194 val = sa1111_readl(port); \
1195 val &= ~(mask); \
1196 val |= (dir) & (mask); \
1197 sa1111_writel(val, port); \
1198 }
1199
1200 spin_lock_irqsave(&sachip->lock, flags);
1201 MODIFY_BITS(gpio + SA1111_GPIO_PADDR, bits & 15, dir);
1202 MODIFY_BITS(gpio + SA1111_GPIO_PBDDR, (bits >> 8) & 255, dir >> 8);
1203 MODIFY_BITS(gpio + SA1111_GPIO_PCDDR, (bits >> 16) & 255, dir >> 16);
1204
1205 MODIFY_BITS(gpio + SA1111_GPIO_PASDR, bits & 15, sleep_dir);
1206 MODIFY_BITS(gpio + SA1111_GPIO_PBSDR, (bits >> 8) & 255, sleep_dir >> 8);
1207 MODIFY_BITS(gpio + SA1111_GPIO_PCSDR, (bits >> 16) & 255, sleep_dir >> 16);
1208 spin_unlock_irqrestore(&sachip->lock, flags);
1209}
0a4bc5e8 1210EXPORT_SYMBOL(sa1111_set_io_dir);
1da177e4
LT
1211
1212void sa1111_set_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v)
1213{
1214 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1215 unsigned long flags;
1216 unsigned int val;
1217 void __iomem *gpio = sachip->base + SA1111_GPIO;
1218
1219 spin_lock_irqsave(&sachip->lock, flags);
1220 MODIFY_BITS(gpio + SA1111_GPIO_PADWR, bits & 15, v);
1221 MODIFY_BITS(gpio + SA1111_GPIO_PBDWR, (bits >> 8) & 255, v >> 8);
1222 MODIFY_BITS(gpio + SA1111_GPIO_PCDWR, (bits >> 16) & 255, v >> 16);
1223 spin_unlock_irqrestore(&sachip->lock, flags);
1224}
0a4bc5e8 1225EXPORT_SYMBOL(sa1111_set_io);
1da177e4
LT
1226
1227void sa1111_set_sleep_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v)
1228{
1229 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1230 unsigned long flags;
1231 unsigned int val;
1232 void __iomem *gpio = sachip->base + SA1111_GPIO;
1233
1234 spin_lock_irqsave(&sachip->lock, flags);
1235 MODIFY_BITS(gpio + SA1111_GPIO_PASSR, bits & 15, v);
1236 MODIFY_BITS(gpio + SA1111_GPIO_PBSSR, (bits >> 8) & 255, v >> 8);
1237 MODIFY_BITS(gpio + SA1111_GPIO_PCSSR, (bits >> 16) & 255, v >> 16);
1238 spin_unlock_irqrestore(&sachip->lock, flags);
1239}
0a4bc5e8 1240EXPORT_SYMBOL(sa1111_set_sleep_io);
1da177e4
LT
1241
1242/*
1243 * Individual device operations.
1244 */
1245
1246/**
1247 * sa1111_enable_device - enable an on-chip SA1111 function block
1248 * @sadev: SA1111 function block device to enable
1249 */
ae99ddbc 1250int sa1111_enable_device(struct sa1111_dev *sadev)
1da177e4
LT
1251{
1252 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1253 unsigned long flags;
1254 unsigned int val;
ae99ddbc 1255 int ret = 0;
1da177e4 1256
ae99ddbc
RK
1257 if (sachip->pdata && sachip->pdata->enable)
1258 ret = sachip->pdata->enable(sachip->pdata->data, sadev->devid);
1259
1260 if (ret == 0) {
1261 spin_lock_irqsave(&sachip->lock, flags);
1262 val = sa1111_readl(sachip->base + SA1111_SKPCR);
1263 sa1111_writel(val | sadev->skpcr_mask, sachip->base + SA1111_SKPCR);
1264 spin_unlock_irqrestore(&sachip->lock, flags);
1265 }
1266 return ret;
1da177e4 1267}
0a4bc5e8 1268EXPORT_SYMBOL(sa1111_enable_device);
1da177e4
LT
1269
1270/**
1271 * sa1111_disable_device - disable an on-chip SA1111 function block
1272 * @sadev: SA1111 function block device to disable
1273 */
1274void sa1111_disable_device(struct sa1111_dev *sadev)
1275{
1276 struct sa1111 *sachip = sa1111_chip_driver(sadev);
1277 unsigned long flags;
1278 unsigned int val;
1279
1280 spin_lock_irqsave(&sachip->lock, flags);
1281 val = sa1111_readl(sachip->base + SA1111_SKPCR);
1282 sa1111_writel(val & ~sadev->skpcr_mask, sachip->base + SA1111_SKPCR);
1283 spin_unlock_irqrestore(&sachip->lock, flags);
ae99ddbc
RK
1284
1285 if (sachip->pdata && sachip->pdata->disable)
1286 sachip->pdata->disable(sachip->pdata->data, sadev->devid);
1da177e4 1287}
0a4bc5e8 1288EXPORT_SYMBOL(sa1111_disable_device);
1da177e4
LT
1289
1290/*
1291 * SA1111 "Register Access Bus."
1292 *
1293 * We model this as a regular bus type, and hang devices directly
1294 * off this.
1295 */
1296static int sa1111_match(struct device *_dev, struct device_driver *_drv)
1297{
1298 struct sa1111_dev *dev = SA1111_DEV(_dev);
1299 struct sa1111_driver *drv = SA1111_DRV(_drv);
1300
17f29d36 1301 return !!(dev->devid & drv->devid);
1da177e4
LT
1302}
1303
1304static int sa1111_bus_suspend(struct device *dev, pm_message_t state)
1305{
1306 struct sa1111_dev *sadev = SA1111_DEV(dev);
1307 struct sa1111_driver *drv = SA1111_DRV(dev->driver);
1308 int ret = 0;
1309
1310 if (drv && drv->suspend)
1311 ret = drv->suspend(sadev, state);
1312 return ret;
1313}
1314
1315static int sa1111_bus_resume(struct device *dev)
1316{
1317 struct sa1111_dev *sadev = SA1111_DEV(dev);
1318 struct sa1111_driver *drv = SA1111_DRV(dev->driver);
1319 int ret = 0;
1320
1321 if (drv && drv->resume)
1322 ret = drv->resume(sadev);
1323 return ret;
1324}
1325
6bd72f05
RK
1326static void sa1111_bus_shutdown(struct device *dev)
1327{
1328 struct sa1111_driver *drv = SA1111_DRV(dev->driver);
1329
1330 if (drv && drv->shutdown)
1331 drv->shutdown(SA1111_DEV(dev));
1332}
1333
1da177e4
LT
1334static int sa1111_bus_probe(struct device *dev)
1335{
1336 struct sa1111_dev *sadev = SA1111_DEV(dev);
1337 struct sa1111_driver *drv = SA1111_DRV(dev->driver);
1338 int ret = -ENODEV;
1339
1340 if (drv->probe)
1341 ret = drv->probe(sadev);
1342 return ret;
1343}
1344
1345static int sa1111_bus_remove(struct device *dev)
1346{
1347 struct sa1111_dev *sadev = SA1111_DEV(dev);
1348 struct sa1111_driver *drv = SA1111_DRV(dev->driver);
1349 int ret = 0;
1350
1351 if (drv->remove)
1352 ret = drv->remove(sadev);
1353 return ret;
1354}
1355
1356struct bus_type sa1111_bus_type = {
1357 .name = "sa1111-rab",
1358 .match = sa1111_match,
2876ba43
RK
1359 .probe = sa1111_bus_probe,
1360 .remove = sa1111_bus_remove,
1da177e4
LT
1361 .suspend = sa1111_bus_suspend,
1362 .resume = sa1111_bus_resume,
6bd72f05 1363 .shutdown = sa1111_bus_shutdown,
1da177e4 1364};
0a4bc5e8 1365EXPORT_SYMBOL(sa1111_bus_type);
1da177e4
LT
1366
1367int sa1111_driver_register(struct sa1111_driver *driver)
1368{
1da177e4
LT
1369 driver->drv.bus = &sa1111_bus_type;
1370 return driver_register(&driver->drv);
1371}
0a4bc5e8 1372EXPORT_SYMBOL(sa1111_driver_register);
1da177e4
LT
1373
1374void sa1111_driver_unregister(struct sa1111_driver *driver)
1375{
1376 driver_unregister(&driver->drv);
1377}
0a4bc5e8 1378EXPORT_SYMBOL(sa1111_driver_unregister);
1da177e4 1379
09a2ba2f
RK
1380#ifdef CONFIG_DMABOUNCE
1381/*
1382 * According to the "Intel StrongARM SA-1111 Microprocessor Companion
1383 * Chip Specification Update" (June 2000), erratum #7, there is a
1384 * significant bug in the SA1111 SDRAM shared memory controller. If
1385 * an access to a region of memory above 1MB relative to the bank base,
1386 * it is important that address bit 10 _NOT_ be asserted. Depending
1387 * on the configuration of the RAM, bit 10 may correspond to one
1388 * of several different (processor-relative) address bits.
1389 *
1390 * This routine only identifies whether or not a given DMA address
1391 * is susceptible to the bug.
1392 *
1393 * This should only get called for sa1111_device types due to the
1394 * way we configure our device dma_masks.
1395 */
1396static int sa1111_needs_bounce(struct device *dev, dma_addr_t addr, size_t size)
1397{
1398 /*
1399 * Section 4.6 of the "Intel StrongARM SA-1111 Development Module
1400 * User's Guide" mentions that jumpers R51 and R52 control the
1401 * target of SA-1111 DMA (either SDRAM bank 0 on Assabet, or
1402 * SDRAM bank 1 on Neponset). The default configuration selects
1403 * Assabet, so any address in bank 1 is necessarily invalid.
1404 */
1405 return (machine_is_assabet() || machine_is_pfs168()) &&
1406 (addr >= 0xc8000000 || (addr + size) >= 0xc8000000);
1407}
1408
1409static int sa1111_notifier_call(struct notifier_block *n, unsigned long action,
1410 void *data)
1411{
1412 struct sa1111_dev *dev = SA1111_DEV(data);
1413
1414 switch (action) {
1415 case BUS_NOTIFY_ADD_DEVICE:
1416 if (dev->dev.dma_mask && dev->dma_mask < 0xffffffffUL) {
1417 int ret = dmabounce_register_dev(&dev->dev, 1024, 4096,
1418 sa1111_needs_bounce);
1419 if (ret)
1420 dev_err(&dev->dev, "failed to register with dmabounce: %d\n", ret);
1421 }
1422 break;
1423
1424 case BUS_NOTIFY_DEL_DEVICE:
1425 if (dev->dev.dma_mask && dev->dma_mask < 0xffffffffUL)
1426 dmabounce_unregister_dev(&dev->dev);
1427 break;
1428 }
1429 return NOTIFY_OK;
1430}
1431
1432static struct notifier_block sa1111_bus_notifier = {
1433 .notifier_call = sa1111_notifier_call,
1434};
1435#endif
1436
1da177e4
LT
1437static int __init sa1111_init(void)
1438{
1439 int ret = bus_register(&sa1111_bus_type);
09a2ba2f
RK
1440#ifdef CONFIG_DMABOUNCE
1441 if (ret == 0)
1442 bus_register_notifier(&sa1111_bus_type, &sa1111_bus_notifier);
1443#endif
1da177e4 1444 if (ret == 0)
3ae5eaec 1445 platform_driver_register(&sa1111_device_driver);
1da177e4
LT
1446 return ret;
1447}
1448
1449static void __exit sa1111_exit(void)
1450{
3ae5eaec 1451 platform_driver_unregister(&sa1111_device_driver);
09a2ba2f
RK
1452#ifdef CONFIG_DMABOUNCE
1453 bus_unregister_notifier(&sa1111_bus_type, &sa1111_bus_notifier);
1454#endif
1da177e4
LT
1455 bus_unregister(&sa1111_bus_type);
1456}
1457
72724382 1458subsys_initcall(sa1111_init);
1da177e4
LT
1459module_exit(sa1111_exit);
1460
1461MODULE_DESCRIPTION("Intel Corporation SA1111 core driver");
1462MODULE_LICENSE("GPL");