Commit | Line | Data |
---|---|---|
8e267f3d GL |
1 | /include/ "skeleton.dtsi" |
2 | ||
3 | / { | |
4 | compatible = "nvidia,tegra20"; | |
5 | interrupt-parent = <&intc>; | |
6 | ||
b6551bb9 LD |
7 | aliases { |
8 | serial0 = &uarta; | |
9 | serial1 = &uartb; | |
10 | serial2 = &uartc; | |
11 | serial3 = &uartd; | |
12 | serial4 = &uarte; | |
13 | }; | |
14 | ||
ed821f07 TR |
15 | host1x { |
16 | compatible = "nvidia,tegra20-host1x", "simple-bus"; | |
17 | reg = <0x50000000 0x00024000>; | |
18 | interrupts = <0 65 0x04 /* mpcore syncpt */ | |
19 | 0 67 0x04>; /* mpcore general */ | |
8d8b43da | 20 | clocks = <&tegra_car 28>; |
ed821f07 TR |
21 | |
22 | #address-cells = <1>; | |
23 | #size-cells = <1>; | |
24 | ||
25 | ranges = <0x54000000 0x54000000 0x04000000>; | |
26 | ||
27 | mpe { | |
28 | compatible = "nvidia,tegra20-mpe"; | |
29 | reg = <0x54040000 0x00040000>; | |
30 | interrupts = <0 68 0x04>; | |
8d8b43da | 31 | clocks = <&tegra_car 60>; |
ed821f07 TR |
32 | }; |
33 | ||
34 | vi { | |
35 | compatible = "nvidia,tegra20-vi"; | |
36 | reg = <0x54080000 0x00040000>; | |
37 | interrupts = <0 69 0x04>; | |
8d8b43da | 38 | clocks = <&tegra_car 100>; |
ed821f07 TR |
39 | }; |
40 | ||
41 | epp { | |
42 | compatible = "nvidia,tegra20-epp"; | |
43 | reg = <0x540c0000 0x00040000>; | |
44 | interrupts = <0 70 0x04>; | |
8d8b43da | 45 | clocks = <&tegra_car 19>; |
ed821f07 TR |
46 | }; |
47 | ||
48 | isp { | |
49 | compatible = "nvidia,tegra20-isp"; | |
50 | reg = <0x54100000 0x00040000>; | |
51 | interrupts = <0 71 0x04>; | |
8d8b43da | 52 | clocks = <&tegra_car 23>; |
ed821f07 TR |
53 | }; |
54 | ||
55 | gr2d { | |
56 | compatible = "nvidia,tegra20-gr2d"; | |
57 | reg = <0x54140000 0x00040000>; | |
58 | interrupts = <0 72 0x04>; | |
8d8b43da | 59 | clocks = <&tegra_car 21>; |
ed821f07 TR |
60 | }; |
61 | ||
62 | gr3d { | |
63 | compatible = "nvidia,tegra20-gr3d"; | |
64 | reg = <0x54180000 0x00040000>; | |
8d8b43da | 65 | clocks = <&tegra_car 24>; |
ed821f07 TR |
66 | }; |
67 | ||
68 | dc@54200000 { | |
69 | compatible = "nvidia,tegra20-dc"; | |
70 | reg = <0x54200000 0x00040000>; | |
71 | interrupts = <0 73 0x04>; | |
8d8b43da PG |
72 | clocks = <&tegra_car 27>, <&tegra_car 121>; |
73 | clock-names = "disp1", "parent"; | |
ed821f07 TR |
74 | |
75 | rgb { | |
76 | status = "disabled"; | |
77 | }; | |
78 | }; | |
79 | ||
80 | dc@54240000 { | |
81 | compatible = "nvidia,tegra20-dc"; | |
82 | reg = <0x54240000 0x00040000>; | |
83 | interrupts = <0 74 0x04>; | |
8d8b43da PG |
84 | clocks = <&tegra_car 26>, <&tegra_car 121>; |
85 | clock-names = "disp2", "parent"; | |
ed821f07 TR |
86 | |
87 | rgb { | |
88 | status = "disabled"; | |
89 | }; | |
90 | }; | |
91 | ||
92 | hdmi { | |
93 | compatible = "nvidia,tegra20-hdmi"; | |
94 | reg = <0x54280000 0x00040000>; | |
95 | interrupts = <0 75 0x04>; | |
8d8b43da PG |
96 | clocks = <&tegra_car 51>, <&tegra_car 117>; |
97 | clock-names = "hdmi", "parent"; | |
ed821f07 TR |
98 | status = "disabled"; |
99 | }; | |
100 | ||
101 | tvo { | |
102 | compatible = "nvidia,tegra20-tvo"; | |
103 | reg = <0x542c0000 0x00040000>; | |
104 | interrupts = <0 76 0x04>; | |
8d8b43da | 105 | clocks = <&tegra_car 102>; |
ed821f07 TR |
106 | status = "disabled"; |
107 | }; | |
108 | ||
109 | dsi { | |
110 | compatible = "nvidia,tegra20-dsi"; | |
111 | reg = <0x54300000 0x00040000>; | |
8d8b43da | 112 | clocks = <&tegra_car 48>; |
ed821f07 TR |
113 | status = "disabled"; |
114 | }; | |
115 | }; | |
116 | ||
73368ba0 SW |
117 | timer@50004600 { |
118 | compatible = "arm,cortex-a9-twd-timer"; | |
119 | reg = <0x50040600 0x20>; | |
120 | interrupts = <1 13 0x304>; | |
ed3ced37 | 121 | clocks = <&tegra_car 132>; |
73368ba0 SW |
122 | }; |
123 | ||
f9eb26a4 | 124 | intc: interrupt-controller { |
0d4f7479 | 125 | compatible = "arm,cortex-a9-gic"; |
5ff48887 SW |
126 | reg = <0x50041000 0x1000 |
127 | 0x50040100 0x0100>; | |
2eaab06e SW |
128 | interrupt-controller; |
129 | #interrupt-cells = <3>; | |
8e267f3d GL |
130 | }; |
131 | ||
bb2c1de9 SW |
132 | cache-controller { |
133 | compatible = "arm,pl310-cache"; | |
134 | reg = <0x50043000 0x1000>; | |
135 | arm,data-latency = <5 5 2>; | |
136 | arm,tag-latency = <4 4 2>; | |
137 | cache-unified; | |
138 | cache-level = <2>; | |
139 | }; | |
140 | ||
2f2b7fb2 SW |
141 | timer@60005000 { |
142 | compatible = "nvidia,tegra20-timer"; | |
143 | reg = <0x60005000 0x60>; | |
144 | interrupts = <0 0 0x04 | |
145 | 0 1 0x04 | |
146 | 0 41 0x04 | |
147 | 0 42 0x04>; | |
6f88fb8a | 148 | clocks = <&tegra_car 5>; |
2f2b7fb2 SW |
149 | }; |
150 | ||
270f8ce3 SW |
151 | tegra_car: clock { |
152 | compatible = "nvidia,tegra20-car"; | |
153 | reg = <0x60006000 0x1000>; | |
154 | #clock-cells = <1>; | |
155 | }; | |
156 | ||
f9eb26a4 | 157 | apbdma: dma { |
8051b75a SW |
158 | compatible = "nvidia,tegra20-apbdma"; |
159 | reg = <0x6000a000 0x1200>; | |
95decf84 SW |
160 | interrupts = <0 104 0x04 |
161 | 0 105 0x04 | |
162 | 0 106 0x04 | |
163 | 0 107 0x04 | |
164 | 0 108 0x04 | |
165 | 0 109 0x04 | |
166 | 0 110 0x04 | |
167 | 0 111 0x04 | |
168 | 0 112 0x04 | |
169 | 0 113 0x04 | |
170 | 0 114 0x04 | |
171 | 0 115 0x04 | |
172 | 0 116 0x04 | |
173 | 0 117 0x04 | |
174 | 0 118 0x04 | |
175 | 0 119 0x04>; | |
8d8b43da | 176 | clocks = <&tegra_car 34>; |
8051b75a SW |
177 | }; |
178 | ||
c04abb3a SW |
179 | ahb { |
180 | compatible = "nvidia,tegra20-ahb"; | |
181 | reg = <0x6000c004 0x10c>; /* AHB Arbitration + Gizmo Controller */ | |
8e267f3d GL |
182 | }; |
183 | ||
f9eb26a4 | 184 | gpio: gpio { |
8e267f3d | 185 | compatible = "nvidia,tegra20-gpio"; |
95decf84 SW |
186 | reg = <0x6000d000 0x1000>; |
187 | interrupts = <0 32 0x04 | |
188 | 0 33 0x04 | |
189 | 0 34 0x04 | |
190 | 0 35 0x04 | |
191 | 0 55 0x04 | |
192 | 0 87 0x04 | |
193 | 0 89 0x04>; | |
8e267f3d GL |
194 | #gpio-cells = <2>; |
195 | gpio-controller; | |
6f74dc9b SW |
196 | #interrupt-cells = <2>; |
197 | interrupt-controller; | |
8e267f3d GL |
198 | }; |
199 | ||
f9eb26a4 | 200 | pinmux: pinmux { |
f62f548c | 201 | compatible = "nvidia,tegra20-pinmux"; |
95decf84 SW |
202 | reg = <0x70000014 0x10 /* Tri-state registers */ |
203 | 0x70000080 0x20 /* Mux registers */ | |
204 | 0x700000a0 0x14 /* Pull-up/down registers */ | |
205 | 0x70000868 0xa8>; /* Pad control registers */ | |
f62f548c SW |
206 | }; |
207 | ||
c04abb3a SW |
208 | das { |
209 | compatible = "nvidia,tegra20-das"; | |
210 | reg = <0x70000c00 0x80>; | |
211 | }; | |
fc5c306b | 212 | |
0698ed19 LS |
213 | tegra_ac97: ac97 { |
214 | compatible = "nvidia,tegra20-ac97"; | |
215 | reg = <0x70002000 0x200>; | |
216 | interrupts = <0 81 0x04>; | |
217 | nvidia,dma-request-selector = <&apbdma 12>; | |
218 | clocks = <&tegra_car 3>; | |
219 | status = "disabled"; | |
220 | }; | |
c04abb3a SW |
221 | |
222 | tegra_i2s1: i2s@70002800 { | |
223 | compatible = "nvidia,tegra20-i2s"; | |
224 | reg = <0x70002800 0x200>; | |
225 | interrupts = <0 13 0x04>; | |
226 | nvidia,dma-request-selector = <&apbdma 2>; | |
8d8b43da | 227 | clocks = <&tegra_car 11>; |
223ef78d | 228 | status = "disabled"; |
c04abb3a SW |
229 | }; |
230 | ||
231 | tegra_i2s2: i2s@70002a00 { | |
232 | compatible = "nvidia,tegra20-i2s"; | |
233 | reg = <0x70002a00 0x200>; | |
234 | interrupts = <0 3 0x04>; | |
235 | nvidia,dma-request-selector = <&apbdma 1>; | |
8d8b43da | 236 | clocks = <&tegra_car 18>; |
223ef78d | 237 | status = "disabled"; |
c04abb3a SW |
238 | }; |
239 | ||
b6551bb9 LD |
240 | /* |
241 | * There are two serial driver i.e. 8250 based simple serial | |
242 | * driver and APB DMA based serial driver for higher baudrate | |
243 | * and performace. To enable the 8250 based driver, the compatible | |
244 | * is "nvidia,tegra20-uart" and to enable the APB DMA based serial | |
245 | * driver, the comptible is "nvidia,tegra20-hsuart". | |
246 | */ | |
247 | uarta: serial@70006000 { | |
8e267f3d GL |
248 | compatible = "nvidia,tegra20-uart"; |
249 | reg = <0x70006000 0x40>; | |
250 | reg-shift = <2>; | |
95decf84 | 251 | interrupts = <0 36 0x04>; |
b6551bb9 | 252 | nvidia,dma-request-selector = <&apbdma 8>; |
8d8b43da | 253 | clocks = <&tegra_car 6>; |
223ef78d | 254 | status = "disabled"; |
8e267f3d GL |
255 | }; |
256 | ||
b6551bb9 | 257 | uartb: serial@70006040 { |
8e267f3d GL |
258 | compatible = "nvidia,tegra20-uart"; |
259 | reg = <0x70006040 0x40>; | |
260 | reg-shift = <2>; | |
95decf84 | 261 | interrupts = <0 37 0x04>; |
b6551bb9 | 262 | nvidia,dma-request-selector = <&apbdma 9>; |
8d8b43da | 263 | clocks = <&tegra_car 96>; |
223ef78d | 264 | status = "disabled"; |
8e267f3d GL |
265 | }; |
266 | ||
b6551bb9 | 267 | uartc: serial@70006200 { |
8e267f3d GL |
268 | compatible = "nvidia,tegra20-uart"; |
269 | reg = <0x70006200 0x100>; | |
270 | reg-shift = <2>; | |
95decf84 | 271 | interrupts = <0 46 0x04>; |
b6551bb9 | 272 | nvidia,dma-request-selector = <&apbdma 10>; |
8d8b43da | 273 | clocks = <&tegra_car 55>; |
223ef78d | 274 | status = "disabled"; |
8e267f3d GL |
275 | }; |
276 | ||
b6551bb9 | 277 | uartd: serial@70006300 { |
8e267f3d GL |
278 | compatible = "nvidia,tegra20-uart"; |
279 | reg = <0x70006300 0x100>; | |
280 | reg-shift = <2>; | |
95decf84 | 281 | interrupts = <0 90 0x04>; |
b6551bb9 | 282 | nvidia,dma-request-selector = <&apbdma 19>; |
8d8b43da | 283 | clocks = <&tegra_car 65>; |
223ef78d | 284 | status = "disabled"; |
8e267f3d GL |
285 | }; |
286 | ||
b6551bb9 | 287 | uarte: serial@70006400 { |
8e267f3d GL |
288 | compatible = "nvidia,tegra20-uart"; |
289 | reg = <0x70006400 0x100>; | |
290 | reg-shift = <2>; | |
95decf84 | 291 | interrupts = <0 91 0x04>; |
b6551bb9 | 292 | nvidia,dma-request-selector = <&apbdma 20>; |
8d8b43da | 293 | clocks = <&tegra_car 66>; |
223ef78d | 294 | status = "disabled"; |
8e267f3d GL |
295 | }; |
296 | ||
2b8b15da | 297 | pwm: pwm { |
140fd977 TR |
298 | compatible = "nvidia,tegra20-pwm"; |
299 | reg = <0x7000a000 0x100>; | |
300 | #pwm-cells = <2>; | |
8d8b43da | 301 | clocks = <&tegra_car 17>; |
140fd977 TR |
302 | }; |
303 | ||
380e04ac SW |
304 | rtc { |
305 | compatible = "nvidia,tegra20-rtc"; | |
306 | reg = <0x7000e000 0x100>; | |
307 | interrupts = <0 2 0x04>; | |
6f88fb8a | 308 | clocks = <&tegra_car 4>; |
380e04ac SW |
309 | }; |
310 | ||
c04abb3a | 311 | i2c@7000c000 { |
c04abb3a SW |
312 | compatible = "nvidia,tegra20-i2c"; |
313 | reg = <0x7000c000 0x100>; | |
314 | interrupts = <0 38 0x04>; | |
2eaab06e SW |
315 | #address-cells = <1>; |
316 | #size-cells = <0>; | |
8d8b43da PG |
317 | clocks = <&tegra_car 12>, <&tegra_car 124>; |
318 | clock-names = "div-clk", "fast-clk"; | |
223ef78d | 319 | status = "disabled"; |
0c6700ab OJ |
320 | }; |
321 | ||
fa98a114 LD |
322 | spi@7000c380 { |
323 | compatible = "nvidia,tegra20-sflash"; | |
324 | reg = <0x7000c380 0x80>; | |
325 | interrupts = <0 39 0x04>; | |
326 | nvidia,dma-request-selector = <&apbdma 11>; | |
327 | #address-cells = <1>; | |
328 | #size-cells = <0>; | |
8d8b43da | 329 | clocks = <&tegra_car 43>; |
fa98a114 LD |
330 | status = "disabled"; |
331 | }; | |
332 | ||
c04abb3a | 333 | i2c@7000c400 { |
c04abb3a SW |
334 | compatible = "nvidia,tegra20-i2c"; |
335 | reg = <0x7000c400 0x100>; | |
336 | interrupts = <0 84 0x04>; | |
2eaab06e SW |
337 | #address-cells = <1>; |
338 | #size-cells = <0>; | |
8d8b43da PG |
339 | clocks = <&tegra_car 54>, <&tegra_car 124>; |
340 | clock-names = "div-clk", "fast-clk"; | |
223ef78d | 341 | status = "disabled"; |
8e267f3d GL |
342 | }; |
343 | ||
c04abb3a | 344 | i2c@7000c500 { |
c04abb3a SW |
345 | compatible = "nvidia,tegra20-i2c"; |
346 | reg = <0x7000c500 0x100>; | |
347 | interrupts = <0 92 0x04>; | |
2eaab06e SW |
348 | #address-cells = <1>; |
349 | #size-cells = <0>; | |
8d8b43da PG |
350 | clocks = <&tegra_car 67>, <&tegra_car 124>; |
351 | clock-names = "div-clk", "fast-clk"; | |
223ef78d | 352 | status = "disabled"; |
8e267f3d GL |
353 | }; |
354 | ||
c04abb3a | 355 | i2c@7000d000 { |
c04abb3a SW |
356 | compatible = "nvidia,tegra20-i2c-dvc"; |
357 | reg = <0x7000d000 0x200>; | |
358 | interrupts = <0 53 0x04>; | |
2eaab06e SW |
359 | #address-cells = <1>; |
360 | #size-cells = <0>; | |
8d8b43da PG |
361 | clocks = <&tegra_car 47>, <&tegra_car 124>; |
362 | clock-names = "div-clk", "fast-clk"; | |
223ef78d | 363 | status = "disabled"; |
8e267f3d GL |
364 | }; |
365 | ||
a86b0db3 LD |
366 | spi@7000d400 { |
367 | compatible = "nvidia,tegra20-slink"; | |
368 | reg = <0x7000d400 0x200>; | |
369 | interrupts = <0 59 0x04>; | |
370 | nvidia,dma-request-selector = <&apbdma 15>; | |
371 | #address-cells = <1>; | |
372 | #size-cells = <0>; | |
8d8b43da | 373 | clocks = <&tegra_car 41>; |
a86b0db3 LD |
374 | status = "disabled"; |
375 | }; | |
376 | ||
377 | spi@7000d600 { | |
378 | compatible = "nvidia,tegra20-slink"; | |
379 | reg = <0x7000d600 0x200>; | |
380 | interrupts = <0 82 0x04>; | |
381 | nvidia,dma-request-selector = <&apbdma 16>; | |
382 | #address-cells = <1>; | |
383 | #size-cells = <0>; | |
8d8b43da | 384 | clocks = <&tegra_car 44>; |
a86b0db3 LD |
385 | status = "disabled"; |
386 | }; | |
387 | ||
388 | spi@7000d800 { | |
389 | compatible = "nvidia,tegra20-slink"; | |
390 | reg = <0x7000d480 0x200>; | |
391 | interrupts = <0 83 0x04>; | |
392 | nvidia,dma-request-selector = <&apbdma 17>; | |
393 | #address-cells = <1>; | |
394 | #size-cells = <0>; | |
8d8b43da | 395 | clocks = <&tegra_car 46>; |
a86b0db3 LD |
396 | status = "disabled"; |
397 | }; | |
398 | ||
399 | spi@7000da00 { | |
400 | compatible = "nvidia,tegra20-slink"; | |
401 | reg = <0x7000da00 0x200>; | |
402 | interrupts = <0 93 0x04>; | |
403 | nvidia,dma-request-selector = <&apbdma 18>; | |
404 | #address-cells = <1>; | |
405 | #size-cells = <0>; | |
8d8b43da | 406 | clocks = <&tegra_car 68>; |
a86b0db3 LD |
407 | status = "disabled"; |
408 | }; | |
409 | ||
699ed4b9 LD |
410 | kbc { |
411 | compatible = "nvidia,tegra20-kbc"; | |
412 | reg = <0x7000e200 0x100>; | |
413 | interrupts = <0 85 0x04>; | |
414 | clocks = <&tegra_car 36>; | |
415 | status = "disabled"; | |
416 | }; | |
417 | ||
c04abb3a SW |
418 | pmc { |
419 | compatible = "nvidia,tegra20-pmc"; | |
420 | reg = <0x7000e400 0x400>; | |
7021d122 JL |
421 | clocks = <&tegra_car 110>, <&clk32k_in>; |
422 | clock-names = "pclk", "clk32k_in"; | |
c04abb3a SW |
423 | }; |
424 | ||
bbfc33bd | 425 | memory-controller@7000f000 { |
c04abb3a SW |
426 | compatible = "nvidia,tegra20-mc"; |
427 | reg = <0x7000f000 0x024 | |
428 | 0x7000f03c 0x3c4>; | |
429 | interrupts = <0 77 0x04>; | |
430 | }; | |
431 | ||
109269e8 | 432 | iommu { |
c04abb3a SW |
433 | compatible = "nvidia,tegra20-gart"; |
434 | reg = <0x7000f024 0x00000018 /* controller registers */ | |
435 | 0x58000000 0x02000000>; /* GART aperture */ | |
436 | }; | |
437 | ||
bbfc33bd | 438 | memory-controller@7000f400 { |
c04abb3a SW |
439 | compatible = "nvidia,tegra20-emc"; |
440 | reg = <0x7000f400 0x200>; | |
2eaab06e SW |
441 | #address-cells = <1>; |
442 | #size-cells = <0>; | |
8e267f3d | 443 | }; |
c27317c0 OJ |
444 | |
445 | usb@c5000000 { | |
446 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; | |
447 | reg = <0xc5000000 0x4000>; | |
95decf84 | 448 | interrupts = <0 20 0x04>; |
c27317c0 | 449 | phy_type = "utmi"; |
ba202f15 | 450 | nvidia,has-legacy-mode; |
8d8b43da | 451 | clocks = <&tegra_car 22>; |
b4e07478 | 452 | nvidia,needs-double-reset; |
e374b65c | 453 | nvidia,phy = <&phy1>; |
223ef78d | 454 | status = "disabled"; |
c27317c0 OJ |
455 | }; |
456 | ||
5d324410 SW |
457 | phy1: usb-phy@c5000400 { |
458 | compatible = "nvidia,tegra20-usb-phy"; | |
459 | reg = <0xc5000400 0x3c00>; | |
460 | phy_type = "utmi"; | |
461 | nvidia,has-legacy-mode; | |
462 | clocks = <&tegra_car 22>, <&tegra_car 127>; | |
463 | clock-names = "phy", "pll_u"; | |
464 | }; | |
465 | ||
c27317c0 OJ |
466 | usb@c5004000 { |
467 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; | |
468 | reg = <0xc5004000 0x4000>; | |
95decf84 | 469 | interrupts = <0 21 0x04>; |
c27317c0 | 470 | phy_type = "ulpi"; |
8d8b43da | 471 | clocks = <&tegra_car 58>; |
e374b65c | 472 | nvidia,phy = <&phy2>; |
223ef78d | 473 | status = "disabled"; |
c27317c0 OJ |
474 | }; |
475 | ||
5d324410 SW |
476 | phy2: usb-phy@c5004400 { |
477 | compatible = "nvidia,tegra20-usb-phy"; | |
478 | reg = <0xc5004400 0x3c00>; | |
479 | phy_type = "ulpi"; | |
480 | clocks = <&tegra_car 94>, <&tegra_car 127>; | |
481 | clock-names = "phy", "pll_u"; | |
482 | }; | |
483 | ||
c27317c0 OJ |
484 | usb@c5008000 { |
485 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; | |
486 | reg = <0xc5008000 0x4000>; | |
95decf84 | 487 | interrupts = <0 97 0x04>; |
c27317c0 | 488 | phy_type = "utmi"; |
8d8b43da | 489 | clocks = <&tegra_car 59>; |
e374b65c | 490 | nvidia,phy = <&phy3>; |
223ef78d | 491 | status = "disabled"; |
c27317c0 | 492 | }; |
7868a9bc | 493 | |
5d324410 SW |
494 | phy3: usb-phy@c5008400 { |
495 | compatible = "nvidia,tegra20-usb-phy"; | |
496 | reg = <0xc5008400 0x3c00>; | |
497 | phy_type = "utmi"; | |
498 | clocks = <&tegra_car 22>, <&tegra_car 127>; | |
499 | clock-names = "phy", "pll_u"; | |
500 | }; | |
501 | ||
c04abb3a SW |
502 | sdhci@c8000000 { |
503 | compatible = "nvidia,tegra20-sdhci"; | |
504 | reg = <0xc8000000 0x200>; | |
505 | interrupts = <0 14 0x04>; | |
8d8b43da | 506 | clocks = <&tegra_car 14>; |
223ef78d | 507 | status = "disabled"; |
7868a9bc | 508 | }; |
4a82f2b3 | 509 | |
c04abb3a SW |
510 | sdhci@c8000200 { |
511 | compatible = "nvidia,tegra20-sdhci"; | |
512 | reg = <0xc8000200 0x200>; | |
513 | interrupts = <0 15 0x04>; | |
8d8b43da | 514 | clocks = <&tegra_car 9>; |
223ef78d | 515 | status = "disabled"; |
4a82f2b3 | 516 | }; |
6a943e0e | 517 | |
c04abb3a SW |
518 | sdhci@c8000400 { |
519 | compatible = "nvidia,tegra20-sdhci"; | |
520 | reg = <0xc8000400 0x200>; | |
521 | interrupts = <0 19 0x04>; | |
8d8b43da | 522 | clocks = <&tegra_car 69>; |
223ef78d | 523 | status = "disabled"; |
c04abb3a SW |
524 | }; |
525 | ||
526 | sdhci@c8000600 { | |
527 | compatible = "nvidia,tegra20-sdhci"; | |
528 | reg = <0xc8000600 0x200>; | |
529 | interrupts = <0 31 0x04>; | |
8d8b43da | 530 | clocks = <&tegra_car 15>; |
223ef78d | 531 | status = "disabled"; |
c04abb3a SW |
532 | }; |
533 | ||
4dd2bd37 HD |
534 | cpus { |
535 | #address-cells = <1>; | |
536 | #size-cells = <0>; | |
537 | ||
538 | cpu@0 { | |
539 | device_type = "cpu"; | |
540 | compatible = "arm,cortex-a9"; | |
541 | reg = <0>; | |
542 | }; | |
543 | ||
544 | cpu@1 { | |
545 | device_type = "cpu"; | |
546 | compatible = "arm,cortex-a9"; | |
547 | reg = <1>; | |
548 | }; | |
549 | }; | |
550 | ||
c04abb3a SW |
551 | pmu { |
552 | compatible = "arm,cortex-a9-pmu"; | |
553 | interrupts = <0 56 0x04 | |
554 | 0 57 0x04>; | |
6a943e0e | 555 | }; |
8e267f3d | 556 | }; |