Commit | Line | Data |
---|---|---|
b074abb7 KK |
1 | /* |
2 | * SAMSUNG EXYNOS5250 SoC device tree source | |
3 | * | |
4 | * Copyright (c) 2012 Samsung Electronics Co., Ltd. | |
5 | * http://www.samsung.com | |
6 | * | |
7 | * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file. | |
8 | * EXYNOS5250 based board files can include this file and provide | |
9 | * values for board specfic bindings. | |
10 | * | |
11 | * Note: This file does not include device nodes for all the controllers in | |
12 | * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases, | |
13 | * additional nodes can be added to this file. | |
14 | * | |
15 | * This program is free software; you can redistribute it and/or modify | |
16 | * it under the terms of the GNU General Public License version 2 as | |
17 | * published by the Free Software Foundation. | |
18 | */ | |
19 | ||
fe273c3e | 20 | #include <dt-bindings/clock/exynos5250.h> |
e6c21cba | 21 | #include "exynos5.dtsi" |
3799279f | 22 | #include "exynos5250-pinctrl.dtsi" |
9843a223 | 23 | #include "exynos4-cpu-thermal.dtsi" |
602408e3 | 24 | #include <dt-bindings/clock/exynos-audss-clk.h> |
b074abb7 KK |
25 | |
26 | / { | |
8bdb31b4 | 27 | compatible = "samsung,exynos5250", "samsung,exynos5"; |
b074abb7 | 28 | |
79989ba3 TA |
29 | aliases { |
30 | spi0 = &spi_0; | |
31 | spi1 = &spi_1; | |
32 | spi2 = &spi_2; | |
1128658a SAB |
33 | gsc0 = &gsc_0; |
34 | gsc1 = &gsc_1; | |
35 | gsc2 = &gsc_2; | |
36 | gsc3 = &gsc_3; | |
c8149df0 YK |
37 | mshc0 = &mmc_0; |
38 | mshc1 = &mmc_1; | |
39 | mshc2 = &mmc_2; | |
40 | mshc3 = &mmc_3; | |
b9fa3e7b AK |
41 | i2c0 = &i2c_0; |
42 | i2c1 = &i2c_1; | |
43 | i2c2 = &i2c_2; | |
44 | i2c3 = &i2c_3; | |
45 | i2c4 = &i2c_4; | |
46 | i2c5 = &i2c_5; | |
47 | i2c6 = &i2c_6; | |
48 | i2c7 = &i2c_7; | |
49 | i2c8 = &i2c_8; | |
ba0d7ed3 | 50 | i2c9 = &i2c_9; |
f8bfe2b0 TA |
51 | pinctrl0 = &pinctrl_0; |
52 | pinctrl1 = &pinctrl_1; | |
53 | pinctrl2 = &pinctrl_2; | |
54 | pinctrl3 = &pinctrl_3; | |
79989ba3 TA |
55 | }; |
56 | ||
1897d2f3 CK |
57 | cpus { |
58 | #address-cells = <1>; | |
59 | #size-cells = <0>; | |
60 | ||
bf4a0bed | 61 | cpu0: cpu@0 { |
1897d2f3 CK |
62 | device_type = "cpu"; |
63 | compatible = "arm,cortex-a15"; | |
64 | reg = <0>; | |
0da80563 | 65 | clock-frequency = <1700000000>; |
bf4a0bed LM |
66 | cooling-min-level = <15>; |
67 | cooling-max-level = <9>; | |
68 | #cooling-cells = <2>; /* min followed by max */ | |
1897d2f3 CK |
69 | }; |
70 | cpu@1 { | |
71 | device_type = "cpu"; | |
72 | compatible = "arm,cortex-a15"; | |
73 | reg = <1>; | |
0da80563 | 74 | clock-frequency = <1700000000>; |
1897d2f3 | 75 | }; |
79989ba3 TA |
76 | }; |
77 | ||
b3205dea SK |
78 | sysram@02020000 { |
79 | compatible = "mmio-sram"; | |
80 | reg = <0x02020000 0x30000>; | |
81 | #address-cells = <1>; | |
82 | #size-cells = <1>; | |
83 | ranges = <0 0x02020000 0x30000>; | |
84 | ||
85 | smp-sysram@0 { | |
86 | compatible = "samsung,exynos4210-sysram"; | |
87 | reg = <0x0 0x1000>; | |
88 | }; | |
89 | ||
90 | smp-sysram@2f000 { | |
91 | compatible = "samsung,exynos4210-sysram-ns"; | |
92 | reg = <0x2f000 0x1000>; | |
93 | }; | |
94 | }; | |
95 | ||
c31f566d | 96 | pd_gsc: gsc-power-domain@10044000 { |
6f9e95e6 PK |
97 | compatible = "samsung,exynos4210-pd"; |
98 | reg = <0x10044000 0x20>; | |
0da65870 | 99 | #power-domain-cells = <0>; |
6f9e95e6 PK |
100 | }; |
101 | ||
c31f566d | 102 | pd_mfc: mfc-power-domain@10044040 { |
6f9e95e6 PK |
103 | compatible = "samsung,exynos4210-pd"; |
104 | reg = <0x10044040 0x20>; | |
0da65870 | 105 | #power-domain-cells = <0>; |
6f9e95e6 PK |
106 | }; |
107 | ||
2d2c9a8d AH |
108 | pd_disp1: disp1-power-domain@100440A0 { |
109 | compatible = "samsung,exynos4210-pd"; | |
110 | reg = <0x100440A0 0x20>; | |
111 | #power-domain-cells = <0>; | |
112 | }; | |
113 | ||
c31f566d | 114 | clock: clock-controller@10010000 { |
d8bafc87 TA |
115 | compatible = "samsung,exynos5250-clock"; |
116 | reg = <0x10010000 0x30000>; | |
117 | #clock-cells = <1>; | |
118 | }; | |
119 | ||
bba23d95 PV |
120 | clock_audss: audss-clock-controller@3810000 { |
121 | compatible = "samsung,exynos5250-audss-clock"; | |
122 | reg = <0x03810000 0x0C>; | |
123 | #clock-cells = <1>; | |
fe273c3e AH |
124 | clocks = <&clock CLK_FIN_PLL>, <&clock CLK_FOUT_EPLL>, |
125 | <&clock CLK_SCLK_AUDIO0>, <&clock CLK_DIV_PCM0>; | |
c08ceea3 | 126 | clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in"; |
bba23d95 PV |
127 | }; |
128 | ||
2b7da988 AG |
129 | timer { |
130 | compatible = "arm,armv7-timer"; | |
131 | interrupts = <1 13 0xf08>, | |
132 | <1 14 0xf08>, | |
133 | <1 11 0xf08>, | |
134 | <1 10 0xf08>; | |
4d594dd3 YK |
135 | /* Unfortunately we need this since some versions of U-Boot |
136 | * on Exynos don't set the CNTFRQ register, so we need the | |
137 | * value from DT. | |
138 | */ | |
139 | clock-frequency = <24000000>; | |
b074abb7 KK |
140 | }; |
141 | ||
bbd9700a TA |
142 | mct@101C0000 { |
143 | compatible = "samsung,exynos4210-mct"; | |
144 | reg = <0x101C0000 0x800>; | |
145 | interrupt-controller; | |
f27b9075 | 146 | #interrupt-cells = <2>; |
bbd9700a TA |
147 | interrupt-parent = <&mct_map>; |
148 | interrupts = <0 0>, <1 0>, <2 0>, <3 0>, | |
149 | <4 0>, <5 0>; | |
fe273c3e | 150 | clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>; |
2de6847c | 151 | clock-names = "fin_pll", "mct"; |
bbd9700a TA |
152 | |
153 | mct_map: mct-map { | |
154 | #interrupt-cells = <2>; | |
155 | #address-cells = <0>; | |
156 | #size-cells = <0>; | |
157 | interrupt-map = <0x0 0 &combiner 23 3>, | |
158 | <0x1 0 &combiner 23 4>, | |
159 | <0x2 0 &combiner 25 2>, | |
160 | <0x3 0 &combiner 25 3>, | |
161 | <0x4 0 &gic 0 120 0>, | |
162 | <0x5 0 &gic 0 121 0>; | |
163 | }; | |
164 | }; | |
165 | ||
4f801e59 CP |
166 | pmu { |
167 | compatible = "arm,cortex-a15-pmu"; | |
168 | interrupt-parent = <&combiner>; | |
169 | interrupts = <1 2>, <22 4>; | |
170 | }; | |
171 | ||
f8bfe2b0 TA |
172 | pinctrl_0: pinctrl@11400000 { |
173 | compatible = "samsung,exynos5250-pinctrl"; | |
174 | reg = <0x11400000 0x1000>; | |
175 | interrupts = <0 46 0>; | |
176 | ||
177 | wakup_eint: wakeup-interrupt-controller { | |
178 | compatible = "samsung,exynos4210-wakeup-eint"; | |
179 | interrupt-parent = <&gic>; | |
180 | interrupts = <0 32 0>; | |
181 | }; | |
182 | }; | |
183 | ||
184 | pinctrl_1: pinctrl@13400000 { | |
185 | compatible = "samsung,exynos5250-pinctrl"; | |
186 | reg = <0x13400000 0x1000>; | |
187 | interrupts = <0 45 0>; | |
188 | }; | |
189 | ||
190 | pinctrl_2: pinctrl@10d10000 { | |
191 | compatible = "samsung,exynos5250-pinctrl"; | |
192 | reg = <0x10d10000 0x1000>; | |
193 | interrupts = <0 50 0>; | |
194 | }; | |
195 | ||
0abb6aea | 196 | pinctrl_3: pinctrl@03860000 { |
f8bfe2b0 | 197 | compatible = "samsung,exynos5250-pinctrl"; |
0abb6aea | 198 | reg = <0x03860000 0x1000>; |
f8bfe2b0 TA |
199 | interrupts = <0 47 0>; |
200 | }; | |
201 | ||
c680036a LKA |
202 | pmu_system_controller: system-controller@10040000 { |
203 | compatible = "samsung,exynos5250-pmu", "syscon"; | |
204 | reg = <0x10040000 0x5000>; | |
d19bb397 TF |
205 | clock-names = "clkout16"; |
206 | clocks = <&clock CLK_FIN_PLL>; | |
207 | #clock-cells = <1>; | |
8b283c02 MZ |
208 | interrupt-controller; |
209 | #interrupt-cells = <3>; | |
210 | interrupt-parent = <&gic>; | |
c680036a LKA |
211 | }; |
212 | ||
dfbbdbf4 VG |
213 | sysreg_system_controller: syscon@10050000 { |
214 | compatible = "samsung,exynos5-sysreg", "syscon"; | |
215 | reg = <0x10050000 0x5000>; | |
216 | }; | |
217 | ||
1d287620 LKA |
218 | watchdog@101D0000 { |
219 | compatible = "samsung,exynos5250-wdt"; | |
220 | reg = <0x101D0000 0x100>; | |
221 | interrupts = <0 42 0>; | |
fe273c3e | 222 | clocks = <&clock CLK_WDT>; |
2de6847c | 223 | clock-names = "watchdog"; |
1d287620 | 224 | samsung,syscon-phandle = <&pmu_system_controller>; |
b074abb7 KK |
225 | }; |
226 | ||
21aa5217 SK |
227 | g2d@10850000 { |
228 | compatible = "samsung,exynos5250-g2d"; | |
229 | reg = <0x10850000 0x1000>; | |
230 | interrupts = <0 91 0>; | |
fe273c3e | 231 | clocks = <&clock CLK_G2D>; |
21aa5217 | 232 | clock-names = "fimg2d"; |
6cbfdd73 | 233 | iommus = <&sysmmu_g2d>; |
21aa5217 SK |
234 | }; |
235 | ||
19fd45bf | 236 | mfc: codec@11000000 { |
2eae613b AK |
237 | compatible = "samsung,mfc-v6"; |
238 | reg = <0x11000000 0x10000>; | |
239 | interrupts = <0 96 0>; | |
0da65870 | 240 | power-domains = <&pd_mfc>; |
fe273c3e | 241 | clocks = <&clock CLK_MFC>; |
8b6bea33 | 242 | clock-names = "mfc"; |
6cbfdd73 MS |
243 | iommus = <&sysmmu_mfc_l>, <&sysmmu_mfc_r>; |
244 | iommu-names = "left", "right"; | |
2eae613b AK |
245 | }; |
246 | ||
9843a223 | 247 | tmu: tmu@10060000 { |
ef405e04 ADK |
248 | compatible = "samsung,exynos5250-tmu"; |
249 | reg = <0x10060000 0x100>; | |
250 | interrupts = <0 65 0>; | |
fe273c3e | 251 | clocks = <&clock CLK_TMU>; |
2de6847c | 252 | clock-names = "tmu_apbif"; |
9843a223 | 253 | #include "exynos4412-tmu-sensor-conf.dtsi" |
ef405e04 ADK |
254 | }; |
255 | ||
bf4a0bed LM |
256 | thermal-zones { |
257 | cpu_thermal: cpu-thermal { | |
9843a223 LM |
258 | polling-delay-passive = <0>; |
259 | polling-delay = <0>; | |
260 | thermal-sensors = <&tmu 0>; | |
261 | ||
bf4a0bed LM |
262 | cooling-maps { |
263 | map0 { | |
264 | /* Corresponds to 800MHz at freq_table */ | |
265 | cooling-device = <&cpu0 9 9>; | |
266 | }; | |
267 | map1 { | |
268 | /* Corresponds to 200MHz at freq_table */ | |
269 | cooling-device = <&cpu0 15 15>; | |
270 | }; | |
271 | }; | |
272 | }; | |
273 | }; | |
274 | ||
19fd45bf | 275 | sata: sata@122F0000 { |
ba0d7ed3 YK |
276 | compatible = "snps,dwc-ahci"; |
277 | samsung,sata-freq = <66>; | |
c47d244a VA |
278 | reg = <0x122F0000 0x1ff>; |
279 | interrupts = <0 115 0>; | |
fe273c3e | 280 | clocks = <&clock CLK_SATA>, <&clock CLK_SCLK_SATA>; |
2de6847c | 281 | clock-names = "sata", "sclk_sata"; |
ba0d7ed3 YK |
282 | phys = <&sata_phy>; |
283 | phy-names = "sata-phy"; | |
284 | status = "disabled"; | |
c47d244a VA |
285 | }; |
286 | ||
ba0d7ed3 YK |
287 | sata_phy: sata-phy@12170000 { |
288 | compatible = "samsung,exynos5250-sata-phy"; | |
c47d244a | 289 | reg = <0x12170000 0x1ff>; |
e06e1067 | 290 | clocks = <&clock CLK_SATA_PHYCTRL>; |
ba0d7ed3 YK |
291 | clock-names = "sata_phyctrl"; |
292 | #phy-cells = <0>; | |
293 | samsung,syscon-phandle = <&pmu_system_controller>; | |
294 | status = "disabled"; | |
c47d244a VA |
295 | }; |
296 | ||
b9fa3e7b | 297 | i2c_0: i2c@12C60000 { |
b074abb7 KK |
298 | compatible = "samsung,s3c2440-i2c"; |
299 | reg = <0x12C60000 0x100>; | |
300 | interrupts = <0 56 0>; | |
009f7c9f TA |
301 | #address-cells = <1>; |
302 | #size-cells = <0>; | |
fe273c3e | 303 | clocks = <&clock CLK_I2C0>; |
2de6847c | 304 | clock-names = "i2c"; |
f8bfe2b0 TA |
305 | pinctrl-names = "default"; |
306 | pinctrl-0 = <&i2c0_bus>; | |
1888eb75 | 307 | samsung,sysreg-phandle = <&sysreg_system_controller>; |
6ad8ebff | 308 | status = "disabled"; |
b074abb7 KK |
309 | }; |
310 | ||
b9fa3e7b | 311 | i2c_1: i2c@12C70000 { |
b074abb7 KK |
312 | compatible = "samsung,s3c2440-i2c"; |
313 | reg = <0x12C70000 0x100>; | |
314 | interrupts = <0 57 0>; | |
009f7c9f TA |
315 | #address-cells = <1>; |
316 | #size-cells = <0>; | |
fe273c3e | 317 | clocks = <&clock CLK_I2C1>; |
2de6847c | 318 | clock-names = "i2c"; |
f8bfe2b0 TA |
319 | pinctrl-names = "default"; |
320 | pinctrl-0 = <&i2c1_bus>; | |
1888eb75 | 321 | samsung,sysreg-phandle = <&sysreg_system_controller>; |
6ad8ebff | 322 | status = "disabled"; |
b074abb7 KK |
323 | }; |
324 | ||
b9fa3e7b | 325 | i2c_2: i2c@12C80000 { |
b074abb7 KK |
326 | compatible = "samsung,s3c2440-i2c"; |
327 | reg = <0x12C80000 0x100>; | |
328 | interrupts = <0 58 0>; | |
009f7c9f TA |
329 | #address-cells = <1>; |
330 | #size-cells = <0>; | |
fe273c3e | 331 | clocks = <&clock CLK_I2C2>; |
2de6847c | 332 | clock-names = "i2c"; |
f8bfe2b0 TA |
333 | pinctrl-names = "default"; |
334 | pinctrl-0 = <&i2c2_bus>; | |
1888eb75 | 335 | samsung,sysreg-phandle = <&sysreg_system_controller>; |
6ad8ebff | 336 | status = "disabled"; |
b074abb7 KK |
337 | }; |
338 | ||
b9fa3e7b | 339 | i2c_3: i2c@12C90000 { |
b074abb7 KK |
340 | compatible = "samsung,s3c2440-i2c"; |
341 | reg = <0x12C90000 0x100>; | |
342 | interrupts = <0 59 0>; | |
009f7c9f TA |
343 | #address-cells = <1>; |
344 | #size-cells = <0>; | |
fe273c3e | 345 | clocks = <&clock CLK_I2C3>; |
2de6847c | 346 | clock-names = "i2c"; |
f8bfe2b0 TA |
347 | pinctrl-names = "default"; |
348 | pinctrl-0 = <&i2c3_bus>; | |
1888eb75 | 349 | samsung,sysreg-phandle = <&sysreg_system_controller>; |
6ad8ebff | 350 | status = "disabled"; |
b074abb7 KK |
351 | }; |
352 | ||
b9fa3e7b | 353 | i2c_4: i2c@12CA0000 { |
b074abb7 KK |
354 | compatible = "samsung,s3c2440-i2c"; |
355 | reg = <0x12CA0000 0x100>; | |
356 | interrupts = <0 60 0>; | |
009f7c9f TA |
357 | #address-cells = <1>; |
358 | #size-cells = <0>; | |
fe273c3e | 359 | clocks = <&clock CLK_I2C4>; |
2de6847c | 360 | clock-names = "i2c"; |
f8bfe2b0 TA |
361 | pinctrl-names = "default"; |
362 | pinctrl-0 = <&i2c4_bus>; | |
6ad8ebff | 363 | status = "disabled"; |
b074abb7 KK |
364 | }; |
365 | ||
b9fa3e7b | 366 | i2c_5: i2c@12CB0000 { |
b074abb7 KK |
367 | compatible = "samsung,s3c2440-i2c"; |
368 | reg = <0x12CB0000 0x100>; | |
369 | interrupts = <0 61 0>; | |
009f7c9f TA |
370 | #address-cells = <1>; |
371 | #size-cells = <0>; | |
fe273c3e | 372 | clocks = <&clock CLK_I2C5>; |
2de6847c | 373 | clock-names = "i2c"; |
f8bfe2b0 TA |
374 | pinctrl-names = "default"; |
375 | pinctrl-0 = <&i2c5_bus>; | |
6ad8ebff | 376 | status = "disabled"; |
b074abb7 KK |
377 | }; |
378 | ||
b9fa3e7b | 379 | i2c_6: i2c@12CC0000 { |
b074abb7 KK |
380 | compatible = "samsung,s3c2440-i2c"; |
381 | reg = <0x12CC0000 0x100>; | |
382 | interrupts = <0 62 0>; | |
009f7c9f TA |
383 | #address-cells = <1>; |
384 | #size-cells = <0>; | |
fe273c3e | 385 | clocks = <&clock CLK_I2C6>; |
2de6847c | 386 | clock-names = "i2c"; |
f8bfe2b0 TA |
387 | pinctrl-names = "default"; |
388 | pinctrl-0 = <&i2c6_bus>; | |
6ad8ebff | 389 | status = "disabled"; |
b074abb7 KK |
390 | }; |
391 | ||
b9fa3e7b | 392 | i2c_7: i2c@12CD0000 { |
b074abb7 KK |
393 | compatible = "samsung,s3c2440-i2c"; |
394 | reg = <0x12CD0000 0x100>; | |
395 | interrupts = <0 63 0>; | |
009f7c9f TA |
396 | #address-cells = <1>; |
397 | #size-cells = <0>; | |
fe273c3e | 398 | clocks = <&clock CLK_I2C7>; |
2de6847c | 399 | clock-names = "i2c"; |
f8bfe2b0 TA |
400 | pinctrl-names = "default"; |
401 | pinctrl-0 = <&i2c7_bus>; | |
6ad8ebff | 402 | status = "disabled"; |
3e3e9ce4 RS |
403 | }; |
404 | ||
b9fa3e7b | 405 | i2c_8: i2c@12CE0000 { |
3e3e9ce4 RS |
406 | compatible = "samsung,s3c2440-hdmiphy-i2c"; |
407 | reg = <0x12CE0000 0x1000>; | |
408 | interrupts = <0 64 0>; | |
409 | #address-cells = <1>; | |
410 | #size-cells = <0>; | |
fe273c3e | 411 | clocks = <&clock CLK_I2C_HDMI>; |
2de6847c | 412 | clock-names = "i2c"; |
6ad8ebff | 413 | status = "disabled"; |
24025f6f OJ |
414 | }; |
415 | ||
ba0d7ed3 | 416 | i2c_9: i2c@121D0000 { |
c47d244a VA |
417 | compatible = "samsung,exynos5-sata-phy-i2c"; |
418 | reg = <0x121D0000 0x100>; | |
419 | #address-cells = <1>; | |
420 | #size-cells = <0>; | |
fe273c3e | 421 | clocks = <&clock CLK_SATA_PHYI2C>; |
2de6847c | 422 | clock-names = "i2c"; |
6ad8ebff | 423 | status = "disabled"; |
b074abb7 KK |
424 | }; |
425 | ||
79989ba3 TA |
426 | spi_0: spi@12d20000 { |
427 | compatible = "samsung,exynos4210-spi"; | |
fae93f7c | 428 | status = "disabled"; |
79989ba3 TA |
429 | reg = <0x12d20000 0x100>; |
430 | interrupts = <0 66 0>; | |
a4a8a9d3 PV |
431 | dmas = <&pdma0 5 |
432 | &pdma0 4>; | |
433 | dma-names = "tx", "rx"; | |
79989ba3 TA |
434 | #address-cells = <1>; |
435 | #size-cells = <0>; | |
fe273c3e | 436 | clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>; |
2de6847c | 437 | clock-names = "spi", "spi_busclk0"; |
f8bfe2b0 TA |
438 | pinctrl-names = "default"; |
439 | pinctrl-0 = <&spi0_bus>; | |
79989ba3 TA |
440 | }; |
441 | ||
442 | spi_1: spi@12d30000 { | |
443 | compatible = "samsung,exynos4210-spi"; | |
fae93f7c | 444 | status = "disabled"; |
79989ba3 TA |
445 | reg = <0x12d30000 0x100>; |
446 | interrupts = <0 67 0>; | |
a4a8a9d3 PV |
447 | dmas = <&pdma1 5 |
448 | &pdma1 4>; | |
449 | dma-names = "tx", "rx"; | |
79989ba3 TA |
450 | #address-cells = <1>; |
451 | #size-cells = <0>; | |
fe273c3e | 452 | clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>; |
2de6847c | 453 | clock-names = "spi", "spi_busclk0"; |
f8bfe2b0 TA |
454 | pinctrl-names = "default"; |
455 | pinctrl-0 = <&spi1_bus>; | |
79989ba3 TA |
456 | }; |
457 | ||
458 | spi_2: spi@12d40000 { | |
459 | compatible = "samsung,exynos4210-spi"; | |
fae93f7c | 460 | status = "disabled"; |
79989ba3 TA |
461 | reg = <0x12d40000 0x100>; |
462 | interrupts = <0 68 0>; | |
a4a8a9d3 PV |
463 | dmas = <&pdma0 7 |
464 | &pdma0 6>; | |
465 | dma-names = "tx", "rx"; | |
79989ba3 TA |
466 | #address-cells = <1>; |
467 | #size-cells = <0>; | |
fe273c3e | 468 | clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>; |
2de6847c | 469 | clock-names = "spi", "spi_busclk0"; |
f8bfe2b0 TA |
470 | pinctrl-names = "default"; |
471 | pinctrl-0 = <&spi2_bus>; | |
79989ba3 TA |
472 | }; |
473 | ||
c8149df0 | 474 | mmc_0: mmc@12200000 { |
906fd84e YK |
475 | compatible = "samsung,exynos5250-dw-mshc"; |
476 | interrupts = <0 75 0>; | |
477 | #address-cells = <1>; | |
478 | #size-cells = <0>; | |
84bd48a0 | 479 | reg = <0x12200000 0x1000>; |
fe273c3e | 480 | clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>; |
2de6847c | 481 | clock-names = "biu", "ciu"; |
46285a90 | 482 | fifo-depth = <0x80>; |
e908d5c5 | 483 | status = "disabled"; |
84bd48a0 TA |
484 | }; |
485 | ||
c8149df0 | 486 | mmc_1: mmc@12210000 { |
906fd84e YK |
487 | compatible = "samsung,exynos5250-dw-mshc"; |
488 | interrupts = <0 76 0>; | |
489 | #address-cells = <1>; | |
490 | #size-cells = <0>; | |
84bd48a0 | 491 | reg = <0x12210000 0x1000>; |
fe273c3e | 492 | clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>; |
2de6847c | 493 | clock-names = "biu", "ciu"; |
46285a90 | 494 | fifo-depth = <0x80>; |
e908d5c5 | 495 | status = "disabled"; |
84bd48a0 TA |
496 | }; |
497 | ||
c8149df0 | 498 | mmc_2: mmc@12220000 { |
906fd84e YK |
499 | compatible = "samsung,exynos5250-dw-mshc"; |
500 | interrupts = <0 77 0>; | |
501 | #address-cells = <1>; | |
502 | #size-cells = <0>; | |
84bd48a0 | 503 | reg = <0x12220000 0x1000>; |
fe273c3e | 504 | clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>; |
2de6847c | 505 | clock-names = "biu", "ciu"; |
46285a90 | 506 | fifo-depth = <0x80>; |
e908d5c5 | 507 | status = "disabled"; |
84bd48a0 TA |
508 | }; |
509 | ||
c8149df0 | 510 | mmc_3: mmc@12230000 { |
84bd48a0 TA |
511 | compatible = "samsung,exynos5250-dw-mshc"; |
512 | reg = <0x12230000 0x1000>; | |
513 | interrupts = <0 78 0>; | |
514 | #address-cells = <1>; | |
515 | #size-cells = <0>; | |
fe273c3e | 516 | clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>; |
2de6847c | 517 | clock-names = "biu", "ciu"; |
46285a90 | 518 | fifo-depth = <0x80>; |
e908d5c5 | 519 | status = "disabled"; |
84bd48a0 TA |
520 | }; |
521 | ||
28a48058 | 522 | i2s0: i2s@03830000 { |
64183656 | 523 | compatible = "samsung,s5pv210-i2s"; |
328aee4b | 524 | status = "disabled"; |
a0b5f81e | 525 | reg = <0x03830000 0x100>; |
4c4c7463 PV |
526 | dmas = <&pdma0 10 |
527 | &pdma0 9 | |
528 | &pdma0 8>; | |
529 | dma-names = "tx", "rx", "tx-sec"; | |
916ec47e PV |
530 | clocks = <&clock_audss EXYNOS_I2S_BUS>, |
531 | <&clock_audss EXYNOS_I2S_BUS>, | |
532 | <&clock_audss EXYNOS_SCLK_I2S>; | |
533 | clock-names = "iis", "i2s_opclk0", "i2s_opclk1"; | |
a0b5f81e | 534 | samsung,idma-addr = <0x03000000>; |
f8bfe2b0 TA |
535 | pinctrl-names = "default"; |
536 | pinctrl-0 = <&i2s0_bus>; | |
4c4c7463 PV |
537 | }; |
538 | ||
28a48058 | 539 | i2s1: i2s@12D60000 { |
64183656 | 540 | compatible = "samsung,s3c6410-i2s"; |
328aee4b | 541 | status = "disabled"; |
a0b5f81e MB |
542 | reg = <0x12D60000 0x100>; |
543 | dmas = <&pdma1 12 | |
544 | &pdma1 11>; | |
545 | dma-names = "tx", "rx"; | |
fe273c3e | 546 | clocks = <&clock CLK_I2S1>, <&clock CLK_DIV_I2S1>; |
916ec47e | 547 | clock-names = "iis", "i2s_opclk0"; |
f8bfe2b0 TA |
548 | pinctrl-names = "default"; |
549 | pinctrl-0 = <&i2s1_bus>; | |
4c4c7463 PV |
550 | }; |
551 | ||
28a48058 | 552 | i2s2: i2s@12D70000 { |
64183656 | 553 | compatible = "samsung,s3c6410-i2s"; |
328aee4b | 554 | status = "disabled"; |
a0b5f81e MB |
555 | reg = <0x12D70000 0x100>; |
556 | dmas = <&pdma0 12 | |
557 | &pdma0 11>; | |
558 | dma-names = "tx", "rx"; | |
fe273c3e | 559 | clocks = <&clock CLK_I2S2>, <&clock CLK_DIV_I2S2>; |
916ec47e | 560 | clock-names = "iis", "i2s_opclk0"; |
f8bfe2b0 TA |
561 | pinctrl-names = "default"; |
562 | pinctrl-0 = <&i2s2_bus>; | |
4c4c7463 PV |
563 | }; |
564 | ||
0b3dc97e VG |
565 | usb@12000000 { |
566 | compatible = "samsung,exynos5250-dwusb3"; | |
fe273c3e | 567 | clocks = <&clock CLK_USB3>; |
0b3dc97e VG |
568 | clock-names = "usbdrd30"; |
569 | #address-cells = <1>; | |
570 | #size-cells = <1>; | |
571 | ranges; | |
572 | ||
0526f276 | 573 | usbdrd_dwc3: dwc3 { |
0b3dc97e VG |
574 | compatible = "synopsys,dwc3"; |
575 | reg = <0x12000000 0x10000>; | |
576 | interrupts = <0 72 0>; | |
7a4cf0fd VG |
577 | phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>; |
578 | phy-names = "usb2-phy", "usb3-phy"; | |
896db3b3 VG |
579 | }; |
580 | }; | |
581 | ||
517083f4 VG |
582 | usbdrd_phy: phy@12100000 { |
583 | compatible = "samsung,exynos5250-usbdrd-phy"; | |
584 | reg = <0x12100000 0x100>; | |
585 | clocks = <&clock CLK_USB3>, <&clock CLK_FIN_PLL>; | |
586 | clock-names = "phy", "ref"; | |
587 | samsung,pmu-syscon = <&pmu_system_controller>; | |
588 | #phy-cells = <1>; | |
589 | }; | |
590 | ||
19fd45bf | 591 | ehci: usb@12110000 { |
13cbd1e3 VG |
592 | compatible = "samsung,exynos4210-ehci"; |
593 | reg = <0x12110000 0x100>; | |
594 | interrupts = <0 71 0>; | |
b3cd7d87 | 595 | |
fe273c3e | 596 | clocks = <&clock CLK_USB2>; |
b3cd7d87 | 597 | clock-names = "usbhost"; |
dba2f058 KD |
598 | #address-cells = <1>; |
599 | #size-cells = <0>; | |
600 | port@0 { | |
601 | reg = <0>; | |
602 | phys = <&usb2_phy_gen 1>; | |
603 | }; | |
13cbd1e3 VG |
604 | }; |
605 | ||
19fd45bf | 606 | ohci: usb@12120000 { |
7d40d867 VG |
607 | compatible = "samsung,exynos4210-ohci"; |
608 | reg = <0x12120000 0x100>; | |
609 | interrupts = <0 71 0>; | |
b3cd7d87 | 610 | |
fe273c3e | 611 | clocks = <&clock CLK_USB2>; |
b3cd7d87 | 612 | clock-names = "usbhost"; |
dba2f058 KD |
613 | #address-cells = <1>; |
614 | #size-cells = <0>; | |
615 | port@0 { | |
616 | reg = <0>; | |
617 | phys = <&usb2_phy_gen 1>; | |
618 | }; | |
7d40d867 VG |
619 | }; |
620 | ||
dba2f058 KD |
621 | usb2_phy_gen: phy@12130000 { |
622 | compatible = "samsung,exynos5250-usb2-phy"; | |
623 | reg = <0x12130000 0x100>; | |
624 | clocks = <&clock CLK_USB2>, <&clock CLK_FIN_PLL>; | |
625 | clock-names = "phy", "ref"; | |
626 | #phy-cells = <1>; | |
627 | samsung,sysreg-phandle = <&sysreg_system_controller>; | |
628 | samsung,pmureg-phandle = <&pmu_system_controller>; | |
629 | }; | |
630 | ||
022cf308 LKA |
631 | pwm: pwm@12dd0000 { |
632 | compatible = "samsung,exynos4210-pwm"; | |
633 | reg = <0x12dd0000 0x100>; | |
634 | samsung,pwm-outputs = <0>, <1>, <2>, <3>; | |
635 | #pwm-cells = <3>; | |
fe273c3e | 636 | clocks = <&clock CLK_PWM>; |
022cf308 LKA |
637 | clock-names = "timers"; |
638 | }; | |
639 | ||
b074abb7 KK |
640 | amba { |
641 | #address-cells = <1>; | |
642 | #size-cells = <1>; | |
643 | compatible = "arm,amba-bus"; | |
644 | interrupt-parent = <&gic>; | |
645 | ranges; | |
646 | ||
647 | pdma0: pdma@121A0000 { | |
648 | compatible = "arm,pl330", "arm,primecell"; | |
649 | reg = <0x121A0000 0x1000>; | |
650 | interrupts = <0 34 0>; | |
fe273c3e | 651 | clocks = <&clock CLK_PDMA0>; |
2de6847c | 652 | clock-names = "apb_pclk"; |
42cf2098 PV |
653 | #dma-cells = <1>; |
654 | #dma-channels = <8>; | |
655 | #dma-requests = <32>; | |
b074abb7 KK |
656 | }; |
657 | ||
658 | pdma1: pdma@121B0000 { | |
659 | compatible = "arm,pl330", "arm,primecell"; | |
660 | reg = <0x121B0000 0x1000>; | |
661 | interrupts = <0 35 0>; | |
fe273c3e | 662 | clocks = <&clock CLK_PDMA1>; |
2de6847c | 663 | clock-names = "apb_pclk"; |
42cf2098 PV |
664 | #dma-cells = <1>; |
665 | #dma-channels = <8>; | |
666 | #dma-requests = <32>; | |
b074abb7 KK |
667 | }; |
668 | ||
009f7c9f | 669 | mdma0: mdma@10800000 { |
b074abb7 KK |
670 | compatible = "arm,pl330", "arm,primecell"; |
671 | reg = <0x10800000 0x1000>; | |
672 | interrupts = <0 33 0>; | |
fe273c3e | 673 | clocks = <&clock CLK_MDMA0>; |
2de6847c | 674 | clock-names = "apb_pclk"; |
42cf2098 PV |
675 | #dma-cells = <1>; |
676 | #dma-channels = <8>; | |
677 | #dma-requests = <1>; | |
b074abb7 KK |
678 | }; |
679 | ||
009f7c9f | 680 | mdma1: mdma@11C10000 { |
b074abb7 KK |
681 | compatible = "arm,pl330", "arm,primecell"; |
682 | reg = <0x11C10000 0x1000>; | |
683 | interrupts = <0 124 0>; | |
fe273c3e | 684 | clocks = <&clock CLK_MDMA1>; |
2de6847c | 685 | clock-names = "apb_pclk"; |
42cf2098 PV |
686 | #dma-cells = <1>; |
687 | #dma-channels = <8>; | |
688 | #dma-requests = <1>; | |
b074abb7 KK |
689 | }; |
690 | }; | |
691 | ||
c31f566d | 692 | gsc_0: gsc@13e00000 { |
1128658a SAB |
693 | compatible = "samsung,exynos5-gsc"; |
694 | reg = <0x13e00000 0x1000>; | |
695 | interrupts = <0 85 0>; | |
0da65870 | 696 | power-domains = <&pd_gsc>; |
fe273c3e | 697 | clocks = <&clock CLK_GSCL0>; |
2de6847c | 698 | clock-names = "gscl"; |
6cbfdd73 | 699 | iommu = <&sysmmu_gsc0>; |
1128658a SAB |
700 | }; |
701 | ||
c31f566d | 702 | gsc_1: gsc@13e10000 { |
1128658a SAB |
703 | compatible = "samsung,exynos5-gsc"; |
704 | reg = <0x13e10000 0x1000>; | |
705 | interrupts = <0 86 0>; | |
0da65870 | 706 | power-domains = <&pd_gsc>; |
fe273c3e | 707 | clocks = <&clock CLK_GSCL1>; |
2de6847c | 708 | clock-names = "gscl"; |
6cbfdd73 | 709 | iommu = <&sysmmu_gsc1>; |
1128658a SAB |
710 | }; |
711 | ||
c31f566d | 712 | gsc_2: gsc@13e20000 { |
1128658a SAB |
713 | compatible = "samsung,exynos5-gsc"; |
714 | reg = <0x13e20000 0x1000>; | |
715 | interrupts = <0 87 0>; | |
0da65870 | 716 | power-domains = <&pd_gsc>; |
fe273c3e | 717 | clocks = <&clock CLK_GSCL2>; |
2de6847c | 718 | clock-names = "gscl"; |
6cbfdd73 | 719 | iommu = <&sysmmu_gsc2>; |
1128658a SAB |
720 | }; |
721 | ||
c31f566d | 722 | gsc_3: gsc@13e30000 { |
1128658a SAB |
723 | compatible = "samsung,exynos5-gsc"; |
724 | reg = <0x13e30000 0x1000>; | |
725 | interrupts = <0 88 0>; | |
0da65870 | 726 | power-domains = <&pd_gsc>; |
fe273c3e | 727 | clocks = <&clock CLK_GSCL3>; |
2de6847c | 728 | clock-names = "gscl"; |
6cbfdd73 | 729 | iommu = <&sysmmu_gsc3>; |
1128658a | 730 | }; |
566cf8ee | 731 | |
19fd45bf | 732 | hdmi: hdmi { |
0d1fc829 | 733 | compatible = "samsung,exynos4212-hdmi"; |
101250ce | 734 | reg = <0x14530000 0x70000>; |
2d2c9a8d | 735 | power-domains = <&pd_disp1>; |
566cf8ee | 736 | interrupts = <0 95 0>; |
fe273c3e AH |
737 | clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>, |
738 | <&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>, | |
739 | <&clock CLK_MOUT_HDMI>; | |
2de6847c | 740 | clock-names = "hdmi", "sclk_hdmi", "sclk_pixel", |
27c16d19 | 741 | "sclk_hdmiphy", "mout_hdmi"; |
e54d90ec | 742 | samsung,syscon-phandle = <&pmu_system_controller>; |
566cf8ee | 743 | }; |
5af0d8a3 RS |
744 | |
745 | mixer { | |
0d1fc829 | 746 | compatible = "samsung,exynos5250-mixer"; |
5af0d8a3 | 747 | reg = <0x14450000 0x10000>; |
2d2c9a8d | 748 | power-domains = <&pd_disp1>; |
5af0d8a3 | 749 | interrupts = <0 94 0>; |
c950ea68 MS |
750 | clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>, |
751 | <&clock CLK_SCLK_HDMI>; | |
752 | clock-names = "mixer", "hdmi", "sclk_hdmi"; | |
6cbfdd73 | 753 | iommus = <&sysmmu_tv>; |
5af0d8a3 | 754 | }; |
ad4aebe1 | 755 | |
77899d53 VS |
756 | dp_phy: video-phy@10040720 { |
757 | compatible = "samsung,exynos5250-dp-video-phy"; | |
e93e5454 | 758 | samsung,pmu-syscon = <&pmu_system_controller>; |
77899d53 VS |
759 | #phy-cells = <0>; |
760 | }; | |
761 | ||
f408f9db NKC |
762 | adc: adc@12D10000 { |
763 | compatible = "samsung,exynos-adc-v1"; | |
db9bf4d6 | 764 | reg = <0x12D10000 0x100>; |
f408f9db | 765 | interrupts = <0 106 0>; |
fe273c3e | 766 | clocks = <&clock CLK_ADC>; |
f408f9db NKC |
767 | clock-names = "adc"; |
768 | #io-channel-cells = <1>; | |
769 | io-channel-ranges; | |
db9bf4d6 | 770 | samsung,syscon-phandle = <&pmu_system_controller>; |
f408f9db NKC |
771 | status = "disabled"; |
772 | }; | |
183af252 NKC |
773 | |
774 | sss@10830000 { | |
775 | compatible = "samsung,exynos4210-secss"; | |
776 | reg = <0x10830000 0x10000>; | |
777 | interrupts = <0 112 0>; | |
e06e1067 | 778 | clocks = <&clock CLK_SSS>; |
183af252 NKC |
779 | clock-names = "secss"; |
780 | }; | |
6cbfdd73 MS |
781 | |
782 | sysmmu_g2d: sysmmu@10A60000 { | |
783 | compatible = "samsung,exynos-sysmmu"; | |
784 | reg = <0x10A60000 0x1000>; | |
785 | interrupt-parent = <&combiner>; | |
786 | interrupts = <24 5>; | |
787 | clock-names = "sysmmu", "master"; | |
788 | clocks = <&clock CLK_SMMU_2D>, <&clock CLK_G2D>; | |
789 | #iommu-cells = <0>; | |
790 | }; | |
791 | ||
792 | sysmmu_mfc_r: sysmmu@11200000 { | |
793 | compatible = "samsung,exynos-sysmmu"; | |
794 | reg = <0x11200000 0x1000>; | |
795 | interrupt-parent = <&combiner>; | |
796 | interrupts = <6 2>; | |
797 | power-domains = <&pd_mfc>; | |
798 | clock-names = "sysmmu", "master"; | |
799 | clocks = <&clock CLK_SMMU_MFCR>, <&clock CLK_MFC>; | |
800 | #iommu-cells = <0>; | |
801 | }; | |
802 | ||
803 | sysmmu_mfc_l: sysmmu@11210000 { | |
804 | compatible = "samsung,exynos-sysmmu"; | |
805 | reg = <0x11210000 0x1000>; | |
806 | interrupt-parent = <&combiner>; | |
807 | interrupts = <8 5>; | |
808 | power-domains = <&pd_mfc>; | |
809 | clock-names = "sysmmu", "master"; | |
810 | clocks = <&clock CLK_SMMU_MFCL>, <&clock CLK_MFC>; | |
811 | #iommu-cells = <0>; | |
812 | }; | |
813 | ||
814 | sysmmu_rotator: sysmmu@11D40000 { | |
815 | compatible = "samsung,exynos-sysmmu"; | |
816 | reg = <0x11D40000 0x1000>; | |
817 | interrupt-parent = <&combiner>; | |
818 | interrupts = <4 0>; | |
819 | clock-names = "sysmmu", "master"; | |
820 | clocks = <&clock CLK_SMMU_ROTATOR>, <&clock CLK_ROTATOR>; | |
821 | #iommu-cells = <0>; | |
822 | }; | |
823 | ||
824 | sysmmu_jpeg: sysmmu@11F20000 { | |
825 | compatible = "samsung,exynos-sysmmu"; | |
826 | reg = <0x11F20000 0x1000>; | |
827 | interrupt-parent = <&combiner>; | |
828 | interrupts = <4 2>; | |
829 | power-domains = <&pd_gsc>; | |
830 | clock-names = "sysmmu", "master"; | |
831 | clocks = <&clock CLK_SMMU_JPEG>, <&clock CLK_JPEG>; | |
832 | #iommu-cells = <0>; | |
833 | }; | |
834 | ||
835 | sysmmu_fimc_isp: sysmmu@13260000 { | |
836 | compatible = "samsung,exynos-sysmmu"; | |
837 | reg = <0x13260000 0x1000>; | |
838 | interrupt-parent = <&combiner>; | |
839 | interrupts = <10 6>; | |
840 | clock-names = "sysmmu"; | |
841 | clocks = <&clock CLK_SMMU_FIMC_ISP>; | |
842 | #iommu-cells = <0>; | |
843 | }; | |
844 | ||
845 | sysmmu_fimc_drc: sysmmu@13270000 { | |
846 | compatible = "samsung,exynos-sysmmu"; | |
847 | reg = <0x13270000 0x1000>; | |
848 | interrupt-parent = <&combiner>; | |
849 | interrupts = <11 6>; | |
850 | clock-names = "sysmmu"; | |
851 | clocks = <&clock CLK_SMMU_FIMC_DRC>; | |
852 | #iommu-cells = <0>; | |
853 | }; | |
854 | ||
855 | sysmmu_fimc_fd: sysmmu@132A0000 { | |
856 | compatible = "samsung,exynos-sysmmu"; | |
857 | reg = <0x132A0000 0x1000>; | |
858 | interrupt-parent = <&combiner>; | |
859 | interrupts = <5 0>; | |
860 | clock-names = "sysmmu"; | |
861 | clocks = <&clock CLK_SMMU_FIMC_FD>; | |
862 | #iommu-cells = <0>; | |
863 | }; | |
864 | ||
865 | sysmmu_fimc_scc: sysmmu@13280000 { | |
866 | compatible = "samsung,exynos-sysmmu"; | |
867 | reg = <0x13280000 0x1000>; | |
868 | interrupt-parent = <&combiner>; | |
869 | interrupts = <5 2>; | |
870 | clock-names = "sysmmu"; | |
871 | clocks = <&clock CLK_SMMU_FIMC_SCC>; | |
872 | #iommu-cells = <0>; | |
873 | }; | |
874 | ||
875 | sysmmu_fimc_scp: sysmmu@13290000 { | |
876 | compatible = "samsung,exynos-sysmmu"; | |
877 | reg = <0x13290000 0x1000>; | |
878 | interrupt-parent = <&combiner>; | |
879 | interrupts = <3 6>; | |
880 | clock-names = "sysmmu"; | |
881 | clocks = <&clock CLK_SMMU_FIMC_SCP>; | |
882 | #iommu-cells = <0>; | |
883 | }; | |
884 | ||
885 | sysmmu_fimc_mcuctl: sysmmu@132B0000 { | |
886 | compatible = "samsung,exynos-sysmmu"; | |
887 | reg = <0x132B0000 0x1000>; | |
888 | interrupt-parent = <&combiner>; | |
889 | interrupts = <5 4>; | |
890 | clock-names = "sysmmu"; | |
891 | clocks = <&clock CLK_SMMU_FIMC_MCU>; | |
892 | #iommu-cells = <0>; | |
893 | }; | |
894 | ||
895 | sysmmu_fimc_odc: sysmmu@132C0000 { | |
896 | compatible = "samsung,exynos-sysmmu"; | |
897 | reg = <0x132C0000 0x1000>; | |
898 | interrupt-parent = <&combiner>; | |
899 | interrupts = <11 0>; | |
900 | clock-names = "sysmmu"; | |
901 | clocks = <&clock CLK_SMMU_FIMC_ODC>; | |
902 | #iommu-cells = <0>; | |
903 | }; | |
904 | ||
905 | sysmmu_fimc_dis0: sysmmu@132D0000 { | |
906 | compatible = "samsung,exynos-sysmmu"; | |
907 | reg = <0x132D0000 0x1000>; | |
908 | interrupt-parent = <&combiner>; | |
909 | interrupts = <10 4>; | |
910 | clock-names = "sysmmu"; | |
911 | clocks = <&clock CLK_SMMU_FIMC_DIS0>; | |
912 | #iommu-cells = <0>; | |
913 | }; | |
914 | ||
915 | sysmmu_fimc_dis1: sysmmu@132E0000{ | |
916 | compatible = "samsung,exynos-sysmmu"; | |
917 | reg = <0x132E0000 0x1000>; | |
918 | interrupt-parent = <&combiner>; | |
919 | interrupts = <9 4>; | |
920 | clock-names = "sysmmu"; | |
921 | clocks = <&clock CLK_SMMU_FIMC_DIS1>; | |
922 | #iommu-cells = <0>; | |
923 | }; | |
924 | ||
925 | sysmmu_fimc_3dnr: sysmmu@132F0000 { | |
926 | compatible = "samsung,exynos-sysmmu"; | |
927 | reg = <0x132F0000 0x1000>; | |
928 | interrupt-parent = <&combiner>; | |
929 | interrupts = <5 6>; | |
930 | clock-names = "sysmmu"; | |
931 | clocks = <&clock CLK_SMMU_FIMC_3DNR>; | |
932 | #iommu-cells = <0>; | |
933 | }; | |
934 | ||
935 | sysmmu_fimc_lite0: sysmmu@13C40000 { | |
936 | compatible = "samsung,exynos-sysmmu"; | |
937 | reg = <0x13C40000 0x1000>; | |
938 | interrupt-parent = <&combiner>; | |
939 | interrupts = <3 4>; | |
940 | power-domains = <&pd_gsc>; | |
941 | clock-names = "sysmmu", "master"; | |
942 | clocks = <&clock CLK_SMMU_FIMC_LITE0>, <&clock CLK_CAMIF_TOP>; | |
943 | #iommu-cells = <0>; | |
944 | }; | |
945 | ||
946 | sysmmu_fimc_lite1: sysmmu@13C50000 { | |
947 | compatible = "samsung,exynos-sysmmu"; | |
948 | reg = <0x13C50000 0x1000>; | |
949 | interrupt-parent = <&combiner>; | |
950 | interrupts = <24 1>; | |
951 | power-domains = <&pd_gsc>; | |
952 | clock-names = "sysmmu", "master"; | |
953 | clocks = <&clock CLK_SMMU_FIMC_LITE1>, <&clock CLK_CAMIF_TOP>; | |
954 | #iommu-cells = <0>; | |
955 | }; | |
956 | ||
957 | sysmmu_gsc0: sysmmu@13E80000 { | |
958 | compatible = "samsung,exynos-sysmmu"; | |
959 | reg = <0x13E80000 0x1000>; | |
960 | interrupt-parent = <&combiner>; | |
961 | interrupts = <2 0>; | |
962 | power-domains = <&pd_gsc>; | |
963 | clock-names = "sysmmu", "master"; | |
964 | clocks = <&clock CLK_SMMU_GSCL0>, <&clock CLK_GSCL0>; | |
965 | #iommu-cells = <0>; | |
966 | }; | |
967 | ||
968 | sysmmu_gsc1: sysmmu@13E90000 { | |
969 | compatible = "samsung,exynos-sysmmu"; | |
970 | reg = <0x13E90000 0x1000>; | |
971 | interrupt-parent = <&combiner>; | |
972 | interrupts = <2 2>; | |
973 | power-domains = <&pd_gsc>; | |
974 | clock-names = "sysmmu", "master"; | |
975 | clocks = <&clock CLK_SMMU_GSCL1>, <&clock CLK_GSCL1>; | |
976 | #iommu-cells = <0>; | |
977 | }; | |
978 | ||
979 | sysmmu_gsc2: sysmmu@13EA0000 { | |
980 | compatible = "samsung,exynos-sysmmu"; | |
981 | reg = <0x13EA0000 0x1000>; | |
982 | interrupt-parent = <&combiner>; | |
983 | interrupts = <2 4>; | |
984 | power-domains = <&pd_gsc>; | |
985 | clock-names = "sysmmu", "master"; | |
986 | clocks = <&clock CLK_SMMU_GSCL2>, <&clock CLK_GSCL2>; | |
987 | #iommu-cells = <0>; | |
988 | }; | |
989 | ||
990 | sysmmu_gsc3: sysmmu@13EB0000 { | |
991 | compatible = "samsung,exynos-sysmmu"; | |
992 | reg = <0x13EB0000 0x1000>; | |
993 | interrupt-parent = <&combiner>; | |
994 | interrupts = <2 6>; | |
995 | power-domains = <&pd_gsc>; | |
996 | clock-names = "sysmmu", "master"; | |
997 | clocks = <&clock CLK_SMMU_GSCL3>, <&clock CLK_GSCL3>; | |
998 | #iommu-cells = <0>; | |
999 | }; | |
1000 | ||
1001 | sysmmu_fimd1: sysmmu@14640000 { | |
1002 | compatible = "samsung,exynos-sysmmu"; | |
1003 | reg = <0x14640000 0x1000>; | |
1004 | interrupt-parent = <&combiner>; | |
1005 | interrupts = <3 2>; | |
1006 | power-domains = <&pd_disp1>; | |
1007 | clock-names = "sysmmu", "master"; | |
1008 | clocks = <&clock CLK_SMMU_FIMD1>, <&clock CLK_FIMD1>; | |
1009 | #iommu-cells = <0>; | |
1010 | }; | |
1011 | ||
1012 | sysmmu_tv: sysmmu@14650000 { | |
1013 | compatible = "samsung,exynos-sysmmu"; | |
1014 | reg = <0x14650000 0x1000>; | |
1015 | interrupt-parent = <&combiner>; | |
1016 | interrupts = <7 4>; | |
1017 | power-domains = <&pd_disp1>; | |
1018 | clock-names = "sysmmu", "master"; | |
1019 | clocks = <&clock CLK_SMMU_TV>, <&clock CLK_MIXER>; | |
1020 | #iommu-cells = <0>; | |
1021 | }; | |
b074abb7 | 1022 | }; |
e9a2f409 KK |
1023 | |
1024 | &dp { | |
1025 | power-domains = <&pd_disp1>; | |
1026 | clocks = <&clock CLK_DP>; | |
1027 | clock-names = "dp"; | |
1028 | phys = <&dp_phy>; | |
1029 | phy-names = "dp"; | |
1030 | }; | |
1031 | ||
1032 | &fimd { | |
1033 | power-domains = <&pd_disp1>; | |
1034 | clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>; | |
1035 | clock-names = "sclk_fimd", "fimd"; | |
6cbfdd73 | 1036 | iommus = <&sysmmu_fimd1>; |
e9a2f409 KK |
1037 | }; |
1038 | ||
1039 | &rtc { | |
1040 | clocks = <&clock CLK_RTC>; | |
1041 | clock-names = "rtc"; | |
1042 | interrupt-parent = <&pmu_system_controller>; | |
1043 | status = "disabled"; | |
1044 | }; | |
1045 | ||
1046 | &serial_0 { | |
1047 | clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>; | |
1048 | clock-names = "uart", "clk_uart_baud0"; | |
1049 | }; | |
1050 | ||
1051 | &serial_1 { | |
1052 | clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>; | |
1053 | clock-names = "uart", "clk_uart_baud0"; | |
1054 | }; | |
1055 | ||
1056 | &serial_2 { | |
1057 | clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>; | |
1058 | clock-names = "uart", "clk_uart_baud0"; | |
1059 | }; | |
1060 | ||
1061 | &serial_3 { | |
1062 | clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>; | |
1063 | clock-names = "uart", "clk_uart_baud0"; | |
1064 | }; |