ARM: 9288/1: Kconfigs: fix spelling & grammar
[linux-block.git] / arch / arm / Kconfig
CommitLineData
b2441318 1# SPDX-License-Identifier: GPL-2.0
1da177e4
LT
2config ARM
3 bool
4 default y
942fa985 5 select ARCH_32BIT_OFF_T
fed240d9 6 select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
aef0f78e 7 select ARCH_HAS_BINFMT_FLAT
2792d84e 8 select ARCH_HAS_CURRENT_STACK_POINTER
c7780ab5 9 select ARCH_HAS_DEBUG_VIRTUAL if MMU
419e2f18 10 select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
2b68f6ca 11 select ARCH_HAS_ELF_RANDOMIZE
ee333554 12 select ARCH_HAS_FORTIFY_SOURCE
d8ae8a37 13 select ARCH_HAS_KEEPINITRD
75851720 14 select ARCH_HAS_KCOV
e69244d2 15 select ARCH_HAS_MEMBARRIER_SYNC_CORE
0ebeea8c 16 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
3010a5ea 17 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
347cb6af 18 select ARCH_HAS_SETUP_DMA_OPS
75851720 19 select ARCH_HAS_SET_MEMORY
9fbed16c 20 select ARCH_STACKWALK
ad21fc4f
LA
21 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
22 select ARCH_HAS_STRICT_MODULE_RWX if MMU
ae626eb9
CH
23 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
24 select ARCH_HAS_SYNC_DMA_FOR_CPU
dc2acded 25 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
3d06770e 26 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 27 select ARCH_HAVE_CUSTOM_GPIO_H
9aaf9bb7 28 select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
957e3fac 29 select ARCH_HAS_GCOV_PROFILE_ALL
5e545df3 30 select ARCH_KEEP_MEMBLOCK
d539fee9 31 select ARCH_HAS_UBSAN_SANITIZE_ALL
d7018848 32 select ARCH_MIGHT_HAVE_PC_PARPORT
ad21fc4f
LA
33 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
34 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
4badad35 35 select ARCH_SUPPORTS_ATOMIC_RMW
855f9a8e 36 select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
017f161a 37 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 38 select ARCH_USE_CMPXCHG_LOCKREF
dce44566 39 select ARCH_USE_MEMTEST
dba79c3d 40 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
07431506 41 select ARCH_WANT_GENERAL_HUGETLB
b1b3f49c 42 select ARCH_WANT_IPC_PARSE_VERSION
59612b24 43 select ARCH_WANT_LD_ORPHAN_WARN
bdd15a28 44 select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
10916706 45 select BUILDTIME_TABLE_SORT if MMU
6fd09c9a 46 select COMMON_CLK if !(ARCH_RPC || ARCH_FOOTBRIDGE)
171b3f0d 47 select CLONE_BACKWARDS
f00790aa 48 select CPU_PM if SUSPEND || CPU_IDLE
dce5c9e3 49 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
ff4c25f2 50 select DMA_DECLARE_COHERENT
31b089bb 51 select DMA_GLOBAL_POOL if !MMU
2f9237d4 52 select DMA_OPS
f5ff79fd 53 select DMA_NONCOHERENT_MMAP if MMU
b01aec9b
BP
54 select EDAC_SUPPORT
55 select EDAC_ATOMIC_SCRUB
36d0fd21 56 select GENERIC_ALLOCATOR
2ef7a295 57 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
f00790aa 58 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
b1b3f49c 59 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
56afcd3d 60 select GENERIC_IRQ_IPI if SMP
ea2d9a96 61 select GENERIC_CPU_AUTOPROBE
2937367b 62 select GENERIC_EARLY_IOREMAP
171b3f0d 63 select GENERIC_IDLE_POLL_SETUP
234a0f20 64 select GENERIC_IRQ_MULTI_HANDLER
b1b3f49c
RK
65 select GENERIC_IRQ_PROBE
66 select GENERIC_IRQ_SHOW
7c07005e 67 select GENERIC_IRQ_SHOW_LEVEL
914ee966 68 select GENERIC_LIB_DEVMEM_IS_ALLOWED
b1b3f49c 69 select GENERIC_PCI_IOMAP
38ff87f7 70 select GENERIC_SCHED_CLOCK
b1b3f49c 71 select GENERIC_SMP_IDLE_THREAD
b1b3f49c 72 select HARDIRQS_SW_RESEND
f00790aa 73 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
0b7857db 74 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee 75 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
75969686 76 select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
437682ee 77 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
42101571 78 select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
565cbaad 79 select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
e0c25d95 80 select HAVE_ARCH_MMAP_RND_BITS if MMU
4f5b0c17 81 select HAVE_ARCH_PFN_VALID
282a181b 82 select HAVE_ARCH_SECCOMP
f00790aa 83 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
08626a60 84 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
0693bf68 85 select HAVE_ARCH_TRACEHOOK
e8003bf6 86 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
b329f95d 87 select HAVE_ARM_SMCCC if CPU_V7
39c13c20 88 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
24a9c541 89 select HAVE_CONTEXT_TRACKING_USER
b1b3f49c 90 select HAVE_C_RECORDMCOUNT
4ed308c4 91 select HAVE_BUILDTIME_MCOUNT_SORT
bc420c6c 92 select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
b1b3f49c 93 select HAVE_DMA_CONTIGUOUS if MMU
f00790aa 94 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
620176f3 95 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
dce5c9e3 96 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
5f56a5df 97 select HAVE_EXIT_THREAD
67a929e0 98 select HAVE_FAST_GUP if ARM_LPAE
f00790aa 99 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
aaa4dd1b 100 select HAVE_FUNCTION_ERROR_INJECTION
41918ec8 101 select HAVE_FUNCTION_GRAPH_TRACER
d6800ca7 102 select HAVE_FUNCTION_TRACER if !XIP_KERNEL
6b90bd4b 103 select HAVE_GCC_PLUGINS
f00790aa 104 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
87c46b6c 105 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 106 select HAVE_KERNEL_GZIP
f9b493ac 107 select HAVE_KERNEL_LZ4
6e8699f7 108 select HAVE_KERNEL_LZMA
b1b3f49c 109 select HAVE_KERNEL_LZO
a7f464f3 110 select HAVE_KERNEL_XZ
cb1293e2 111 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
f00790aa 112 select HAVE_KRETPROBES if HAVE_KPROBES
7d485f64 113 select HAVE_MOD_ARCH_SPECIFIC
42a0bb3f 114 select HAVE_NMI
0dc016db 115 select HAVE_OPTPROBES if !THUMB2_KERNEL
47723de8 116 select HAVE_PCI if MMU
7ada189f 117 select HAVE_PERF_EVENTS
49863894
WD
118 select HAVE_PERF_REGS
119 select HAVE_PERF_USER_STACK_DUMP
ff2e6d72 120 select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
e513f8bf 121 select HAVE_REGS_AND_STACK_ACCESS_API
9800b9dc 122 select HAVE_RSEQ
d148eac0 123 select HAVE_STACKPROTECTOR
b1b3f49c 124 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 125 select HAVE_UID16
31c1fc81 126 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 127 select IRQ_FORCED_THREADING
171b3f0d 128 select MODULES_USE_ELF_REL
f616ab59 129 select NEED_DMA_MAP_STATE
aa7d5f18 130 select OF_EARLY_FLATTREE if OF
171b3f0d
RK
131 select OLD_SIGACTION
132 select OLD_SIGSUSPEND3
6fd09c9a 133 select PCI_DOMAINS_GENERIC if PCI
20f1b79d 134 select PCI_SYSCALL if PCI
b1b3f49c
RK
135 select PERF_USE_VMALLOC
136 select RTC_LIB
6fd09c9a 137 select SPARSE_IRQ if !(ARCH_FOOTBRIDGE || ARCH_RPC)
b1b3f49c 138 select SYS_SUPPORTS_APM_EMULATION
9c46929e 139 select THREAD_INFO_IN_TASK
6fd09c9a 140 select TIMER_OF if OF
d6905849 141 select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
4aae683f 142 select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
6fd09c9a 143 select USE_OF if !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
171b3f0d
RK
144 # Above selects are sorted alphabetically; please add new ones
145 # according to that. Thanks.
1da177e4
LT
146 help
147 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 148 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 149 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 150 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
151 Europe. There is an ARM Linux project with a web page at
152 <http://www.arm.linux.org.uk/>.
153
d6905849
AB
154config ARM_HAS_GROUP_RELOCS
155 def_bool y
156 depends on !LD_IS_LLD || LLD_VERSION >= 140000
157 depends on !COMPILE_TEST
158 help
159 Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
160 relocations, which have been around for a long time, but were not
161 supported in LLD until version 14. The combined range is -/+ 256 MiB,
162 which is usually sufficient, but not for allyesconfig, so we disable
163 this feature when doing compile testing.
164
4ce63fcd 165config ARM_DMA_USE_IOMMU
4ce63fcd 166 bool
b1b3f49c 167 select NEED_SG_DMA_LENGTH
4ce63fcd 168
60460abf
SWK
169if ARM_DMA_USE_IOMMU
170
171config ARM_DMA_IOMMU_ALIGNMENT
172 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
173 range 4 9
174 default 8
175 help
176 DMA mapping framework by default aligns all buffers to the smallest
177 PAGE_SIZE order which is greater than or equal to the requested buffer
178 size. This works well for buffers up to a few hundreds kilobytes, but
179 for larger buffers it just a waste of address space. Drivers which has
180 relatively small addressing window (like 64Mib) might run out of
181 virtual space with just a few allocations.
182
183 With this parameter you can specify the maximum PAGE_SIZE order for
184 DMA IOMMU buffers. Larger buffers will be aligned only to this
185 specified order. The order is expressed as a power of two multiplied
186 by the PAGE_SIZE.
187
188endif
189
75e7153a
RB
190config SYS_SUPPORTS_APM_EMULATION
191 bool
192
bc581770
LW
193config HAVE_TCM
194 bool
195 select GENERIC_ALLOCATOR
196
e119bfff
RK
197config HAVE_PROC_CPU
198 bool
199
ce816fa8 200config NO_IOPORT_MAP
5ea81769 201 bool
5ea81769 202
1da177e4
LT
203config SBUS
204 bool
205
f16fb1ec
RK
206config STACKTRACE_SUPPORT
207 bool
208 default y
209
210config LOCKDEP_SUPPORT
211 bool
212 default y
213
f0d1b0b3
DH
214config ARCH_HAS_ILOG2_U32
215 bool
f0d1b0b3
DH
216
217config ARCH_HAS_ILOG2_U64
218 bool
f0d1b0b3 219
4a1b5733
EV
220config ARCH_HAS_BANDGAP
221 bool
222
a5f4c561
SA
223config FIX_EARLYCON_MEM
224 def_bool y if MMU
225
b89c3b16
AM
226config GENERIC_HWEIGHT
227 bool
228 default y
229
1da177e4
LT
230config GENERIC_CALIBRATE_DELAY
231 bool
232 default y
233
a08b6b79
Z
234config ARCH_MAY_HAVE_PC_FDC
235 bool
236
c7edc9e3
DL
237config ARCH_SUPPORTS_UPROBES
238 def_bool y
239
1da177e4
LT
240config GENERIC_ISA_DMA
241 bool
242
1da177e4
LT
243config FIQ
244 bool
245
034d2f5a
AV
246config ARCH_MTD_XIP
247 bool
248
dc21af99 249config ARM_PATCH_PHYS_VIRT
c1becedc
RK
250 bool "Patch physical to virtual translations at runtime" if EMBEDDED
251 default y
5408445b 252 depends on MMU
dc21af99 253 help
111e9a5c
RK
254 Patch phys-to-virt and virt-to-phys translation functions at
255 boot and module load time according to the position of the
256 kernel in system memory.
dc21af99 257
111e9a5c 258 This can only be used with non-XIP MMU kernels where the base
9443076e 259 of physical memory is at a 2 MiB boundary.
dc21af99 260
c1becedc
RK
261 Only disable this option if you know that you do not require
262 this feature (eg, building a kernel for a single machine) and
263 you need to shrink the kernel to the minimal size.
dc21af99 264
c334bc15
RH
265config NEED_MACH_IO_H
266 bool
267 help
268 Select this when mach/io.h is required to provide special
269 definitions for this platform. The need for mach/io.h should
270 be avoided when possible.
271
0cdc8b92 272config NEED_MACH_MEMORY_H
1b9f95f8
NP
273 bool
274 help
0cdc8b92
NP
275 Select this when mach/memory.h is required to provide special
276 definitions for this platform. The need for mach/memory.h should
277 be avoided when possible.
dc21af99 278
1b9f95f8 279config PHYS_OFFSET
974c0724 280 hex "Physical address of main memory" if MMU
92481c7d 281 depends on !ARM_PATCH_PHYS_VIRT || !AUTO_ZRELADDR
974c0724 282 default DRAM_BASE if !MMU
06954b6a 283 default 0x00000000 if ARCH_FOOTBRIDGE
c6f54a9b 284 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
c6e77bb6
AB
285 default 0x30000000 if ARCH_S3C24XX
286 default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
287 default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
288 default 0
111e9a5c 289 help
1b9f95f8
NP
290 Please provide the physical address corresponding to the
291 location of main memory in your system.
cada3c08 292
87e040b6
SG
293config GENERIC_BUG
294 def_bool y
295 depends on BUG
296
1bcad26e
KS
297config PGTABLE_LEVELS
298 int
299 default 3 if ARM_LPAE
300 default 2
301
1da177e4
LT
302menu "System Type"
303
3c427975
HC
304config MMU
305 bool "MMU-based Paged Memory Management Support"
306 default y
307 help
308 Select if you want MMU-based virtualised addressing space
309 support by paged memory management. If unsure, say 'Y'.
310
2f618d5e
AB
311config ARM_SINGLE_ARMV7M
312 def_bool !MMU
313 select ARM_NVIC
2f618d5e
AB
314 select CPU_V7M
315 select NO_IOPORT_MAP
2f618d5e 316
e0c25d95
DC
317config ARCH_MMAP_RND_BITS_MIN
318 default 8
319
320config ARCH_MMAP_RND_BITS_MAX
321 default 14 if PAGE_OFFSET=0x40000000
322 default 15 if PAGE_OFFSET=0x80000000
323 default 16
324
387798b3 325config ARCH_MULTIPLATFORM
84fc8636
AB
326 bool "Require kernel to be portable to multiple machines" if EXPERT
327 depends on MMU && !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
328 default y
1da177e4 329 help
84fc8636
AB
330 In general, all Arm machines can be supported in a single
331 kernel image, covering either Armv4/v5 or Armv6/v7.
1da177e4 332
84fc8636
AB
333 However, some configuration options require hardcoding machine
334 specific physical addresses or enable errata workarounds that may
335 break other machines.
1da177e4 336
84fc8636
AB
337 Selecting N here allows using those options, including
338 DEBUG_UNCOMPRESS, XIP_KERNEL and ZBOOT_ROM. If unsure, say Y.
1da177e4 339
6fd09c9a
AB
340menu "Platform selection"
341 depends on MMU
387798b3
RH
342
343comment "CPU Core family selection"
344
f8afae40 345config ARCH_MULTI_V4
6fd09c9a 346 bool "ARMv4 based platforms (FA526, StrongARM)"
f8afae40 347 depends on !ARCH_MULTI_V6_V7
6a7ee50f 348 depends on !LD_IS_LLD
f8afae40 349 select ARCH_MULTI_V4_V5
6fd09c9a 350 select CPU_FA526 if !(CPU_SA110 || CPU_SA1100)
f8afae40 351
387798b3
RH
352config ARCH_MULTI_V4T
353 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 354 depends on !ARCH_MULTI_V6_V7
6a7ee50f 355 depends on !LD_IS_LLD
b1b3f49c 356 select ARCH_MULTI_V4_V5
24e860fb
AB
357 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
358 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
359 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
360
361config ARCH_MULTI_V5
362 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 363 depends on !ARCH_MULTI_V6_V7
b1b3f49c 364 select ARCH_MULTI_V4_V5
12567bbd 365 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
366 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
367 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
368
369config ARCH_MULTI_V4_V5
370 bool
371
372config ARCH_MULTI_V6
8dda05cc 373 bool "ARMv6 based platforms (ARM11)"
387798b3 374 select ARCH_MULTI_V6_V7
42f4754a 375 select CPU_V6K
387798b3
RH
376
377config ARCH_MULTI_V7
8dda05cc 378 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
379 default y
380 select ARCH_MULTI_V6_V7
b1b3f49c 381 select CPU_V7
90bc8ac7 382 select HAVE_SMP
387798b3
RH
383
384config ARCH_MULTI_V6_V7
385 bool
9352b05b 386 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
387
388config ARCH_MULTI_CPU_AUTO
389 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
390 select ARCH_MULTI_V5
391
392endmenu
393
05e2a3de 394config ARCH_VIRT
e3246542
MY
395 bool "Dummy Virtual Machine"
396 depends on ARCH_MULTI_V7
4b8b5f25 397 select ARM_AMBA
05e2a3de 398 select ARM_GIC
3ee80364 399 select ARM_GIC_V2M if PCI
0b28f1db 400 select ARM_GIC_V3
bb29cecb 401 select ARM_GIC_V3_ITS if PCI
05e2a3de 402 select ARM_PSCI
4b8b5f25 403 select HAVE_ARM_ARCH_TIMER
05e2a3de 404
2cf1c348
JC
405config ARCH_AIROHA
406 bool "Airoha SoC Support"
407 depends on ARCH_MULTI_V7
408 select ARM_AMBA
409 select ARM_GIC
410 select ARM_GIC_V3
411 select ARM_PSCI
412 select HAVE_ARM_ARCH_TIMER
2cf1c348
JC
413 help
414 Support for Airoha EN7523 SoCs
415
ccf50e23
RK
416#
417# This is sorted alphabetically by mach-* pathname. However, plat-*
418# Kconfigs may be included either alphabetically (according to the
419# plat- suffix) or along side the corresponding mach-* source.
420#
6bb8536c
AF
421source "arch/arm/mach-actions/Kconfig"
422
445d9b30
TZ
423source "arch/arm/mach-alpine/Kconfig"
424
590b460c
LP
425source "arch/arm/mach-artpec/Kconfig"
426
d9bfc86d
OR
427source "arch/arm/mach-asm9260/Kconfig"
428
a66c51f9
AB
429source "arch/arm/mach-aspeed/Kconfig"
430
95b8f20f
RK
431source "arch/arm/mach-at91/Kconfig"
432
1d22924e
AB
433source "arch/arm/mach-axxia/Kconfig"
434
8ac49e04
CD
435source "arch/arm/mach-bcm/Kconfig"
436
1c37fa10
SH
437source "arch/arm/mach-berlin/Kconfig"
438
1da177e4
LT
439source "arch/arm/mach-clps711x/Kconfig"
440
d94f944e
AV
441source "arch/arm/mach-cns3xxx/Kconfig"
442
95b8f20f
RK
443source "arch/arm/mach-davinci/Kconfig"
444
df8d742e
BS
445source "arch/arm/mach-digicolor/Kconfig"
446
95b8f20f
RK
447source "arch/arm/mach-dove/Kconfig"
448
e7736d47
LB
449source "arch/arm/mach-ep93xx/Kconfig"
450
a66c51f9 451source "arch/arm/mach-exynos/Kconfig"
a66c51f9 452
1da177e4
LT
453source "arch/arm/mach-footbridge/Kconfig"
454
59d3a193
PZ
455source "arch/arm/mach-gemini/Kconfig"
456
387798b3
RH
457source "arch/arm/mach-highbank/Kconfig"
458
389ee0c2
HZ
459source "arch/arm/mach-hisi/Kconfig"
460
11d89440
NH
461source "arch/arm/mach-hpe/Kconfig"
462
a66c51f9
AB
463source "arch/arm/mach-imx/Kconfig"
464
3f7e5815
LB
465source "arch/arm/mach-iop32x/Kconfig"
466
1da177e4
LT
467source "arch/arm/mach-ixp4xx/Kconfig"
468
828989ad
SS
469source "arch/arm/mach-keystone/Kconfig"
470
75bf1bd7 471source "arch/arm/mach-lpc32xx/Kconfig"
95b8f20f 472
a66c51f9
AB
473source "arch/arm/mach-mediatek/Kconfig"
474
3b8f5030
CC
475source "arch/arm/mach-meson/Kconfig"
476
9fb29c73
ST
477source "arch/arm/mach-milbeaut/Kconfig"
478
a66c51f9 479source "arch/arm/mach-mmp/Kconfig"
17723fd3 480
a66c51f9 481source "arch/arm/mach-moxart/Kconfig"
8c2ed9bc 482
312b62b6
DP
483source "arch/arm/mach-mstar/Kconfig"
484
794d15b2
SS
485source "arch/arm/mach-mv78xx0/Kconfig"
486
a66c51f9 487source "arch/arm/mach-mvebu/Kconfig"
f682a218 488
1d3f33d5
SG
489source "arch/arm/mach-mxs/Kconfig"
490
95b8f20f 491source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 492
7bffa14c
BH
493source "arch/arm/mach-npcm/Kconfig"
494
9851ca57
DT
495source "arch/arm/mach-nspire/Kconfig"
496
d48af15e 497source "arch/arm/mach-omap1/Kconfig"
1da177e4 498
1dbae815
TL
499source "arch/arm/mach-omap2/Kconfig"
500
9dd0b194 501source "arch/arm/mach-orion5x/Kconfig"
585cf175 502
a66c51f9
AB
503source "arch/arm/mach-oxnas/Kconfig"
504
95b8f20f 505source "arch/arm/mach-pxa/Kconfig"
585cf175 506
8fc1b0f8
KG
507source "arch/arm/mach-qcom/Kconfig"
508
78e3dbc1
AF
509source "arch/arm/mach-rda/Kconfig"
510
86aeee4d
AF
511source "arch/arm/mach-realtek/Kconfig"
512
6fd09c9a
AB
513source "arch/arm/mach-rpc/Kconfig"
514
d63dc051
HS
515source "arch/arm/mach-rockchip/Kconfig"
516
71b9114d 517source "arch/arm/mach-s3c/Kconfig"
a66c51f9
AB
518
519source "arch/arm/mach-s5pv210/Kconfig"
520
95b8f20f 521source "arch/arm/mach-sa1100/Kconfig"
edabd38e 522
a66c51f9
AB
523source "arch/arm/mach-shmobile/Kconfig"
524
387798b3
RH
525source "arch/arm/mach-socfpga/Kconfig"
526
a7ed099f 527source "arch/arm/mach-spear/Kconfig"
a21765a7 528
65ebcc11
SK
529source "arch/arm/mach-sti/Kconfig"
530
bcb84fb4
AT
531source "arch/arm/mach-stm32/Kconfig"
532
0aa94eea
QJ
533source "arch/arm/mach-sunplus/Kconfig"
534
3b52634f
MR
535source "arch/arm/mach-sunxi/Kconfig"
536
c5f80065
EG
537source "arch/arm/mach-tegra/Kconfig"
538
ba56a987
MY
539source "arch/arm/mach-uniphier/Kconfig"
540
95b8f20f 541source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
542
543source "arch/arm/mach-versatile/Kconfig"
544
6f35f9a9
TP
545source "arch/arm/mach-vt8500/Kconfig"
546
9a45eb69
JC
547source "arch/arm/mach-zynq/Kconfig"
548
499f1640 549# ARMv7-M architecture
499f1640
SA
550config ARCH_LPC18XX
551 bool "NXP LPC18xx/LPC43xx"
552 depends on ARM_SINGLE_ARMV7M
553 select ARCH_HAS_RESET_CONTROLLER
554 select ARM_AMBA
555 select CLKSRC_LPC32XX
556 select PINCTRL
557 help
558 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
559 high performance microcontrollers.
560
1847119d 561config ARCH_MPS2
17bd274e 562 bool "ARM MPS2 platform"
1847119d
VM
563 depends on ARM_SINGLE_ARMV7M
564 select ARM_AMBA
565 select CLKSRC_MPS2
566 help
567 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
568 with a range of available cores like Cortex-M3/M4/M7.
569
570 Please, note that depends which Application Note is used memory map
571 for the platform may vary, so adjustment of RAM base might be needed.
572
1da177e4
LT
573# Definitions to make life easier
574config ARCH_ACORN
575 bool
576
69b02f6a
LB
577config PLAT_ORION
578 bool
bfe45e0b 579 select CLKSRC_MMIO
dc7ad3b3 580 select GENERIC_IRQ_CHIP
278b45b0 581 select IRQ_DOMAIN
69b02f6a 582
abcda1dc
TP
583config PLAT_ORION_LEGACY
584 bool
585 select PLAT_ORION
586
f4b8b319
RK
587config PLAT_VERSATILE
588 bool
589
8636a1f9 590source "arch/arm/mm/Kconfig"
1da177e4 591
afe4b25e 592config IWMMXT
d93003e8
SH
593 bool "Enable iWMMXt support"
594 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
595 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
596 help
597 Enable support for iWMMXt context switching at run time if
598 running on a CPU that supports it.
599
3b93e7b0
HC
600if !MMU
601source "arch/arm/Kconfig-nommu"
602endif
603
3e0a07f8
GC
604config PJ4B_ERRATA_4742
605 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
606 depends on CPU_PJ4B && MACH_ARMADA_370
607 default y
608 help
609 When coming out of either a Wait for Interrupt (WFI) or a Wait for
610 Event (WFE) IDLE states, a specific timing sensitivity exists between
611 the retiring WFI/WFE instructions and the newly issued subsequent
612 instructions. This sensitivity can result in a CPU hang scenario.
613 Workaround:
614 The software must insert either a Data Synchronization Barrier (DSB)
615 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
616 instruction
617
f0c4b8d6
WD
618config ARM_ERRATA_326103
619 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
620 depends on CPU_V6
621 help
622 Executing a SWP instruction to read-only memory does not set bit 11
623 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
624 treat the access as a read, preventing a COW from occurring and
625 causing the faulting task to livelock.
626
9cba3ccc
CM
627config ARM_ERRATA_411920
628 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 629 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
630 help
631 Invalidation of the Instruction Cache operation can
632 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
633 It does not affect the MPCore. This option enables the ARM Ltd.
634 recommended workaround.
635
7ce236fc
CM
636config ARM_ERRATA_430973
637 bool "ARM errata: Stale prediction on replaced interworking branch"
638 depends on CPU_V7
639 help
640 This option enables the workaround for the 430973 Cortex-A8
79403cda 641 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
642 interworking branch is replaced with another code sequence at the
643 same virtual address, whether due to self-modifying code or virtual
644 to physical address re-mapping, Cortex-A8 does not recover from the
645 stale interworking branch prediction. This results in Cortex-A8
646 executing the new code sequence in the incorrect ARM or Thumb state.
647 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
648 and also flushes the branch target cache at every context switch.
649 Note that setting specific bits in the ACTLR register may not be
650 available in non-secure mode.
651
855c551f
CM
652config ARM_ERRATA_458693
653 bool "ARM errata: Processor deadlock when a false hazard is created"
654 depends on CPU_V7
62e4d357 655 depends on !ARCH_MULTIPLATFORM
855c551f
CM
656 help
657 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
658 erratum. For very specific sequences of memory operations, it is
659 possible for a hazard condition intended for a cache line to instead
660 be incorrectly associated with a different cache line. This false
661 hazard might then cause a processor deadlock. The workaround enables
662 the L1 caching of the NEON accesses and disables the PLD instruction
663 in the ACTLR register. Note that setting specific bits in the ACTLR
368ccecd
SR
664 register may not be available in non-secure mode and thus is not
665 available on a multiplatform kernel. This should be applied by the
666 bootloader instead.
855c551f 667
0516e464
CM
668config ARM_ERRATA_460075
669 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
670 depends on CPU_V7
62e4d357 671 depends on !ARCH_MULTIPLATFORM
0516e464
CM
672 help
673 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
674 erratum. Any asynchronous access to the L2 cache may encounter a
675 situation in which recent store transactions to the L2 cache are lost
676 and overwritten with stale memory contents from external memory. The
677 workaround disables the write-allocate mode for the L2 cache via the
678 ACTLR register. Note that setting specific bits in the ACTLR register
368ccecd
SR
679 may not be available in non-secure mode and thus is not available on
680 a multiplatform kernel. This should be applied by the bootloader
681 instead.
0516e464 682
9f05027c
WD
683config ARM_ERRATA_742230
684 bool "ARM errata: DMB operation may be faulty"
685 depends on CPU_V7 && SMP
62e4d357 686 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
687 help
688 This option enables the workaround for the 742230 Cortex-A9
689 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
690 between two write operations may not ensure the correct visibility
691 ordering of the two writes. This workaround sets a specific bit in
692 the diagnostic register of the Cortex-A9 which causes the DMB
693 instruction to behave as a DSB, ensuring the correct behaviour of
368ccecd
SR
694 the two writes. Note that setting specific bits in the diagnostics
695 register may not be available in non-secure mode and thus is not
696 available on a multiplatform kernel. This should be applied by the
697 bootloader instead.
9f05027c 698
a672e99b
WD
699config ARM_ERRATA_742231
700 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
701 depends on CPU_V7 && SMP
62e4d357 702 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
703 help
704 This option enables the workaround for the 742231 Cortex-A9
705 (r2p0..r2p2) erratum. Under certain conditions, specific to the
706 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
707 accessing some data located in the same cache line, may get corrupted
708 data due to bad handling of the address hazard when the line gets
709 replaced from one of the CPUs at the same time as another CPU is
710 accessing it. This workaround sets specific bits in the diagnostic
711 register of the Cortex-A9 which reduces the linefill issuing
368ccecd
SR
712 capabilities of the processor. Note that setting specific bits in the
713 diagnostics register may not be available in non-secure mode and thus
714 is not available on a multiplatform kernel. This should be applied by
715 the bootloader instead.
a672e99b 716
69155794
JM
717config ARM_ERRATA_643719
718 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
719 depends on CPU_V7 && SMP
e5a5de44 720 default y
69155794
JM
721 help
722 This option enables the workaround for the 643719 Cortex-A9 (prior to
723 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
724 register returns zero when it should return one. The workaround
725 corrects this value, ensuring cache maintenance operations which use
726 it behave as intended and avoiding data corruption.
727
cdf357f1
WD
728config ARM_ERRATA_720789
729 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 730 depends on CPU_V7
cdf357f1
WD
731 help
732 This option enables the workaround for the 720789 Cortex-A9 (prior to
733 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
734 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
735 As a consequence of this erratum, some TLB entries which should be
736 invalidated are not, resulting in an incoherency in the system page
737 tables. The workaround changes the TLB flushing routines to invalidate
738 entries regardless of the ASID.
475d92fc
WD
739
740config ARM_ERRATA_743622
741 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
742 depends on CPU_V7
62e4d357 743 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
744 help
745 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 746 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
747 optimisation in the Cortex-A9 Store Buffer may lead to data
748 corruption. This workaround sets a specific bit in the diagnostic
749 register of the Cortex-A9 which disables the Store Buffer
750 optimisation, preventing the defect from occurring. This has no
751 visible impact on the overall performance or power consumption of the
368ccecd
SR
752 processor. Note that setting specific bits in the diagnostics register
753 may not be available in non-secure mode and thus is not available on a
754 multiplatform kernel. This should be applied by the bootloader instead.
475d92fc 755
9a27c27c
WD
756config ARM_ERRATA_751472
757 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 758 depends on CPU_V7
62e4d357 759 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
760 help
761 This option enables the workaround for the 751472 Cortex-A9 (prior
762 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
763 completion of a following broadcasted operation if the second
764 operation is received by a CPU before the ICIALLUIS has completed,
765 potentially leading to corrupted entries in the cache or TLB.
368ccecd
SR
766 Note that setting specific bits in the diagnostics register may
767 not be available in non-secure mode and thus is not available on
768 a multiplatform kernel. This should be applied by the bootloader
769 instead.
9a27c27c 770
fcbdc5fe
WD
771config ARM_ERRATA_754322
772 bool "ARM errata: possible faulty MMU translations following an ASID switch"
773 depends on CPU_V7
774 help
775 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
776 r3p*) erratum. A speculative memory access may cause a page table walk
777 which starts prior to an ASID switch but completes afterwards. This
778 can populate the micro-TLB with a stale entry which may be hit with
779 the new ASID. This workaround places two dsb instructions in the mm
780 switching code so that no page table walks can cross the ASID switch.
781
5dab26af
WD
782config ARM_ERRATA_754327
783 bool "ARM errata: no automatic Store Buffer drain"
784 depends on CPU_V7 && SMP
785 help
786 This option enables the workaround for the 754327 Cortex-A9 (prior to
787 r2p0) erratum. The Store Buffer does not have any automatic draining
788 mechanism and therefore a livelock may occur if an external agent
789 continuously polls a memory location waiting to observe an update.
790 This workaround defines cpu_relax() as smp_mb(), preventing correctly
791 written polling loops from denying visibility of updates to memory.
792
145e10e1
CM
793config ARM_ERRATA_364296
794 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 795 depends on CPU_V6
145e10e1
CM
796 help
797 This options enables the workaround for the 364296 ARM1136
798 r0p2 erratum (possible cache data corruption with
799 hit-under-miss enabled). It sets the undocumented bit 31 in
800 the auxiliary control register and the FI bit in the control
801 register, thus disabling hit-under-miss without putting the
802 processor into full low interrupt latency mode. ARM11MPCore
803 is not affected.
804
f630c1bd
WD
805config ARM_ERRATA_764369
806 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
807 depends on CPU_V7 && SMP
808 help
809 This option enables the workaround for erratum 764369
810 affecting Cortex-A9 MPCore with two or more processors (all
811 current revisions). Under certain timing circumstances, a data
812 cache line maintenance operation by MVA targeting an Inner
813 Shareable memory region may fail to proceed up to either the
814 Point of Coherency or to the Point of Unification of the
815 system. This workaround adds a DSB instruction before the
816 relevant cache maintenance functions and sets a specific bit
817 in the diagnostic control register of the SCU.
818
8294fec1
NH
819config ARM_ERRATA_764319
820 bool "ARM errata: Read to DBGPRSR and DBGOSLSR may generate Undefined instruction"
821 depends on CPU_V7
822 help
823 This option enables the workaround for the 764319 Cortex A-9 erratum.
824 CP14 read accesses to the DBGPRSR and DBGOSLSR registers generate an
825 unexpected Undefined Instruction exception when the DBGSWENABLE
826 external pin is set to 0, even when the CP14 accesses are performed
827 from a privileged mode. This work around catches the exception in a
828 way the kernel does not stop execution.
829
7253b85c
SH
830config ARM_ERRATA_775420
831 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
832 depends on CPU_V7
833 help
834 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
cb73737e 835 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
7253b85c
SH
836 operation aborts with MMU exception, it might cause the processor
837 to deadlock. This workaround puts DSB before executing ISB if
838 an abort may occur on cache maintenance.
839
93dc6887
CM
840config ARM_ERRATA_798181
841 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
842 depends on CPU_V7 && SMP
843 help
844 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
845 adequately shooting down all use of the old entries. This
846 option enables the Linux kernel workaround for this erratum
847 which sends an IPI to the CPUs that are running the same ASID
848 as the one being invalidated.
849
84b6504f
WD
850config ARM_ERRATA_773022
851 bool "ARM errata: incorrect instructions may be executed from loop buffer"
852 depends on CPU_V7
853 help
854 This option enables the workaround for the 773022 Cortex-A15
855 (up to r0p4) erratum. In certain rare sequences of code, the
856 loop buffer may deliver incorrect instructions. This
857 workaround disables the loop buffer to avoid the erratum.
858
62c0f4a5
DA
859config ARM_ERRATA_818325_852422
860 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
861 depends on CPU_V7
862 help
863 This option enables the workaround for:
864 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
865 instruction might deadlock. Fixed in r0p1.
866 - Cortex-A12 852422: Execution of a sequence of instructions might
867 lead to either a data corruption or a CPU deadlock. Not fixed in
868 any Cortex-A12 cores yet.
869 This workaround for all both errata involves setting bit[12] of the
870 Feature Register. This bit disables an optimisation applied to a
871 sequence of 2 instructions that use opposing condition codes.
872
416bcf21
DA
873config ARM_ERRATA_821420
874 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
875 depends on CPU_V7
876 help
877 This option enables the workaround for the 821420 Cortex-A12
878 (all revs) erratum. In very rare timing conditions, a sequence
879 of VMOV to Core registers instructions, for which the second
880 one is in the shadow of a branch or abort, can lead to a
881 deadlock when the VMOV instructions are issued out-of-order.
882
9f6f9354
DA
883config ARM_ERRATA_825619
884 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
885 depends on CPU_V7
886 help
887 This option enables the workaround for the 825619 Cortex-A12
888 (all revs) erratum. Within rare timing constraints, executing a
889 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
890 and Device/Strongly-Ordered loads and stores might cause deadlock
891
304009a1
DA
892config ARM_ERRATA_857271
893 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
894 depends on CPU_V7
895 help
896 This option enables the workaround for the 857271 Cortex-A12
897 (all revs) erratum. Under very rare timing conditions, the CPU might
898 hang. The workaround is expected to have a < 1% performance impact.
899
9f6f9354
DA
900config ARM_ERRATA_852421
901 bool "ARM errata: A17: DMB ST might fail to create order between stores"
902 depends on CPU_V7
903 help
904 This option enables the workaround for the 852421 Cortex-A17
905 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
906 execution of a DMB ST instruction might fail to properly order
907 stores from GroupA and stores from GroupB.
908
62c0f4a5
DA
909config ARM_ERRATA_852423
910 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
911 depends on CPU_V7
912 help
913 This option enables the workaround for:
914 - Cortex-A17 852423: Execution of a sequence of instructions might
915 lead to either a data corruption or a CPU deadlock. Not fixed in
916 any Cortex-A17 cores yet.
917 This is identical to Cortex-A12 erratum 852422. It is a separate
918 config option from the A12 erratum due to the way errata are checked
919 for and handled.
920
304009a1
DA
921config ARM_ERRATA_857272
922 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
923 depends on CPU_V7
924 help
925 This option enables the workaround for the 857272 Cortex-A17 erratum.
926 This erratum is not known to be fixed in any A17 revision.
927 This is identical to Cortex-A12 erratum 857271. It is a separate
928 config option from the A12 erratum due to the way errata are checked
929 for and handled.
930
1da177e4
LT
931endmenu
932
933source "arch/arm/common/Kconfig"
934
1da177e4
LT
935menu "Bus support"
936
1da177e4
LT
937config ISA
938 bool
1da177e4
LT
939 help
940 Find out whether you have ISA slots on your motherboard. ISA is the
941 name of a bus system, i.e. the way the CPU talks to the other stuff
942 inside your box. Other bus systems are PCI, EISA, MicroChannel
943 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
944 newer boards don't support it. If you have ISA, say Y, otherwise N.
945
065909b9 946# Select ISA DMA interface
5cae841b
AV
947config ISA_DMA_API
948 bool
5cae841b 949
b080ac8a
MRJ
950config PCI_NANOENGINE
951 bool "BSE nanoEngine PCI support"
952 depends on SA1100_NANOENGINE
953 help
954 Enable PCI on the BSE nanoEngine board.
955
779eb41c
BG
956config ARM_ERRATA_814220
957 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
958 depends on CPU_V7
959 help
960 The v7 ARM states that all cache and branch predictor maintenance
961 operations that do not specify an address execute, relative to
962 each other, in program order.
963 However, because of this erratum, an L2 set/way cache maintenance
964 operation can overtake an L1 set/way cache maintenance operation.
965 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
966 r0p4, r0p5.
967
1da177e4
LT
968endmenu
969
970menu "Kernel Features"
971
3b55658a
DM
972config HAVE_SMP
973 bool
974 help
975 This option should be selected by machines which have an SMP-
976 capable CPU.
977
978 The only effect of this option is to make the SMP-related
979 options available to the user for configuration.
980
1da177e4 981config SMP
bb2d8130 982 bool "Symmetric Multi-Processing"
fbb4ddac 983 depends on CPU_V6K || CPU_V7
3b55658a 984 depends on HAVE_SMP
801bb21c 985 depends on MMU || ARM_MPU
0361748f 986 select IRQ_WORK
1da177e4
LT
987 help
988 This enables support for systems with more than one CPU. If you have
4a474157
RG
989 a system with only one CPU, say N. If you have a system with more
990 than one CPU, say Y.
1da177e4 991
4a474157 992 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 993 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
994 you say Y here, the kernel will run on many, but not all,
995 uniprocessor machines. On a uniprocessor machine, the kernel
996 will run faster if you say N here.
1da177e4 997
cb1aaebe 998 See also <file:Documentation/x86/i386/IO-APIC.rst>,
4f4cfa6c 999 <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
50a23e6e 1000 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1001
1002 If you don't know what to do here, say N.
1003
f00ec48f 1004config SMP_ON_UP
5744ff43 1005 bool "Allow booting SMP kernel on uniprocessor systems"
5408445b 1006 depends on SMP && MMU
f00ec48f
RK
1007 default y
1008 help
1009 SMP kernels contain instructions which fail on non-SMP processors.
1010 Enabling this option allows the kernel to modify itself to make
1011 these instructions safe. Disabling it allows about 1K of space
1012 savings.
1013
1014 If you don't know what to do here, say Y.
1015
50596b75
AB
1016
1017config CURRENT_POINTER_IN_TPIDRURO
1018 def_bool y
b87cf911 1019 depends on CPU_32v6K && !CPU_V6
50596b75 1020
d4664b6c
AB
1021config IRQSTACKS
1022 def_bool y
9974f857
AB
1023 select HAVE_IRQ_EXIT_ON_IRQ_STACK
1024 select HAVE_SOFTIRQ_ON_OWN_STACK
50596b75 1025
c9018aab
VG
1026config ARM_CPU_TOPOLOGY
1027 bool "Support cpu topology definition"
1028 depends on SMP && CPU_V7
1029 default y
1030 help
1031 Support ARM cpu topology definition. The MPIDR register defines
1032 affinity between processors which is then used to describe the cpu
1033 topology of an ARM System.
1034
1035config SCHED_MC
1036 bool "Multi-core scheduler support"
1037 depends on ARM_CPU_TOPOLOGY
1038 help
1039 Multi-core scheduler support improves the CPU scheduler's decision
1040 making when dealing with multi-core CPU chips at a cost of slightly
1041 increased overhead in some places. If unsure say N here.
1042
1043config SCHED_SMT
1044 bool "SMT scheduler support"
1045 depends on ARM_CPU_TOPOLOGY
1046 help
1047 Improves the CPU scheduler's decision making when dealing with
1048 MultiThreading at a cost of slightly increased overhead in some
1049 places. If unsure say N here.
1050
a8cbcd92
RK
1051config HAVE_ARM_SCU
1052 bool
a8cbcd92 1053 help
8f433ec4 1054 This option enables support for the ARM snoop control unit
a8cbcd92 1055
8a4da6e3 1056config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1057 bool "Architected timer support"
1058 depends on CPU_V7
8a4da6e3 1059 select ARM_ARCH_TIMER
022c03a2
MZ
1060 help
1061 This option enables support for the ARM architected timer
1062
f32f4ce2
RK
1063config HAVE_ARM_TWD
1064 bool
f32f4ce2
RK
1065 help
1066 This options enables support for the ARM timer and watchdog unit
1067
e8db288e
NP
1068config MCPM
1069 bool "Multi-Cluster Power Management"
1070 depends on CPU_V7 && SMP
1071 help
1072 This option provides the common power management infrastructure
1073 for (multi-)cluster based systems, such as big.LITTLE based
1074 systems.
1075
ebf4a5c5
HZ
1076config MCPM_QUAD_CLUSTER
1077 bool
1078 depends on MCPM
1079 help
1080 To avoid wasting resources unnecessarily, MCPM only supports up
1081 to 2 clusters by default.
1082 Platforms with 3 or 4 clusters that use MCPM must select this
1083 option to allow the additional clusters to be managed.
1084
1c33be57
NP
1085config BIG_LITTLE
1086 bool "big.LITTLE support (Experimental)"
1087 depends on CPU_V7 && SMP
1088 select MCPM
1089 help
1090 This option enables support selections for the big.LITTLE
1091 system architecture.
1092
1093config BL_SWITCHER
1094 bool "big.LITTLE switcher support"
6c044fec 1095 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
51aaf81f 1096 select CPU_PM
1c33be57
NP
1097 help
1098 The big.LITTLE "switcher" provides the core functionality to
1099 transparently handle transition between a cluster of A15's
1100 and a cluster of A7's in a big.LITTLE system.
1101
b22537c6
NP
1102config BL_SWITCHER_DUMMY_IF
1103 tristate "Simple big.LITTLE switcher user interface"
1104 depends on BL_SWITCHER && DEBUG_KERNEL
1105 help
1106 This is a simple and dummy char dev interface to control
1107 the big.LITTLE switcher core code. It is meant for
1108 debugging purposes only.
1109
8d5796d2
LB
1110choice
1111 prompt "Memory split"
006fa259 1112 depends on MMU
8d5796d2
LB
1113 default VMSPLIT_3G
1114 help
1115 Select the desired split between kernel and user memory.
1116
1117 If you are not absolutely sure what you are doing, leave this
1118 option alone!
1119
1120 config VMSPLIT_3G
1121 bool "3G/1G user/kernel split"
63ce446c 1122 config VMSPLIT_3G_OPT
bbeedfda 1123 depends on !ARM_LPAE
63ce446c 1124 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1125 config VMSPLIT_2G
1126 bool "2G/2G user/kernel split"
1127 config VMSPLIT_1G
1128 bool "1G/3G user/kernel split"
1129endchoice
1130
1131config PAGE_OFFSET
1132 hex
006fa259 1133 default PHYS_OFFSET if !MMU
8d5796d2
LB
1134 default 0x40000000 if VMSPLIT_1G
1135 default 0x80000000 if VMSPLIT_2G
63ce446c 1136 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1137 default 0xC0000000
1138
c12366ba
LW
1139config KASAN_SHADOW_OFFSET
1140 hex
1141 depends on KASAN
1142 default 0x1f000000 if PAGE_OFFSET=0x40000000
1143 default 0x5f000000 if PAGE_OFFSET=0x80000000
1144 default 0x9f000000 if PAGE_OFFSET=0xC0000000
1145 default 0x8f000000 if PAGE_OFFSET=0xB0000000
1146 default 0xffffffff
1147
1da177e4
LT
1148config NR_CPUS
1149 int "Maximum number of CPUs (2-32)"
d624833f
AB
1150 range 2 16 if DEBUG_KMAP_LOCAL
1151 range 2 32 if !DEBUG_KMAP_LOCAL
1da177e4
LT
1152 depends on SMP
1153 default "4"
d624833f
AB
1154 help
1155 The maximum number of CPUs that the kernel can support.
1156 Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1157 debugging is enabled, which uses half of the per-CPU fixmap
1158 slots as guard regions.
1da177e4 1159
a054a811 1160config HOTPLUG_CPU
00b7dede 1161 bool "Support for hot-pluggable CPUs"
40b31360 1162 depends on SMP
1b5ba350 1163 select GENERIC_IRQ_MIGRATION
a054a811
RK
1164 help
1165 Say Y here to experiment with turning CPUs off and on. CPUs
1166 can be controlled through /sys/devices/system/cpu.
1167
2bdd424f
WD
1168config ARM_PSCI
1169 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1170 depends on HAVE_ARM_SMCCC
be120397 1171 select ARM_PSCI_FW
2bdd424f
WD
1172 help
1173 Say Y here if you want Linux to communicate with system firmware
1174 implementing the PSCI specification for CPU-centric power
1175 management operations described in ARM document number ARM DEN
1176 0022A ("Power State Coordination Interface System Software on
1177 ARM processors").
1178
c9218b16 1179config HZ_FIXED
f8065813 1180 int
1164f672 1181 default 128 if SOC_AT91RM9200
47d84682 1182 default 0
c9218b16
RK
1183
1184choice
47d84682 1185 depends on HZ_FIXED = 0
c9218b16
RK
1186 prompt "Timer frequency"
1187
1188config HZ_100
1189 bool "100 Hz"
1190
1191config HZ_200
1192 bool "200 Hz"
1193
1194config HZ_250
1195 bool "250 Hz"
1196
1197config HZ_300
1198 bool "300 Hz"
1199
1200config HZ_500
1201 bool "500 Hz"
1202
1203config HZ_1000
1204 bool "1000 Hz"
1205
1206endchoice
1207
1208config HZ
1209 int
47d84682 1210 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1211 default 100 if HZ_100
1212 default 200 if HZ_200
1213 default 250 if HZ_250
1214 default 300 if HZ_300
1215 default 500 if HZ_500
1216 default 1000
1217
1218config SCHED_HRTICK
1219 def_bool HIGH_RES_TIMERS
f8065813 1220
16c79651 1221config THUMB2_KERNEL
bc7dea00 1222 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1223 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1224 default y if CPU_THUMBONLY
89bace65 1225 select ARM_UNWIND
16c79651
CM
1226 help
1227 By enabling this option, the kernel will be compiled in
75fea300 1228 Thumb-2 mode.
16c79651
CM
1229
1230 If unsure, say N.
1231
42f25bdd
NP
1232config ARM_PATCH_IDIV
1233 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
5408445b 1234 depends on CPU_32v7
42f25bdd
NP
1235 default y
1236 help
1237 The ARM compiler inserts calls to __aeabi_idiv() and
1238 __aeabi_uidiv() when it needs to perform division on signed
1239 and unsigned integers. Some v7 CPUs have support for the sdiv
1240 and udiv instructions that can be used to implement those
1241 functions.
1242
1243 Enabling this option allows the kernel to modify itself to
1244 replace the first two instructions of these library functions
1245 with the sdiv or udiv plus "bx lr" instructions when the CPU
1246 it is running on supports them. Typically this will be faster
1247 and less power intensive than running the original library
1248 code to do integer division.
1249
704bdda0 1250config AEABI
a05b9608
ND
1251 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1252 !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1253 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
704bdda0
NP
1254 help
1255 This option allows for the kernel to be compiled using the latest
1256 ARM ABI (aka EABI). This is only useful if you are using a user
1257 space environment that is also compiled with EABI.
1258
1259 Since there are major incompatibilities between the legacy ABI and
1260 EABI, especially with regard to structure member alignment, this
1261 option also changes the kernel syscall calling convention to
1262 disambiguate both ABIs and allow for backward compatibility support
1263 (selected with CONFIG_OABI_COMPAT).
1264
1265 To use this you need GCC version 4.0.0 or later.
1266
6c90c872 1267config OABI_COMPAT
a73a3ff1 1268 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1269 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1270 help
1271 This option preserves the old syscall interface along with the
1272 new (ARM EABI) one. It also provides a compatibility layer to
1273 intercept syscalls that have structure arguments which layout
1274 in memory differs between the legacy ABI and the new ARM EABI
1275 (only for non "thumb" binaries). This option adds a tiny
1276 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1277
1278 The seccomp filter system will not be available when this is
1279 selected, since there is no way yet to sensibly distinguish
1280 between calling conventions during filtering.
1281
6c90c872
NP
1282 If you know you'll be using only pure EABI user space then you
1283 can say N here. If this option is not selected and you attempt
1284 to execute a legacy ABI binary then the result will be
1285 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1286 at all). If in doubt say N.
6c90c872 1287
fb597f2a 1288config ARCH_SELECT_MEMORY_MODEL
6fd09c9a 1289 def_bool y
fb597f2a
GF
1290
1291config ARCH_FLATMEM_ENABLE
6fd09c9a 1292 def_bool !(ARCH_RPC || ARCH_SA1100)
05944d74 1293
05944d74 1294config ARCH_SPARSEMEM_ENABLE
6fd09c9a 1295 def_bool !ARCH_FOOTBRIDGE
fb597f2a 1296 select SPARSEMEM_STATIC if SPARSEMEM
07a2f737 1297
053a96ca 1298config HIGHMEM
e8db89a2
RK
1299 bool "High Memory Support"
1300 depends on MMU
2a15ba82 1301 select KMAP_LOCAL
825c43f5 1302 select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
053a96ca
NP
1303 help
1304 The address space of ARM processors is only 4 Gigabytes large
1305 and it has to accommodate user address space, kernel address
1306 space as well as some memory mapped IO. That means that, if you
1307 have a large amount of physical memory and/or IO, not all of the
1308 memory can be "permanently mapped" by the kernel. The physical
1309 memory that is not permanently mapped is called "high memory".
1310
1311 Depending on the selected kernel/user memory split, minimum
1312 vmalloc space and actual amount of RAM, you may not need this
1313 option which should result in a slightly faster kernel.
1314
1315 If unsure, say n.
1316
65cec8e3 1317config HIGHPTE
9a431bd5 1318 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1319 depends on HIGHMEM
9a431bd5 1320 default y
b4d103d1
RK
1321 help
1322 The VM uses one page of physical memory for each page table.
1323 For systems with a lot of processes, this can use a lot of
1324 precious low memory, eventually leading to low memory being
1325 consumed by page tables. Setting this option will allow
1326 user-space 2nd level page tables to reside in high memory.
65cec8e3 1327
a5e090ac
RK
1328config CPU_SW_DOMAIN_PAN
1329 bool "Enable use of CPU domains to implement privileged no-access"
1330 depends on MMU && !ARM_LPAE
1b8873a0
JI
1331 default y
1332 help
a5e090ac
RK
1333 Increase kernel security by ensuring that normal kernel accesses
1334 are unable to access userspace addresses. This can help prevent
1335 use-after-free bugs becoming an exploitable privilege escalation
1336 by ensuring that magic values (such as LIST_POISON) will always
1337 fault when dereferenced.
1338
1339 CPUs with low-vector mappings use a best-efforts implementation.
1340 Their lower 1MB needs to remain accessible for the vectors, but
1341 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1342
1b8873a0 1343config HW_PERF_EVENTS
fa8ad788
MR
1344 def_bool y
1345 depends on ARM_PMU
1b8873a0 1346
7d485f64
AB
1347config ARM_MODULE_PLTS
1348 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1349 depends on MODULES
8fa7ea40 1350 select KASAN_VMALLOC if KASAN
e7229f7d 1351 default y
7d485f64
AB
1352 help
1353 Allocate PLTs when loading modules so that jumps and calls whose
1354 targets are too far away for their relative offsets to be encoded
1355 in the instructions themselves can be bounced via veneers in the
1356 module's PLT. This allows modules to be allocated in the generic
1357 vmalloc area after the dedicated module memory area has been
1358 exhausted. The modules will use slightly more memory, but after
1359 rounding up to page size, the actual memory footprint is usually
1360 the same.
1361
e7229f7d
AR
1362 Disabling this is usually safe for small single-platform
1363 configurations. If unsure, say y.
7d485f64 1364
0192445c 1365config ARCH_FORCE_MAX_ORDER
36d6c928 1366 int "Maximum zone order"
898f08e1 1367 default "12" if SOC_AM33XX
cc611137 1368 default "9" if SA1111
c1b2d970
MD
1369 default "11"
1370 help
1371 The kernel memory allocator divides physically contiguous memory
1372 blocks into "zones", where each zone is a power of two number of
1373 pages. This option selects the largest power of two that the kernel
1374 keeps in the memory allocator. If you need to allocate very large
1375 blocks of physically contiguous memory, then you may need to
1376 increase this value.
1377
1378 This config option is actually maximum order plus one. For example,
1379 a value of 11 means that the largest free memory block is 2^10 pages.
1380
1da177e4 1381config ALIGNMENT_TRAP
3e3f354b 1382 def_bool CPU_CP15_MMU
e119bfff 1383 select HAVE_PROC_CPU if PROC_FS
1da177e4 1384 help
84eb8d06 1385 ARM processors cannot fetch/store information which is not
1da177e4
LT
1386 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1387 address divisible by 4. On 32-bit ARM processors, these non-aligned
1388 fetch/store instructions will be emulated in software if you say
1389 here, which has a severe performance impact. This is necessary for
1390 correct operation of some network protocols. With an IP-only
1391 configuration it is safe to say N, otherwise say Y.
1392
39ec58f3 1393config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1394 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1395 depends on MMU
39ec58f3
LB
1396 default y if CPU_FEROCEON
1397 help
1398 Implement faster copy_to_user and clear_user methods for CPU
1399 cores where a 8-word STM instruction give significantly higher
1400 memory write throughput than a sequence of individual 32bit stores.
1401
1402 A possible side effect is a slight increase in scheduling latency
1403 between threads sharing the same address space if they invoke
1404 such copy operations with large buffers.
1405
1406 However, if the CPU data cache is using a write-allocate mode,
1407 this option is unlikely to provide any performance gain.
1408
02c2433b
SS
1409config PARAVIRT
1410 bool "Enable paravirtualization code"
1411 help
1412 This changes the kernel so it can modify itself when it is run
1413 under a hypervisor, potentially improving performance significantly
1414 over full virtualization.
1415
1416config PARAVIRT_TIME_ACCOUNTING
1417 bool "Paravirtual steal time accounting"
1418 select PARAVIRT
02c2433b
SS
1419 help
1420 Select this option to enable fine granularity task steal time
1421 accounting. Time spent executing other tasks in parallel with
1422 the current vCPU is discounted from the vCPU power. To account for
1423 that, there can be a small performance impact.
1424
1425 If in doubt, say N here.
1426
eff8d644
SS
1427config XEN_DOM0
1428 def_bool y
1429 depends on XEN
1430
1431config XEN
c2ba1f7d 1432 bool "Xen guest support on ARM"
85323a99 1433 depends on ARM && AEABI && OF
f880b67d 1434 depends on CPU_V7 && !CPU_V6
85323a99 1435 depends on !GENERIC_ATOMIC64
7693decc 1436 depends on MMU
51aaf81f 1437 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1438 select ARM_PSCI
f21254cd 1439 select SWIOTLB
83862ccf 1440 select SWIOTLB_XEN
02c2433b 1441 select PARAVIRT
eff8d644
SS
1442 help
1443 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1444
f05eb1d2
AB
1445config CC_HAVE_STACKPROTECTOR_TLS
1446 def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
1447
189af465
AB
1448config STACKPROTECTOR_PER_TASK
1449 bool "Use a unique stack canary value for each task"
9c46929e 1450 depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
f05eb1d2
AB
1451 depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS
1452 select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS
189af465
AB
1453 default y
1454 help
1455 Due to the fact that GCC uses an ordinary symbol reference from
1456 which to load the value of the stack canary, this value can only
1457 change at reboot time on SMP systems, and all tasks running in the
1458 kernel's address space are forced to use the same canary value for
1459 the entire duration that the system is up.
1460
1461 Enable this option to switch to a different method that uses a
1462 different canary value for each task.
1463
1da177e4
LT
1464endmenu
1465
1466menu "Boot options"
1467
9eb8f674
GL
1468config USE_OF
1469 bool "Flattened Device Tree support"
b1b3f49c 1470 select IRQ_DOMAIN
9eb8f674 1471 select OF
9eb8f674
GL
1472 help
1473 Include support for flattened device tree machine descriptions.
1474
bd51e2f5 1475config ATAGS
96a4ce30 1476 bool "Support for the traditional ATAGS boot data passing"
bd51e2f5
NP
1477 default y
1478 help
1479 This is the traditional way of passing data to the kernel at boot
1480 time. If you are solely relying on the flattened device tree (or
1481 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
acb926d6
AB
1482 to remove ATAGS support from your kernel binary.
1483
1484config UNUSED_BOARD_FILES
1485 bool "Board support for machines without known users"
1486 depends on ATAGS
1487 help
1488 Most ATAGS based board files are completely unused and are
1489 scheduled for removal in early 2023, and left out of kernels
1490 by default now. If you are using a board file that is marked
1491 as unused, turn on this option to build support into the kernel.
1492
1493 To keep support for your individual board from being removed,
1494 send a reply to the email discussion at
1495 https://lore.kernel.org/all/CAK8P3a0Z9vGEQbVRBo84bSyPFM-LF+hs5w8ZA51g2Z+NsdtDQA@mail.gmail.com/
bd51e2f5
NP
1496
1497config DEPRECATED_PARAM_STRUCT
1498 bool "Provide old way to pass kernel parameters"
1499 depends on ATAGS
1500 help
1501 This was deprecated in 2001 and announced to live on for 5 years.
1502 Some old boot loaders still use this way.
1503
1da177e4
LT
1504# Compressed boot loader in ROM. Yes, we really want to ask about
1505# TEXT and BSS so we preserve their values in the config files.
1506config ZBOOT_ROM_TEXT
1507 hex "Compressed ROM boot loader base address"
39c3e304 1508 default 0x0
1da177e4
LT
1509 help
1510 The physical address at which the ROM-able zImage is to be
1511 placed in the target. Platforms which normally make use of
1512 ROM-able zImage formats normally set this to a suitable
1513 value in their defconfig file.
1514
1515 If ZBOOT_ROM is not enabled, this has no effect.
1516
1517config ZBOOT_ROM_BSS
1518 hex "Compressed ROM boot loader BSS address"
39c3e304 1519 default 0x0
1da177e4 1520 help
f8c440b2
DF
1521 The base address of an area of read/write memory in the target
1522 for the ROM-able zImage which must be available while the
1523 decompressor is running. It must be large enough to hold the
1524 entire decompressed kernel plus an additional 128 KiB.
1525 Platforms which normally make use of ROM-able zImage formats
1526 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1527
1528 If ZBOOT_ROM is not enabled, this has no effect.
1529
1530config ZBOOT_ROM
1531 bool "Compressed boot loader in ROM/flash"
1532 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1533 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1534 help
1535 Say Y here if you intend to execute your compressed kernel image
1536 (zImage) directly from ROM or flash. If unsure, say N.
1537
e2a6a3aa
JB
1538config ARM_APPENDED_DTB
1539 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1540 depends on OF
e2a6a3aa
JB
1541 help
1542 With this option, the boot code will look for a device tree binary
1543 (DTB) appended to zImage
1544 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1545
1546 This is meant as a backward compatibility convenience for those
1547 systems with a bootloader that can't be upgraded to accommodate
1548 the documented boot protocol using a device tree.
1549
1550 Beware that there is very little in terms of protection against
1551 this option being confused by leftover garbage in memory that might
1552 look like a DTB header after a reboot if no actual DTB is appended
1553 to zImage. Do not leave this option active in a production kernel
1554 if you don't intend to always append a DTB. Proper passing of the
1555 location into r2 of a bootloader provided DTB is always preferable
1556 to this option.
1557
b90b9a38
NP
1558config ARM_ATAG_DTB_COMPAT
1559 bool "Supplement the appended DTB with traditional ATAG information"
1560 depends on ARM_APPENDED_DTB
1561 help
1562 Some old bootloaders can't be updated to a DTB capable one, yet
1563 they provide ATAGs with memory configuration, the ramdisk address,
1564 the kernel cmdline string, etc. Such information is dynamically
1565 provided by the bootloader and can't always be stored in a static
1566 DTB. To allow a device tree enabled kernel to be used with such
1567 bootloaders, this option allows zImage to extract the information
1568 from the ATAG list and store it at run time into the appended DTB.
1569
d0f34a11
GR
1570choice
1571 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1572 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1573
1574config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1575 bool "Use bootloader kernel arguments if available"
1576 help
1577 Uses the command-line options passed by the boot loader instead of
1578 the device tree bootargs property. If the boot loader doesn't provide
1579 any, the device tree bootargs property will be used.
1580
1581config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1582 bool "Extend with bootloader kernel arguments"
1583 help
1584 The command-line arguments provided by the boot loader will be
1585 appended to the the device tree bootargs property.
1586
1587endchoice
1588
1da177e4
LT
1589config CMDLINE
1590 string "Default kernel command string"
1591 default ""
1592 help
3e3f354b 1593 On some architectures (e.g. CATS), there is currently no way
1da177e4
LT
1594 for the boot loader to pass arguments to the kernel. For these
1595 architectures, you should supply some command-line options at build
1596 time by entering them here. As a minimum, you should specify the
1597 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1598
4394c124
VB
1599choice
1600 prompt "Kernel command line type" if CMDLINE != ""
1601 default CMDLINE_FROM_BOOTLOADER
1602
1603config CMDLINE_FROM_BOOTLOADER
1604 bool "Use bootloader kernel arguments if available"
1605 help
1606 Uses the command-line options passed by the boot loader. If
1607 the boot loader doesn't provide any, the default kernel command
1608 string provided in CMDLINE will be used.
1609
1610config CMDLINE_EXTEND
1611 bool "Extend bootloader kernel arguments"
1612 help
1613 The command-line arguments provided by the boot loader will be
1614 appended to the default kernel command string.
1615
92d2040d
AH
1616config CMDLINE_FORCE
1617 bool "Always use the default kernel command string"
92d2040d
AH
1618 help
1619 Always use the default kernel command string, even if the boot
1620 loader passes other arguments to the kernel.
1621 This is useful if you cannot or don't want to change the
1622 command-line options your boot loader passes to the kernel.
4394c124 1623endchoice
92d2040d 1624
1da177e4
LT
1625config XIP_KERNEL
1626 bool "Kernel Execute-In-Place from ROM"
10968131 1627 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
5408445b 1628 depends on !ARM_PATCH_IDIV && !ARM_PATCH_PHYS_VIRT && !SMP_ON_UP
1da177e4
LT
1629 help
1630 Execute-In-Place allows the kernel to run from non-volatile storage
1631 directly addressable by the CPU, such as NOR flash. This saves RAM
1632 space since the text section of the kernel is not loaded from flash
1633 to RAM. Read-write sections, such as the data section and stack,
1634 are still copied to RAM. The XIP kernel is not compressed since
1635 it has to run directly from flash, so it will take more space to
1636 store it. The flash address used to link the kernel object files,
1637 and for storing it, is configuration dependent. Therefore, if you
1638 say Y here, you must know the proper physical address where to
1639 store the kernel image depending on your own flash memory usage.
1640
1641 Also note that the make target becomes "make xipImage" rather than
1642 "make zImage" or "make Image". The final kernel binary to put in
1643 ROM memory will be arch/arm/boot/xipImage.
1644
1645 If unsure, say N.
1646
1647config XIP_PHYS_ADDR
1648 hex "XIP Kernel Physical Location"
1649 depends on XIP_KERNEL
1650 default "0x00080000"
1651 help
1652 This is the physical address in your flash memory the kernel will
1653 be linked for and stored to. This address is dependent on your
1654 own flash usage.
1655
ca8b5d97
NP
1656config XIP_DEFLATED_DATA
1657 bool "Store kernel .data section compressed in ROM"
1658 depends on XIP_KERNEL
1659 select ZLIB_INFLATE
1660 help
1661 Before the kernel is actually executed, its .data section has to be
1662 copied to RAM from ROM. This option allows for storing that data
1663 in compressed form and decompressed to RAM rather than merely being
1664 copied, saving some precious ROM space. A possible drawback is a
1665 slightly longer boot delay.
1666
c587e4a6
RP
1667config KEXEC
1668 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 1669 depends on (!SMP || PM_SLEEP_SMP)
76950f71 1670 depends on MMU
2965faa5 1671 select KEXEC_CORE
c587e4a6
RP
1672 help
1673 kexec is a system call that implements the ability to shutdown your
1674 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1675 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1676 you can start any kernel with it, not just Linux.
1677
1678 It is an ongoing process to be certain the hardware in a machine
1679 is properly shutdown, so do not be surprised if this code does not
bf220695 1680 initially work for you.
c587e4a6 1681
4cd9d6f7
RP
1682config ATAGS_PROC
1683 bool "Export atags in procfs"
bd51e2f5 1684 depends on ATAGS && KEXEC
b98d7291 1685 default y
4cd9d6f7
RP
1686 help
1687 Should the atags used to boot the kernel be exported in an "atags"
1688 file in procfs. Useful with kexec.
1689
cb5d39b3
MW
1690config CRASH_DUMP
1691 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
1692 help
1693 Generate crash dump after being started by kexec. This should
1694 be normally only set in special crash dump kernels which are
1695 loaded in the main kernel with kexec-tools into a specially
1696 reserved region and then later executed after a crash by
1697 kdump/kexec. The crash dump kernel must be compiled to a
1698 memory address not used by the main kernel
1699
330d4810 1700 For more details see Documentation/admin-guide/kdump/kdump.rst
cb5d39b3 1701
e69edc79 1702config AUTO_ZRELADDR
6fd09c9a
AB
1703 bool "Auto calculation of the decompressed kernel image address" if !ARCH_MULTIPLATFORM
1704 default !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
e69edc79
EM
1705 help
1706 ZRELADDR is the physical address where the decompressed kernel
1707 image will be placed. If AUTO_ZRELADDR is selected, the address
0673cb38
GU
1708 will be determined at run-time, either by masking the current IP
1709 with 0xf8000000, or, if invalid, from the DTB passed in r2.
1710 This assumes the zImage being placed in the first 128MB from
1711 start of memory.
e69edc79 1712
81a0bc39
RF
1713config EFI_STUB
1714 bool
1715
1716config EFI
1717 bool "UEFI runtime support"
1718 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
1719 select UCS2_STRING
1720 select EFI_PARAMS_FROM_FDT
1721 select EFI_STUB
2e0eb483 1722 select EFI_GENERIC_STUB
81a0bc39 1723 select EFI_RUNTIME_WRAPPERS
a7f7f624 1724 help
81a0bc39
RF
1725 This option provides support for runtime services provided
1726 by UEFI firmware (such as non-volatile variables, realtime
1727 clock, and platform reset). A UEFI stub is also provided to
1728 allow the kernel to be booted as an EFI application. This
1729 is only useful for kernels that may run on systems that have
1730 UEFI firmware.
1731
bb817bef
AB
1732config DMI
1733 bool "Enable support for SMBIOS (DMI) tables"
1734 depends on EFI
1735 default y
1736 help
1737 This enables SMBIOS/DMI feature for systems.
1738
1739 This option is only useful on systems that have UEFI firmware.
1740 However, even with this option, the resultant kernel should
1741 continue to boot on existing non-UEFI platforms.
1742
1743 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1744 i.e., the the practice of identifying the platform via DMI to
1745 decide whether certain workarounds for buggy hardware and/or
1746 firmware need to be enabled. This would require the DMI subsystem
1747 to be enabled much earlier than we do on ARM, which is non-trivial.
1748
1da177e4
LT
1749endmenu
1750
ac9d7efc 1751menu "CPU Power Management"
1da177e4 1752
1da177e4 1753source "drivers/cpufreq/Kconfig"
1da177e4 1754
ac9d7efc
RK
1755source "drivers/cpuidle/Kconfig"
1756
1757endmenu
1758
1da177e4
LT
1759menu "Floating point emulation"
1760
1761comment "At least one emulation must be selected"
1762
1763config FPE_NWFPE
1764 bool "NWFPE math emulation"
593c252a 1765 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
a7f7f624 1766 help
1da177e4
LT
1767 Say Y to include the NWFPE floating point emulator in the kernel.
1768 This is necessary to run most binaries. Linux does not currently
1769 support floating point hardware so you need to say Y here even if
1770 your machine has an FPA or floating point co-processor podule.
1771
1772 You may say N here if you are going to load the Acorn FPEmulator
1773 early in the bootup.
1774
1775config FPE_NWFPE_XP
1776 bool "Support extended precision"
bedf142b 1777 depends on FPE_NWFPE
1da177e4
LT
1778 help
1779 Say Y to include 80-bit support in the kernel floating-point
1780 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1781 Note that gcc does not generate 80-bit operations by default,
1782 so in most cases this option only enlarges the size of the
1783 floating point emulator without any good reason.
1784
1785 You almost surely want to say N here.
1786
1787config FPE_FASTFPE
1788 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 1789 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
a7f7f624 1790 help
1da177e4
LT
1791 Say Y here to include the FAST floating point emulator in the kernel.
1792 This is an experimental much faster emulator which now also has full
1793 precision for the mantissa. It does not support any exceptions.
1794 It is very simple, and approximately 3-6 times faster than NWFPE.
1795
1796 It should be sufficient for most programs. It may be not suitable
1797 for scientific calculations, but you have to check this for yourself.
1798 If you do not feel you need a faster FP emulation you should better
1799 choose NWFPE.
1800
1801config VFP
1802 bool "VFP-format floating point maths"
e399b1a4 1803 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1804 help
1805 Say Y to include VFP support code in the kernel. This is needed
1806 if your hardware includes a VFP unit.
1807
dc7a12bd 1808 Please see <file:Documentation/arm/vfp/release-notes.rst> for
1da177e4
LT
1809 release notes and additional status information.
1810
1811 Say N if your target does not have VFP hardware.
1812
25ebee02
CM
1813config VFPv3
1814 bool
1815 depends on VFP
1816 default y if CPU_V7
1817
b5872db4
CM
1818config NEON
1819 bool "Advanced SIMD (NEON) Extension support"
1820 depends on VFPv3 && CPU_V7
1821 help
1822 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1823 Extension.
1824
73c132c1
AB
1825config KERNEL_MODE_NEON
1826 bool "Support for NEON in kernel mode"
c4a30c3b 1827 depends on NEON && AEABI
73c132c1
AB
1828 help
1829 Say Y to include support for NEON in kernel mode.
1830
1da177e4
LT
1831endmenu
1832
1da177e4
LT
1833menu "Power management options"
1834
eceab4ac 1835source "kernel/power/Kconfig"
1da177e4 1836
f4cb5700 1837config ARCH_SUSPEND_POSSIBLE
19a0519d 1838 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 1839 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
1840 def_bool y
1841
15e0d9e3 1842config ARM_CPU_SUSPEND
8b6f2499 1843 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1b9bdf5c 1844 depends on ARCH_SUSPEND_POSSIBLE
15e0d9e3 1845
603fb42a
SC
1846config ARCH_HIBERNATION_POSSIBLE
1847 bool
1848 depends on MMU
1849 default y if ARCH_SUSPEND_POSSIBLE
1850
1da177e4
LT
1851endmenu
1852
2cbd1cc3 1853source "arch/arm/Kconfig.assembler"