ARM: dma-mapping: convert ARCH_HAS_DMA_SET_COHERENT_MASK to kconfig symbol
[linux-2.6-block.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
d0ee9f40 6 select HAVE_IDE if PCI || ISA || PCMCIA
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
856bc356 13 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 19 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 20 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
21 select HAVE_KERNEL_GZIP
22 select HAVE_KERNEL_LZO
6e8699f7 23 select HAVE_KERNEL_LZMA
e360adbe 24 select HAVE_IRQ_WORK
7ada189f
JI
25 select HAVE_PERF_EVENTS
26 select PERF_USE_VMALLOC
e513f8bf 27 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 28 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 29 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
30 select HAVE_GENERIC_HARDIRQS
31 select HAVE_SPARSE_IRQ
25a5662a 32 select GENERIC_IRQ_SHOW
1fb90263 33 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 34 select GENERIC_PCI_IOMAP
1da177e4
LT
35 help
36 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 37 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 38 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 39 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
40 Europe. There is an ARM Linux project with a web page at
41 <http://www.arm.linux.org.uk/>.
42
74facffe
RK
43config ARM_HAS_SG_CHAIN
44 bool
45
1a189b97
RK
46config HAVE_PWM
47 bool
48
0b05da72
HUK
49config MIGHT_HAVE_PCI
50 bool
51
75e7153a
RB
52config SYS_SUPPORTS_APM_EMULATION
53 bool
54
112f38a4
RK
55config HAVE_SCHED_CLOCK
56 bool
57
0a938b97
DB
58config GENERIC_GPIO
59 bool
0a938b97 60
5cfc8ee0
JS
61config ARCH_USES_GETTIMEOFFSET
62 bool
63 default n
746140c7 64
0567a0c0
KH
65config GENERIC_CLOCKEVENTS
66 bool
0567a0c0 67
a8655e83
CM
68config GENERIC_CLOCKEVENTS_BROADCAST
69 bool
70 depends on GENERIC_CLOCKEVENTS
5388a6b2 71 default y if SMP
a8655e83 72
bf9dd360
RH
73config KTIME_SCALAR
74 bool
75 default y
76
bc581770
LW
77config HAVE_TCM
78 bool
79 select GENERIC_ALLOCATOR
80
e119bfff
RK
81config HAVE_PROC_CPU
82 bool
83
5ea81769
AV
84config NO_IOPORT
85 bool
5ea81769 86
1da177e4
LT
87config EISA
88 bool
89 ---help---
90 The Extended Industry Standard Architecture (EISA) bus was
91 developed as an open alternative to the IBM MicroChannel bus.
92
93 The EISA bus provided some of the features of the IBM MicroChannel
94 bus while maintaining backward compatibility with cards made for
95 the older ISA bus. The EISA bus saw limited use between 1988 and
96 1995 when it was made obsolete by the PCI bus.
97
98 Say Y here if you are building a kernel for an EISA-based machine.
99
100 Otherwise, say N.
101
102config SBUS
103 bool
104
105config MCA
106 bool
107 help
108 MicroChannel Architecture is found in some IBM PS/2 machines and
109 laptops. It is a bus system similar to PCI or ISA. See
110 <file:Documentation/mca.txt> (and especially the web page given
111 there) before attempting to build an MCA bus kernel.
112
f16fb1ec
RK
113config STACKTRACE_SUPPORT
114 bool
115 default y
116
f76e9154
NP
117config HAVE_LATENCYTOP_SUPPORT
118 bool
119 depends on !SMP
120 default y
121
f16fb1ec
RK
122config LOCKDEP_SUPPORT
123 bool
124 default y
125
7ad1bcb2
RK
126config TRACE_IRQFLAGS_SUPPORT
127 bool
128 default y
129
4a2581a0
TG
130config HARDIRQS_SW_RESEND
131 bool
132 default y
133
134config GENERIC_IRQ_PROBE
135 bool
136 default y
137
95c354fe
NP
138config GENERIC_LOCKBREAK
139 bool
140 default y
141 depends on SMP && PREEMPT
142
1da177e4
LT
143config RWSEM_GENERIC_SPINLOCK
144 bool
145 default y
146
147config RWSEM_XCHGADD_ALGORITHM
148 bool
149
f0d1b0b3
DH
150config ARCH_HAS_ILOG2_U32
151 bool
f0d1b0b3
DH
152
153config ARCH_HAS_ILOG2_U64
154 bool
f0d1b0b3 155
89c52ed4
BD
156config ARCH_HAS_CPUFREQ
157 bool
158 help
159 Internal node to signify that the ARCH has CPUFREQ support
160 and that the relevant menu configurations are displayed for
161 it.
162
c7b0aff4
KH
163config ARCH_HAS_CPU_IDLE_WAIT
164 def_bool y
165
b89c3b16
AM
166config GENERIC_HWEIGHT
167 bool
168 default y
169
1da177e4
LT
170config GENERIC_CALIBRATE_DELAY
171 bool
172 default y
173
a08b6b79
Z
174config ARCH_MAY_HAVE_PC_FDC
175 bool
176
5ac6da66
CL
177config ZONE_DMA
178 bool
5ac6da66 179
ccd7ab7f
FT
180config NEED_DMA_MAP_STATE
181 def_bool y
182
58af4a24
RH
183config ARCH_HAS_DMA_SET_COHERENT_MASK
184 bool
185
1da177e4
LT
186config GENERIC_ISA_DMA
187 bool
188
1da177e4
LT
189config FIQ
190 bool
191
13a5045d
RH
192config NEED_RET_TO_USER
193 bool
194
034d2f5a
AV
195config ARCH_MTD_XIP
196 bool
197
c760fc19
HC
198config VECTORS_BASE
199 hex
6afd6fae 200 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
201 default DRAM_BASE if REMAP_VECTORS_TO_RAM
202 default 0x00000000
203 help
204 The base address of exception vectors.
205
dc21af99 206config ARM_PATCH_PHYS_VIRT
c1becedc
RK
207 bool "Patch physical to virtual translations at runtime" if EMBEDDED
208 default y
b511d75d 209 depends on !XIP_KERNEL && MMU
dc21af99
RK
210 depends on !ARCH_REALVIEW || !SPARSEMEM
211 help
111e9a5c
RK
212 Patch phys-to-virt and virt-to-phys translation functions at
213 boot and module load time according to the position of the
214 kernel in system memory.
dc21af99 215
111e9a5c 216 This can only be used with non-XIP MMU kernels where the base
daece596 217 of physical memory is at a 16MB boundary.
dc21af99 218
c1becedc
RK
219 Only disable this option if you know that you do not require
220 this feature (eg, building a kernel for a single machine) and
221 you need to shrink the kernel to the minimal size.
dc21af99 222
c334bc15
RH
223config NEED_MACH_IO_H
224 bool
225 help
226 Select this when mach/io.h is required to provide special
227 definitions for this platform. The need for mach/io.h should
228 be avoided when possible.
229
0cdc8b92 230config NEED_MACH_MEMORY_H
1b9f95f8
NP
231 bool
232 help
0cdc8b92
NP
233 Select this when mach/memory.h is required to provide special
234 definitions for this platform. The need for mach/memory.h should
235 be avoided when possible.
dc21af99 236
1b9f95f8 237config PHYS_OFFSET
974c0724 238 hex "Physical address of main memory" if MMU
0cdc8b92 239 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 240 default DRAM_BASE if !MMU
111e9a5c 241 help
1b9f95f8
NP
242 Please provide the physical address corresponding to the
243 location of main memory in your system.
cada3c08 244
87e040b6
SG
245config GENERIC_BUG
246 def_bool y
247 depends on BUG
248
1da177e4
LT
249source "init/Kconfig"
250
dc52ddc0
MH
251source "kernel/Kconfig.freezer"
252
1da177e4
LT
253menu "System Type"
254
3c427975
HC
255config MMU
256 bool "MMU-based Paged Memory Management Support"
257 default y
258 help
259 Select if you want MMU-based virtualised addressing space
260 support by paged memory management. If unsure, say 'Y'.
261
ccf50e23
RK
262#
263# The "ARM system type" choice list is ordered alphabetically by option
264# text. Please add new entries in the option alphabetic order.
265#
1da177e4
LT
266choice
267 prompt "ARM system type"
6a0e2430 268 default ARCH_VERSATILE
1da177e4 269
4af6fee1
DS
270config ARCH_INTEGRATOR
271 bool "ARM Ltd. Integrator family"
272 select ARM_AMBA
89c52ed4 273 select ARCH_HAS_CPUFREQ
6d803ba7 274 select CLKDEV_LOOKUP
aa3831cf 275 select HAVE_MACH_CLKDEV
9904f793 276 select HAVE_TCM
c5a0adb5 277 select ICST
13edd86d 278 select GENERIC_CLOCKEVENTS
f4b8b319 279 select PLAT_VERSATILE
c41b16f8 280 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 281 select NEED_MACH_IO_H
0cdc8b92 282 select NEED_MACH_MEMORY_H
4af6fee1
DS
283 help
284 Support for ARM's Integrator platform.
285
286config ARCH_REALVIEW
287 bool "ARM Ltd. RealView family"
288 select ARM_AMBA
6d803ba7 289 select CLKDEV_LOOKUP
aa3831cf 290 select HAVE_MACH_CLKDEV
c5a0adb5 291 select ICST
ae30ceac 292 select GENERIC_CLOCKEVENTS
eb7fffa3 293 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 294 select PLAT_VERSATILE
3cb5ee49 295 select PLAT_VERSATILE_CLCD
e3887714 296 select ARM_TIMER_SP804
b56ba8aa 297 select GPIO_PL061 if GPIOLIB
0cdc8b92 298 select NEED_MACH_MEMORY_H
4af6fee1
DS
299 help
300 This enables support for ARM Ltd RealView boards.
301
302config ARCH_VERSATILE
303 bool "ARM Ltd. Versatile family"
304 select ARM_AMBA
305 select ARM_VIC
6d803ba7 306 select CLKDEV_LOOKUP
aa3831cf 307 select HAVE_MACH_CLKDEV
c5a0adb5 308 select ICST
89df1272 309 select GENERIC_CLOCKEVENTS
bbeddc43 310 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 311 select PLAT_VERSATILE
3414ba8c 312 select PLAT_VERSATILE_CLCD
c41b16f8 313 select PLAT_VERSATILE_FPGA_IRQ
e3887714 314 select ARM_TIMER_SP804
4af6fee1
DS
315 help
316 This enables support for ARM Ltd Versatile board.
317
ceade897
RK
318config ARCH_VEXPRESS
319 bool "ARM Ltd. Versatile Express family"
320 select ARCH_WANT_OPTIONAL_GPIOLIB
321 select ARM_AMBA
322 select ARM_TIMER_SP804
6d803ba7 323 select CLKDEV_LOOKUP
aa3831cf 324 select HAVE_MACH_CLKDEV
ceade897 325 select GENERIC_CLOCKEVENTS
ceade897 326 select HAVE_CLK
95c34f83 327 select HAVE_PATA_PLATFORM
ceade897
RK
328 select ICST
329 select PLAT_VERSATILE
0fb44b91 330 select PLAT_VERSATILE_CLCD
ceade897
RK
331 help
332 This enables support for the ARM Ltd Versatile Express boards.
333
8fc5ffa0
AV
334config ARCH_AT91
335 bool "Atmel AT91"
f373e8c0 336 select ARCH_REQUIRE_GPIOLIB
93686ae8 337 select HAVE_CLK
bd602995 338 select CLKDEV_LOOKUP
4af6fee1 339 help
2b3b3516 340 This enables support for systems based on the Atmel AT91RM9200,
9918ceaf 341 AT91SAM9 processors.
4af6fee1 342
ccf50e23
RK
343config ARCH_BCMRING
344 bool "Broadcom BCMRING"
345 depends on MMU
346 select CPU_V6
347 select ARM_AMBA
82d63734 348 select ARM_TIMER_SP804
6d803ba7 349 select CLKDEV_LOOKUP
ccf50e23
RK
350 select GENERIC_CLOCKEVENTS
351 select ARCH_WANT_OPTIONAL_GPIOLIB
352 help
353 Support for Broadcom's BCMRing platform.
354
220e6cf7
RH
355config ARCH_HIGHBANK
356 bool "Calxeda Highbank-based"
357 select ARCH_WANT_OPTIONAL_GPIOLIB
358 select ARM_AMBA
359 select ARM_GIC
360 select ARM_TIMER_SP804
22d80379 361 select CACHE_L2X0
220e6cf7
RH
362 select CLKDEV_LOOKUP
363 select CPU_V7
364 select GENERIC_CLOCKEVENTS
365 select HAVE_ARM_SCU
3b55658a 366 select HAVE_SMP
220e6cf7
RH
367 select USE_OF
368 help
369 Support for the Calxeda Highbank SoC based boards.
370
1da177e4 371config ARCH_CLPS711X
4af6fee1 372 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 373 select CPU_ARM720T
5cfc8ee0 374 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 375 select NEED_MACH_MEMORY_H
f999b8bd
MM
376 help
377 Support for Cirrus Logic 711x/721x based boards.
1da177e4 378
d94f944e
AV
379config ARCH_CNS3XXX
380 bool "Cavium Networks CNS3XXX family"
00d2711d 381 select CPU_V6K
d94f944e
AV
382 select GENERIC_CLOCKEVENTS
383 select ARM_GIC
ce5ea9f3 384 select MIGHT_HAVE_CACHE_L2X0
0b05da72 385 select MIGHT_HAVE_PCI
5f32f7a0 386 select PCI_DOMAINS if PCI
d94f944e
AV
387 help
388 Support for Cavium Networks CNS3XXX platform.
389
788c9700
RK
390config ARCH_GEMINI
391 bool "Cortina Systems Gemini"
392 select CPU_FA526
788c9700 393 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 394 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
395 help
396 Support for the Cortina Systems Gemini family SoCs
397
3a6cb8ce
AB
398config ARCH_PRIMA2
399 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
400 select CPU_V7
3a6cb8ce
AB
401 select NO_IOPORT
402 select GENERIC_CLOCKEVENTS
403 select CLKDEV_LOOKUP
404 select GENERIC_IRQ_CHIP
ce5ea9f3 405 select MIGHT_HAVE_CACHE_L2X0
3a6cb8ce
AB
406 select USE_OF
407 select ZONE_DMA
408 help
409 Support for CSR SiRFSoC ARM Cortex A9 Platform
410
1da177e4
LT
411config ARCH_EBSA110
412 bool "EBSA-110"
c750815e 413 select CPU_SA110
f7e68bbf 414 select ISA
c5eb2a2b 415 select NO_IOPORT
5cfc8ee0 416 select ARCH_USES_GETTIMEOFFSET
c334bc15 417 select NEED_MACH_IO_H
0cdc8b92 418 select NEED_MACH_MEMORY_H
1da177e4
LT
419 help
420 This is an evaluation board for the StrongARM processor available
f6c8965a 421 from Digital. It has limited hardware on-board, including an
1da177e4
LT
422 Ethernet interface, two PCMCIA sockets, two serial ports and a
423 parallel port.
424
e7736d47
LB
425config ARCH_EP93XX
426 bool "EP93xx-based"
c750815e 427 select CPU_ARM920T
e7736d47
LB
428 select ARM_AMBA
429 select ARM_VIC
6d803ba7 430 select CLKDEV_LOOKUP
7444a72e 431 select ARCH_REQUIRE_GPIOLIB
eb33575c 432 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 433 select ARCH_USES_GETTIMEOFFSET
5725aeae 434 select NEED_MACH_MEMORY_H
e7736d47
LB
435 help
436 This enables support for the Cirrus EP93xx series of CPUs.
437
1da177e4
LT
438config ARCH_FOOTBRIDGE
439 bool "FootBridge"
c750815e 440 select CPU_SA110
1da177e4 441 select FOOTBRIDGE
4e8d7637 442 select GENERIC_CLOCKEVENTS
d0ee9f40 443 select HAVE_IDE
c334bc15 444 select NEED_MACH_IO_H
0cdc8b92 445 select NEED_MACH_MEMORY_H
f999b8bd
MM
446 help
447 Support for systems based on the DC21285 companion chip
448 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 449
788c9700
RK
450config ARCH_MXC
451 bool "Freescale MXC/iMX-based"
788c9700 452 select GENERIC_CLOCKEVENTS
788c9700 453 select ARCH_REQUIRE_GPIOLIB
6d803ba7 454 select CLKDEV_LOOKUP
234b6ced 455 select CLKSRC_MMIO
8b6c44f1 456 select GENERIC_IRQ_CHIP
c124befc 457 select HAVE_SCHED_CLOCK
ffa2ea3f 458 select MULTI_IRQ_HANDLER
788c9700
RK
459 help
460 Support for Freescale MXC/iMX-based family of processors
461
1d3f33d5
SG
462config ARCH_MXS
463 bool "Freescale MXS-based"
464 select GENERIC_CLOCKEVENTS
465 select ARCH_REQUIRE_GPIOLIB
b9214b97 466 select CLKDEV_LOOKUP
5c61ddcf 467 select CLKSRC_MMIO
6abda3e1 468 select HAVE_CLK_PREPARE
1d3f33d5
SG
469 help
470 Support for Freescale MXS-based family of processors
471
4af6fee1
DS
472config ARCH_NETX
473 bool "Hilscher NetX based"
234b6ced 474 select CLKSRC_MMIO
c750815e 475 select CPU_ARM926T
4af6fee1 476 select ARM_VIC
2fcfe6b8 477 select GENERIC_CLOCKEVENTS
f999b8bd 478 help
4af6fee1
DS
479 This enables support for systems based on the Hilscher NetX Soc
480
481config ARCH_H720X
482 bool "Hynix HMS720x-based"
c750815e 483 select CPU_ARM720T
4af6fee1 484 select ISA_DMA_API
5cfc8ee0 485 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
486 help
487 This enables support for systems based on the Hynix HMS720x
488
3b938be6
RK
489config ARCH_IOP13XX
490 bool "IOP13xx-based"
491 depends on MMU
c750815e 492 select CPU_XSC3
3b938be6
RK
493 select PLAT_IOP
494 select PCI
495 select ARCH_SUPPORTS_MSI
8d5796d2 496 select VMSPLIT_1G
c334bc15 497 select NEED_MACH_IO_H
0cdc8b92 498 select NEED_MACH_MEMORY_H
13a5045d 499 select NEED_RET_TO_USER
3b938be6
RK
500 help
501 Support for Intel's IOP13XX (XScale) family of processors.
502
3f7e5815
LB
503config ARCH_IOP32X
504 bool "IOP32x-based"
a4f7e763 505 depends on MMU
c750815e 506 select CPU_XSCALE
c334bc15 507 select NEED_MACH_IO_H
13a5045d 508 select NEED_RET_TO_USER
7ae1f7ec 509 select PLAT_IOP
f7e68bbf 510 select PCI
bb2b180c 511 select ARCH_REQUIRE_GPIOLIB
f999b8bd 512 help
3f7e5815
LB
513 Support for Intel's 80219 and IOP32X (XScale) family of
514 processors.
515
516config ARCH_IOP33X
517 bool "IOP33x-based"
518 depends on MMU
c750815e 519 select CPU_XSCALE
c334bc15 520 select NEED_MACH_IO_H
13a5045d 521 select NEED_RET_TO_USER
7ae1f7ec 522 select PLAT_IOP
3f7e5815 523 select PCI
bb2b180c 524 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
525 help
526 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 527
3b938be6
RK
528config ARCH_IXP23XX
529 bool "IXP23XX-based"
a4f7e763 530 depends on MMU
c750815e 531 select CPU_XSC3
3b938be6 532 select PCI
5cfc8ee0 533 select ARCH_USES_GETTIMEOFFSET
c334bc15 534 select NEED_MACH_IO_H
0cdc8b92 535 select NEED_MACH_MEMORY_H
f999b8bd 536 help
3b938be6 537 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
538
539config ARCH_IXP2000
540 bool "IXP2400/2800-based"
a4f7e763 541 depends on MMU
c750815e 542 select CPU_XSCALE
f7e68bbf 543 select PCI
5cfc8ee0 544 select ARCH_USES_GETTIMEOFFSET
c334bc15 545 select NEED_MACH_IO_H
0cdc8b92 546 select NEED_MACH_MEMORY_H
f999b8bd
MM
547 help
548 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 549
3b938be6
RK
550config ARCH_IXP4XX
551 bool "IXP4xx-based"
a4f7e763 552 depends on MMU
58af4a24 553 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 554 select CLKSRC_MMIO
c750815e 555 select CPU_XSCALE
8858e9af 556 select GENERIC_GPIO
3b938be6 557 select GENERIC_CLOCKEVENTS
5b0d495c 558 select HAVE_SCHED_CLOCK
0b05da72 559 select MIGHT_HAVE_PCI
c334bc15 560 select NEED_MACH_IO_H
485bdde7 561 select DMABOUNCE if PCI
c4713074 562 help
3b938be6 563 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 564
edabd38e
SB
565config ARCH_DOVE
566 bool "Marvell Dove"
7b769bb3 567 select CPU_V7
edabd38e 568 select PCI
edabd38e 569 select ARCH_REQUIRE_GPIOLIB
edabd38e 570 select GENERIC_CLOCKEVENTS
c334bc15 571 select NEED_MACH_IO_H
edabd38e
SB
572 select PLAT_ORION
573 help
574 Support for the Marvell Dove SoC 88AP510
575
651c74c7
SB
576config ARCH_KIRKWOOD
577 bool "Marvell Kirkwood"
c750815e 578 select CPU_FEROCEON
651c74c7 579 select PCI
a8865655 580 select ARCH_REQUIRE_GPIOLIB
651c74c7 581 select GENERIC_CLOCKEVENTS
c334bc15 582 select NEED_MACH_IO_H
651c74c7
SB
583 select PLAT_ORION
584 help
585 Support for the following Marvell Kirkwood series SoCs:
586 88F6180, 88F6192 and 88F6281.
587
40805949
KW
588config ARCH_LPC32XX
589 bool "NXP LPC32XX"
234b6ced 590 select CLKSRC_MMIO
40805949
KW
591 select CPU_ARM926T
592 select ARCH_REQUIRE_GPIOLIB
593 select HAVE_IDE
594 select ARM_AMBA
595 select USB_ARCH_HAS_OHCI
6d803ba7 596 select CLKDEV_LOOKUP
40805949
KW
597 select GENERIC_CLOCKEVENTS
598 help
599 Support for the NXP LPC32XX family of processors
600
794d15b2
SS
601config ARCH_MV78XX0
602 bool "Marvell MV78xx0"
c750815e 603 select CPU_FEROCEON
794d15b2 604 select PCI
a8865655 605 select ARCH_REQUIRE_GPIOLIB
794d15b2 606 select GENERIC_CLOCKEVENTS
c334bc15 607 select NEED_MACH_IO_H
794d15b2
SS
608 select PLAT_ORION
609 help
610 Support for the following Marvell MV78xx0 series SoCs:
611 MV781x0, MV782x0.
612
9dd0b194 613config ARCH_ORION5X
585cf175
TP
614 bool "Marvell Orion"
615 depends on MMU
c750815e 616 select CPU_FEROCEON
038ee083 617 select PCI
a8865655 618 select ARCH_REQUIRE_GPIOLIB
51cbff1d 619 select GENERIC_CLOCKEVENTS
69b02f6a 620 select PLAT_ORION
585cf175 621 help
9dd0b194 622 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 623 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 624 Orion-2 (5281), Orion-1-90 (6183).
585cf175 625
788c9700 626config ARCH_MMP
2f7e8fae 627 bool "Marvell PXA168/910/MMP2"
788c9700 628 depends on MMU
788c9700 629 select ARCH_REQUIRE_GPIOLIB
6d803ba7 630 select CLKDEV_LOOKUP
788c9700 631 select GENERIC_CLOCKEVENTS
157d2644 632 select GPIO_PXA
28bb7bc6 633 select HAVE_SCHED_CLOCK
788c9700
RK
634 select TICK_ONESHOT
635 select PLAT_PXA
0bd86961 636 select SPARSE_IRQ
3c7241bd 637 select GENERIC_ALLOCATOR
788c9700 638 help
2f7e8fae 639 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
640
641config ARCH_KS8695
642 bool "Micrel/Kendin KS8695"
643 select CPU_ARM922T
98830bc9 644 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 645 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 646 select NEED_MACH_MEMORY_H
788c9700
RK
647 help
648 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
649 System-on-Chip devices.
650
788c9700
RK
651config ARCH_W90X900
652 bool "Nuvoton W90X900 CPU"
653 select CPU_ARM926T
c52d3d68 654 select ARCH_REQUIRE_GPIOLIB
6d803ba7 655 select CLKDEV_LOOKUP
6fa5d5f7 656 select CLKSRC_MMIO
58b5369e 657 select GENERIC_CLOCKEVENTS
788c9700 658 help
a8bc4ead 659 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
660 At present, the w90x900 has been renamed nuc900, regarding
661 the ARM series product line, you can login the following
662 link address to know more.
663
664 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
665 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 666
c5f80065
EG
667config ARCH_TEGRA
668 bool "NVIDIA Tegra"
4073723a 669 select CLKDEV_LOOKUP
234b6ced 670 select CLKSRC_MMIO
c5f80065
EG
671 select GENERIC_CLOCKEVENTS
672 select GENERIC_GPIO
673 select HAVE_CLK
e3f4c0ab 674 select HAVE_SCHED_CLOCK
3b55658a 675 select HAVE_SMP
ce5ea9f3 676 select MIGHT_HAVE_CACHE_L2X0
c334bc15 677 select NEED_MACH_IO_H if PCI
7056d423 678 select ARCH_HAS_CPUFREQ
c5f80065
EG
679 help
680 This enables support for NVIDIA Tegra based systems (Tegra APX,
681 Tegra 6xx and Tegra 2 series).
682
af75655c
JI
683config ARCH_PICOXCELL
684 bool "Picochip picoXcell"
685 select ARCH_REQUIRE_GPIOLIB
686 select ARM_PATCH_PHYS_VIRT
687 select ARM_VIC
688 select CPU_V6K
689 select DW_APB_TIMER
690 select GENERIC_CLOCKEVENTS
691 select GENERIC_GPIO
692 select HAVE_SCHED_CLOCK
693 select HAVE_TCM
694 select NO_IOPORT
98e27a5c 695 select SPARSE_IRQ
af75655c
JI
696 select USE_OF
697 help
698 This enables support for systems based on the Picochip picoXcell
699 family of Femtocell devices. The picoxcell support requires device tree
700 for all boards.
701
4af6fee1
DS
702config ARCH_PNX4008
703 bool "Philips Nexperia PNX4008 Mobile"
c750815e 704 select CPU_ARM926T
6d803ba7 705 select CLKDEV_LOOKUP
5cfc8ee0 706 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
707 help
708 This enables support for Philips PNX4008 mobile platform.
709
1da177e4 710config ARCH_PXA
2c8086a5 711 bool "PXA2xx/PXA3xx-based"
a4f7e763 712 depends on MMU
034d2f5a 713 select ARCH_MTD_XIP
89c52ed4 714 select ARCH_HAS_CPUFREQ
6d803ba7 715 select CLKDEV_LOOKUP
234b6ced 716 select CLKSRC_MMIO
7444a72e 717 select ARCH_REQUIRE_GPIOLIB
981d0f39 718 select GENERIC_CLOCKEVENTS
157d2644 719 select GPIO_PXA
7ce83018 720 select HAVE_SCHED_CLOCK
a88264c2 721 select TICK_ONESHOT
bd5ce433 722 select PLAT_PXA
6ac6b817 723 select SPARSE_IRQ
4e234cc0 724 select AUTO_ZRELADDR
8a97ae2f 725 select MULTI_IRQ_HANDLER
15e0d9e3 726 select ARM_CPU_SUSPEND if PM
d0ee9f40 727 select HAVE_IDE
f999b8bd 728 help
2c8086a5 729 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 730
788c9700
RK
731config ARCH_MSM
732 bool "Qualcomm MSM"
4b536b8d 733 select HAVE_CLK
49cbe786 734 select GENERIC_CLOCKEVENTS
923a081c 735 select ARCH_REQUIRE_GPIOLIB
bd32344a 736 select CLKDEV_LOOKUP
49cbe786 737 help
4b53eb4f
DW
738 Support for Qualcomm MSM/QSD based systems. This runs on the
739 apps processor of the MSM/QSD and depends on a shared memory
740 interface to the modem processor which runs the baseband
741 stack and controls some vital subsystems
742 (clock and power control, etc).
49cbe786 743
c793c1b0 744config ARCH_SHMOBILE
6d72ad35
PM
745 bool "Renesas SH-Mobile / R-Mobile"
746 select HAVE_CLK
5e93c6b4 747 select CLKDEV_LOOKUP
aa3831cf 748 select HAVE_MACH_CLKDEV
3b55658a 749 select HAVE_SMP
6d72ad35 750 select GENERIC_CLOCKEVENTS
ce5ea9f3 751 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
752 select NO_IOPORT
753 select SPARSE_IRQ
60f1435c 754 select MULTI_IRQ_HANDLER
e3e01091 755 select PM_GENERIC_DOMAINS if PM
0cdc8b92 756 select NEED_MACH_MEMORY_H
c793c1b0 757 help
6d72ad35 758 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 759
1da177e4
LT
760config ARCH_RPC
761 bool "RiscPC"
762 select ARCH_ACORN
763 select FIQ
764 select TIMER_ACORN
a08b6b79 765 select ARCH_MAY_HAVE_PC_FDC
341eb781 766 select HAVE_PATA_PLATFORM
065909b9 767 select ISA_DMA_API
5ea81769 768 select NO_IOPORT
07f841b7 769 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 770 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 771 select HAVE_IDE
c334bc15 772 select NEED_MACH_IO_H
0cdc8b92 773 select NEED_MACH_MEMORY_H
1da177e4
LT
774 help
775 On the Acorn Risc-PC, Linux can support the internal IDE disk and
776 CD-ROM interface, serial and parallel port, and the floppy drive.
777
778config ARCH_SA1100
779 bool "SA1100-based"
234b6ced 780 select CLKSRC_MMIO
c750815e 781 select CPU_SA1100
f7e68bbf 782 select ISA
05944d74 783 select ARCH_SPARSEMEM_ENABLE
034d2f5a 784 select ARCH_MTD_XIP
89c52ed4 785 select ARCH_HAS_CPUFREQ
1937f5b9 786 select CPU_FREQ
3e238be2 787 select GENERIC_CLOCKEVENTS
8bd92669 788 select HAVE_CLK
5094b92f 789 select HAVE_SCHED_CLOCK
3e238be2 790 select TICK_ONESHOT
7444a72e 791 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 792 select HAVE_IDE
0cdc8b92 793 select NEED_MACH_MEMORY_H
f999b8bd
MM
794 help
795 Support for StrongARM 11x0 based boards.
1da177e4
LT
796
797config ARCH_S3C2410
63b1f51b 798 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 799 select GENERIC_GPIO
9d56c02a 800 select ARCH_HAS_CPUFREQ
9483a578 801 select HAVE_CLK
e83626f2 802 select CLKDEV_LOOKUP
5cfc8ee0 803 select ARCH_USES_GETTIMEOFFSET
20676c15 804 select HAVE_S3C2410_I2C if I2C
c334bc15 805 select NEED_MACH_IO_H
1da177e4
LT
806 help
807 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
808 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 809 the Samsung SMDK2410 development board (and derivatives).
1da177e4 810
63b1f51b 811 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 812 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
813 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
814
a08ab637
BD
815config ARCH_S3C64XX
816 bool "Samsung S3C64XX"
89f1fa08 817 select PLAT_SAMSUNG
89f0ce72 818 select CPU_V6
89f0ce72 819 select ARM_VIC
a08ab637 820 select HAVE_CLK
6700397a 821 select HAVE_TCM
226e85f4 822 select CLKDEV_LOOKUP
89f0ce72 823 select NO_IOPORT
5cfc8ee0 824 select ARCH_USES_GETTIMEOFFSET
89c52ed4 825 select ARCH_HAS_CPUFREQ
89f0ce72
BD
826 select ARCH_REQUIRE_GPIOLIB
827 select SAMSUNG_CLKSRC
828 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 829 select S3C_GPIO_TRACK
89f0ce72
BD
830 select S3C_DEV_NAND
831 select USB_ARCH_HAS_OHCI
832 select SAMSUNG_GPIOLIB_4BIT
20676c15 833 select HAVE_S3C2410_I2C if I2C
c39d8d55 834 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
835 help
836 Samsung S3C64XX series based systems
837
49b7a491
KK
838config ARCH_S5P64X0
839 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
840 select CPU_V6
841 select GENERIC_GPIO
842 select HAVE_CLK
d8b22d25 843 select CLKDEV_LOOKUP
0665ccc4 844 select CLKSRC_MMIO
c39d8d55 845 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
846 select GENERIC_CLOCKEVENTS
847 select HAVE_SCHED_CLOCK
20676c15 848 select HAVE_S3C2410_I2C if I2C
754961a8 849 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 850 help
49b7a491
KK
851 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
852 SMDK6450.
c4ffccdd 853
acc84707
MS
854config ARCH_S5PC100
855 bool "Samsung S5PC100"
5a7652f2
BM
856 select GENERIC_GPIO
857 select HAVE_CLK
29e8eb0f 858 select CLKDEV_LOOKUP
5a7652f2 859 select CPU_V7
925c68cd 860 select ARCH_USES_GETTIMEOFFSET
20676c15 861 select HAVE_S3C2410_I2C if I2C
754961a8 862 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 863 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 864 help
acc84707 865 Samsung S5PC100 series based systems
5a7652f2 866
170f4e42
KK
867config ARCH_S5PV210
868 bool "Samsung S5PV210/S5PC110"
869 select CPU_V7
eecb6a84 870 select ARCH_SPARSEMEM_ENABLE
0f75a96b 871 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
872 select GENERIC_GPIO
873 select HAVE_CLK
b2a9dd46 874 select CLKDEV_LOOKUP
0665ccc4 875 select CLKSRC_MMIO
d8144aea 876 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
877 select GENERIC_CLOCKEVENTS
878 select HAVE_SCHED_CLOCK
20676c15 879 select HAVE_S3C2410_I2C if I2C
754961a8 880 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 881 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 882 select NEED_MACH_MEMORY_H
170f4e42
KK
883 help
884 Samsung S5PV210/S5PC110 series based systems
885
83014579
KK
886config ARCH_EXYNOS
887 bool "SAMSUNG EXYNOS"
cc0e72b8 888 select CPU_V7
f567fa6f 889 select ARCH_SPARSEMEM_ENABLE
0f75a96b 890 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
891 select GENERIC_GPIO
892 select HAVE_CLK
badc4f2d 893 select CLKDEV_LOOKUP
b333fb16 894 select ARCH_HAS_CPUFREQ
cc0e72b8 895 select GENERIC_CLOCKEVENTS
754961a8 896 select HAVE_S3C_RTC if RTC_CLASS
20676c15 897 select HAVE_S3C2410_I2C if I2C
c39d8d55 898 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 899 select NEED_MACH_MEMORY_H
cc0e72b8 900 help
83014579 901 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 902
1da177e4
LT
903config ARCH_SHARK
904 bool "Shark"
c750815e 905 select CPU_SA110
f7e68bbf
RK
906 select ISA
907 select ISA_DMA
3bca103a 908 select ZONE_DMA
f7e68bbf 909 select PCI
5cfc8ee0 910 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 911 select NEED_MACH_MEMORY_H
c334bc15 912 select NEED_MACH_IO_H
f999b8bd
MM
913 help
914 Support for the StrongARM based Digital DNARD machine, also known
915 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 916
d98aac75
LW
917config ARCH_U300
918 bool "ST-Ericsson U300 Series"
919 depends on MMU
234b6ced 920 select CLKSRC_MMIO
d98aac75 921 select CPU_ARM926T
5c21b7ca 922 select HAVE_SCHED_CLOCK
bc581770 923 select HAVE_TCM
d98aac75 924 select ARM_AMBA
5485c1e0 925 select ARM_PATCH_PHYS_VIRT
d98aac75 926 select ARM_VIC
d98aac75 927 select GENERIC_CLOCKEVENTS
6d803ba7 928 select CLKDEV_LOOKUP
aa3831cf 929 select HAVE_MACH_CLKDEV
d98aac75 930 select GENERIC_GPIO
cc890cd7 931 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
932 help
933 Support for ST-Ericsson U300 series mobile platforms.
934
ccf50e23
RK
935config ARCH_U8500
936 bool "ST-Ericsson U8500 Series"
937 select CPU_V7
938 select ARM_AMBA
ccf50e23 939 select GENERIC_CLOCKEVENTS
6d803ba7 940 select CLKDEV_LOOKUP
94bdc0e2 941 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 942 select ARCH_HAS_CPUFREQ
3b55658a 943 select HAVE_SMP
ce5ea9f3 944 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
945 help
946 Support for ST-Ericsson's Ux500 architecture
947
948config ARCH_NOMADIK
949 bool "STMicroelectronics Nomadik"
950 select ARM_AMBA
951 select ARM_VIC
952 select CPU_ARM926T
6d803ba7 953 select CLKDEV_LOOKUP
ccf50e23 954 select GENERIC_CLOCKEVENTS
ce5ea9f3 955 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
956 select ARCH_REQUIRE_GPIOLIB
957 help
958 Support for the Nomadik platform by ST-Ericsson
959
7c6337e2
KH
960config ARCH_DAVINCI
961 bool "TI DaVinci"
7c6337e2 962 select GENERIC_CLOCKEVENTS
dce1115b 963 select ARCH_REQUIRE_GPIOLIB
3bca103a 964 select ZONE_DMA
9232fcc9 965 select HAVE_IDE
6d803ba7 966 select CLKDEV_LOOKUP
20e9969b 967 select GENERIC_ALLOCATOR
dc7ad3b3 968 select GENERIC_IRQ_CHIP
ae88e05a 969 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
970 help
971 Support for TI's DaVinci platform.
972
3b938be6
RK
973config ARCH_OMAP
974 bool "TI OMAP"
9483a578 975 select HAVE_CLK
7444a72e 976 select ARCH_REQUIRE_GPIOLIB
89c52ed4 977 select ARCH_HAS_CPUFREQ
354a183f 978 select CLKSRC_MMIO
06cad098 979 select GENERIC_CLOCKEVENTS
dc548fbb 980 select HAVE_SCHED_CLOCK
9af915da 981 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 982 help
6e457bb0 983 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 984
cee37e50 985config PLAT_SPEAR
986 bool "ST SPEAr"
987 select ARM_AMBA
988 select ARCH_REQUIRE_GPIOLIB
6d803ba7 989 select CLKDEV_LOOKUP
d6e15d78 990 select CLKSRC_MMIO
cee37e50 991 select GENERIC_CLOCKEVENTS
cee37e50 992 select HAVE_CLK
993 help
994 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
995
21f47fbc
AC
996config ARCH_VT8500
997 bool "VIA/WonderMedia 85xx"
998 select CPU_ARM926T
999 select GENERIC_GPIO
1000 select ARCH_HAS_CPUFREQ
1001 select GENERIC_CLOCKEVENTS
1002 select ARCH_REQUIRE_GPIOLIB
1003 select HAVE_PWM
1004 help
1005 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1006
b85a3ef4
JL
1007config ARCH_ZYNQ
1008 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1009 select CPU_V7
02c981c0
BD
1010 select GENERIC_CLOCKEVENTS
1011 select CLKDEV_LOOKUP
b85a3ef4
JL
1012 select ARM_GIC
1013 select ARM_AMBA
1014 select ICST
ce5ea9f3 1015 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1016 select USE_OF
02c981c0 1017 help
b85a3ef4 1018 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1019endchoice
1020
ccf50e23
RK
1021#
1022# This is sorted alphabetically by mach-* pathname. However, plat-*
1023# Kconfigs may be included either alphabetically (according to the
1024# plat- suffix) or along side the corresponding mach-* source.
1025#
95b8f20f
RK
1026source "arch/arm/mach-at91/Kconfig"
1027
1028source "arch/arm/mach-bcmring/Kconfig"
1029
1da177e4
LT
1030source "arch/arm/mach-clps711x/Kconfig"
1031
d94f944e
AV
1032source "arch/arm/mach-cns3xxx/Kconfig"
1033
95b8f20f
RK
1034source "arch/arm/mach-davinci/Kconfig"
1035
1036source "arch/arm/mach-dove/Kconfig"
1037
e7736d47
LB
1038source "arch/arm/mach-ep93xx/Kconfig"
1039
1da177e4
LT
1040source "arch/arm/mach-footbridge/Kconfig"
1041
59d3a193
PZ
1042source "arch/arm/mach-gemini/Kconfig"
1043
95b8f20f
RK
1044source "arch/arm/mach-h720x/Kconfig"
1045
1da177e4
LT
1046source "arch/arm/mach-integrator/Kconfig"
1047
3f7e5815
LB
1048source "arch/arm/mach-iop32x/Kconfig"
1049
1050source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1051
285f5fa7
DW
1052source "arch/arm/mach-iop13xx/Kconfig"
1053
1da177e4
LT
1054source "arch/arm/mach-ixp4xx/Kconfig"
1055
1056source "arch/arm/mach-ixp2000/Kconfig"
1057
c4713074
LB
1058source "arch/arm/mach-ixp23xx/Kconfig"
1059
95b8f20f
RK
1060source "arch/arm/mach-kirkwood/Kconfig"
1061
1062source "arch/arm/mach-ks8695/Kconfig"
1063
40805949
KW
1064source "arch/arm/mach-lpc32xx/Kconfig"
1065
95b8f20f
RK
1066source "arch/arm/mach-msm/Kconfig"
1067
794d15b2
SS
1068source "arch/arm/mach-mv78xx0/Kconfig"
1069
95b8f20f 1070source "arch/arm/plat-mxc/Kconfig"
1da177e4 1071
1d3f33d5
SG
1072source "arch/arm/mach-mxs/Kconfig"
1073
95b8f20f 1074source "arch/arm/mach-netx/Kconfig"
49cbe786 1075
95b8f20f
RK
1076source "arch/arm/mach-nomadik/Kconfig"
1077source "arch/arm/plat-nomadik/Kconfig"
1078
d48af15e
TL
1079source "arch/arm/plat-omap/Kconfig"
1080
1081source "arch/arm/mach-omap1/Kconfig"
1da177e4 1082
1dbae815
TL
1083source "arch/arm/mach-omap2/Kconfig"
1084
9dd0b194 1085source "arch/arm/mach-orion5x/Kconfig"
585cf175 1086
95b8f20f
RK
1087source "arch/arm/mach-pxa/Kconfig"
1088source "arch/arm/plat-pxa/Kconfig"
585cf175 1089
95b8f20f
RK
1090source "arch/arm/mach-mmp/Kconfig"
1091
1092source "arch/arm/mach-realview/Kconfig"
1093
1094source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1095
cf383678 1096source "arch/arm/plat-samsung/Kconfig"
a21765a7 1097source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 1098source "arch/arm/plat-s5p/Kconfig"
a21765a7 1099
cee37e50 1100source "arch/arm/plat-spear/Kconfig"
a21765a7
BD
1101
1102if ARCH_S3C2410
1da177e4 1103source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 1104source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 1105source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 1106source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 1107source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 1108endif
1da177e4 1109
a08ab637 1110if ARCH_S3C64XX
431107ea 1111source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1112endif
1113
49b7a491 1114source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1115
5a7652f2 1116source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1117
170f4e42
KK
1118source "arch/arm/mach-s5pv210/Kconfig"
1119
83014579 1120source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1121
882d01f9 1122source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1123
c5f80065
EG
1124source "arch/arm/mach-tegra/Kconfig"
1125
95b8f20f 1126source "arch/arm/mach-u300/Kconfig"
1da177e4 1127
95b8f20f 1128source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1129
1130source "arch/arm/mach-versatile/Kconfig"
1131
ceade897 1132source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1133source "arch/arm/plat-versatile/Kconfig"
ceade897 1134
21f47fbc
AC
1135source "arch/arm/mach-vt8500/Kconfig"
1136
7ec80ddf 1137source "arch/arm/mach-w90x900/Kconfig"
1138
1da177e4
LT
1139# Definitions to make life easier
1140config ARCH_ACORN
1141 bool
1142
7ae1f7ec
LB
1143config PLAT_IOP
1144 bool
469d3044 1145 select GENERIC_CLOCKEVENTS
08f26b1e 1146 select HAVE_SCHED_CLOCK
7ae1f7ec 1147
69b02f6a
LB
1148config PLAT_ORION
1149 bool
bfe45e0b 1150 select CLKSRC_MMIO
dc7ad3b3 1151 select GENERIC_IRQ_CHIP
f06a1624 1152 select HAVE_SCHED_CLOCK
69b02f6a 1153
bd5ce433
EM
1154config PLAT_PXA
1155 bool
1156
f4b8b319
RK
1157config PLAT_VERSATILE
1158 bool
1159
e3887714
RK
1160config ARM_TIMER_SP804
1161 bool
bfe45e0b 1162 select CLKSRC_MMIO
e3887714 1163
1da177e4
LT
1164source arch/arm/mm/Kconfig
1165
958cab0f
RK
1166config ARM_NR_BANKS
1167 int
1168 default 16 if ARCH_EP93XX
1169 default 8
1170
afe4b25e
LB
1171config IWMMXT
1172 bool "Enable iWMMXt support"
ef6c8445
HZ
1173 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1174 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1175 help
1176 Enable support for iWMMXt context switching at run time if
1177 running on a CPU that supports it.
1178
1da177e4
LT
1179config XSCALE_PMU
1180 bool
bfc994b5 1181 depends on CPU_XSCALE
1da177e4
LT
1182 default y
1183
0f4f0672 1184config CPU_HAS_PMU
e399b1a4 1185 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1186 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1187 default y
1188 bool
1189
52108641 1190config MULTI_IRQ_HANDLER
1191 bool
1192 help
1193 Allow each machine to specify it's own IRQ handler at run time.
1194
3b93e7b0
HC
1195if !MMU
1196source "arch/arm/Kconfig-nommu"
1197endif
1198
9cba3ccc
CM
1199config ARM_ERRATA_411920
1200 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1201 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1202 help
1203 Invalidation of the Instruction Cache operation can
1204 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1205 It does not affect the MPCore. This option enables the ARM Ltd.
1206 recommended workaround.
1207
7ce236fc
CM
1208config ARM_ERRATA_430973
1209 bool "ARM errata: Stale prediction on replaced interworking branch"
1210 depends on CPU_V7
1211 help
1212 This option enables the workaround for the 430973 Cortex-A8
1213 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1214 interworking branch is replaced with another code sequence at the
1215 same virtual address, whether due to self-modifying code or virtual
1216 to physical address re-mapping, Cortex-A8 does not recover from the
1217 stale interworking branch prediction. This results in Cortex-A8
1218 executing the new code sequence in the incorrect ARM or Thumb state.
1219 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1220 and also flushes the branch target cache at every context switch.
1221 Note that setting specific bits in the ACTLR register may not be
1222 available in non-secure mode.
1223
855c551f
CM
1224config ARM_ERRATA_458693
1225 bool "ARM errata: Processor deadlock when a false hazard is created"
1226 depends on CPU_V7
1227 help
1228 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1229 erratum. For very specific sequences of memory operations, it is
1230 possible for a hazard condition intended for a cache line to instead
1231 be incorrectly associated with a different cache line. This false
1232 hazard might then cause a processor deadlock. The workaround enables
1233 the L1 caching of the NEON accesses and disables the PLD instruction
1234 in the ACTLR register. Note that setting specific bits in the ACTLR
1235 register may not be available in non-secure mode.
1236
0516e464
CM
1237config ARM_ERRATA_460075
1238 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1239 depends on CPU_V7
1240 help
1241 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1242 erratum. Any asynchronous access to the L2 cache may encounter a
1243 situation in which recent store transactions to the L2 cache are lost
1244 and overwritten with stale memory contents from external memory. The
1245 workaround disables the write-allocate mode for the L2 cache via the
1246 ACTLR register. Note that setting specific bits in the ACTLR register
1247 may not be available in non-secure mode.
1248
9f05027c
WD
1249config ARM_ERRATA_742230
1250 bool "ARM errata: DMB operation may be faulty"
1251 depends on CPU_V7 && SMP
1252 help
1253 This option enables the workaround for the 742230 Cortex-A9
1254 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1255 between two write operations may not ensure the correct visibility
1256 ordering of the two writes. This workaround sets a specific bit in
1257 the diagnostic register of the Cortex-A9 which causes the DMB
1258 instruction to behave as a DSB, ensuring the correct behaviour of
1259 the two writes.
1260
a672e99b
WD
1261config ARM_ERRATA_742231
1262 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1263 depends on CPU_V7 && SMP
1264 help
1265 This option enables the workaround for the 742231 Cortex-A9
1266 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1267 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1268 accessing some data located in the same cache line, may get corrupted
1269 data due to bad handling of the address hazard when the line gets
1270 replaced from one of the CPUs at the same time as another CPU is
1271 accessing it. This workaround sets specific bits in the diagnostic
1272 register of the Cortex-A9 which reduces the linefill issuing
1273 capabilities of the processor.
1274
9e65582a 1275config PL310_ERRATA_588369
fa0ce403 1276 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1277 depends on CACHE_L2X0
9e65582a
SS
1278 help
1279 The PL310 L2 cache controller implements three types of Clean &
1280 Invalidate maintenance operations: by Physical Address
1281 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1282 They are architecturally defined to behave as the execution of a
1283 clean operation followed immediately by an invalidate operation,
1284 both performing to the same memory location. This functionality
1285 is not correctly implemented in PL310 as clean lines are not
2839e06c 1286 invalidated as a result of these operations.
cdf357f1
WD
1287
1288config ARM_ERRATA_720789
1289 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1290 depends on CPU_V7
cdf357f1
WD
1291 help
1292 This option enables the workaround for the 720789 Cortex-A9 (prior to
1293 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1294 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1295 As a consequence of this erratum, some TLB entries which should be
1296 invalidated are not, resulting in an incoherency in the system page
1297 tables. The workaround changes the TLB flushing routines to invalidate
1298 entries regardless of the ASID.
475d92fc 1299
1f0090a1 1300config PL310_ERRATA_727915
fa0ce403 1301 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1302 depends on CACHE_L2X0
1303 help
1304 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1305 operation (offset 0x7FC). This operation runs in background so that
1306 PL310 can handle normal accesses while it is in progress. Under very
1307 rare circumstances, due to this erratum, write data can be lost when
1308 PL310 treats a cacheable write transaction during a Clean &
1309 Invalidate by Way operation.
1310
475d92fc
WD
1311config ARM_ERRATA_743622
1312 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1313 depends on CPU_V7
1314 help
1315 This option enables the workaround for the 743622 Cortex-A9
1316 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1317 optimisation in the Cortex-A9 Store Buffer may lead to data
1318 corruption. This workaround sets a specific bit in the diagnostic
1319 register of the Cortex-A9 which disables the Store Buffer
1320 optimisation, preventing the defect from occurring. This has no
1321 visible impact on the overall performance or power consumption of the
1322 processor.
1323
9a27c27c
WD
1324config ARM_ERRATA_751472
1325 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1326 depends on CPU_V7
9a27c27c
WD
1327 help
1328 This option enables the workaround for the 751472 Cortex-A9 (prior
1329 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1330 completion of a following broadcasted operation if the second
1331 operation is received by a CPU before the ICIALLUIS has completed,
1332 potentially leading to corrupted entries in the cache or TLB.
1333
fa0ce403
WD
1334config PL310_ERRATA_753970
1335 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1336 depends on CACHE_PL310
1337 help
1338 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1339
1340 Under some condition the effect of cache sync operation on
1341 the store buffer still remains when the operation completes.
1342 This means that the store buffer is always asked to drain and
1343 this prevents it from merging any further writes. The workaround
1344 is to replace the normal offset of cache sync operation (0x730)
1345 by another offset targeting an unmapped PL310 register 0x740.
1346 This has the same effect as the cache sync operation: store buffer
1347 drain and waiting for all buffers empty.
1348
fcbdc5fe
WD
1349config ARM_ERRATA_754322
1350 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1351 depends on CPU_V7
1352 help
1353 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1354 r3p*) erratum. A speculative memory access may cause a page table walk
1355 which starts prior to an ASID switch but completes afterwards. This
1356 can populate the micro-TLB with a stale entry which may be hit with
1357 the new ASID. This workaround places two dsb instructions in the mm
1358 switching code so that no page table walks can cross the ASID switch.
1359
5dab26af
WD
1360config ARM_ERRATA_754327
1361 bool "ARM errata: no automatic Store Buffer drain"
1362 depends on CPU_V7 && SMP
1363 help
1364 This option enables the workaround for the 754327 Cortex-A9 (prior to
1365 r2p0) erratum. The Store Buffer does not have any automatic draining
1366 mechanism and therefore a livelock may occur if an external agent
1367 continuously polls a memory location waiting to observe an update.
1368 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1369 written polling loops from denying visibility of updates to memory.
1370
145e10e1
CM
1371config ARM_ERRATA_364296
1372 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1373 depends on CPU_V6 && !SMP
1374 help
1375 This options enables the workaround for the 364296 ARM1136
1376 r0p2 erratum (possible cache data corruption with
1377 hit-under-miss enabled). It sets the undocumented bit 31 in
1378 the auxiliary control register and the FI bit in the control
1379 register, thus disabling hit-under-miss without putting the
1380 processor into full low interrupt latency mode. ARM11MPCore
1381 is not affected.
1382
f630c1bd
WD
1383config ARM_ERRATA_764369
1384 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1385 depends on CPU_V7 && SMP
1386 help
1387 This option enables the workaround for erratum 764369
1388 affecting Cortex-A9 MPCore with two or more processors (all
1389 current revisions). Under certain timing circumstances, a data
1390 cache line maintenance operation by MVA targeting an Inner
1391 Shareable memory region may fail to proceed up to either the
1392 Point of Coherency or to the Point of Unification of the
1393 system. This workaround adds a DSB instruction before the
1394 relevant cache maintenance functions and sets a specific bit
1395 in the diagnostic control register of the SCU.
1396
11ed0ba1
WD
1397config PL310_ERRATA_769419
1398 bool "PL310 errata: no automatic Store Buffer drain"
1399 depends on CACHE_L2X0
1400 help
1401 On revisions of the PL310 prior to r3p2, the Store Buffer does
1402 not automatically drain. This can cause normal, non-cacheable
1403 writes to be retained when the memory system is idle, leading
1404 to suboptimal I/O performance for drivers using coherent DMA.
1405 This option adds a write barrier to the cpu_idle loop so that,
1406 on systems with an outer cache, the store buffer is drained
1407 explicitly.
1408
1da177e4
LT
1409endmenu
1410
1411source "arch/arm/common/Kconfig"
1412
1da177e4
LT
1413menu "Bus support"
1414
1415config ARM_AMBA
1416 bool
1417
1418config ISA
1419 bool
1da177e4
LT
1420 help
1421 Find out whether you have ISA slots on your motherboard. ISA is the
1422 name of a bus system, i.e. the way the CPU talks to the other stuff
1423 inside your box. Other bus systems are PCI, EISA, MicroChannel
1424 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1425 newer boards don't support it. If you have ISA, say Y, otherwise N.
1426
065909b9 1427# Select ISA DMA controller support
1da177e4
LT
1428config ISA_DMA
1429 bool
065909b9 1430 select ISA_DMA_API
1da177e4 1431
065909b9 1432# Select ISA DMA interface
5cae841b
AV
1433config ISA_DMA_API
1434 bool
5cae841b 1435
1da177e4 1436config PCI
0b05da72 1437 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1438 help
1439 Find out whether you have a PCI motherboard. PCI is the name of a
1440 bus system, i.e. the way the CPU talks to the other stuff inside
1441 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1442 VESA. If you have PCI, say Y, otherwise N.
1443
52882173
AV
1444config PCI_DOMAINS
1445 bool
1446 depends on PCI
1447
b080ac8a
MRJ
1448config PCI_NANOENGINE
1449 bool "BSE nanoEngine PCI support"
1450 depends on SA1100_NANOENGINE
1451 help
1452 Enable PCI on the BSE nanoEngine board.
1453
36e23590
MW
1454config PCI_SYSCALL
1455 def_bool PCI
1456
1da177e4
LT
1457# Select the host bridge type
1458config PCI_HOST_VIA82C505
1459 bool
1460 depends on PCI && ARCH_SHARK
1461 default y
1462
a0113a99
MR
1463config PCI_HOST_ITE8152
1464 bool
1465 depends on PCI && MACH_ARMCORE
1466 default y
1467 select DMABOUNCE
1468
1da177e4
LT
1469source "drivers/pci/Kconfig"
1470
1471source "drivers/pcmcia/Kconfig"
1472
1473endmenu
1474
1475menu "Kernel Features"
1476
0567a0c0
KH
1477source "kernel/time/Kconfig"
1478
3b55658a
DM
1479config HAVE_SMP
1480 bool
1481 help
1482 This option should be selected by machines which have an SMP-
1483 capable CPU.
1484
1485 The only effect of this option is to make the SMP-related
1486 options available to the user for configuration.
1487
1da177e4 1488config SMP
bb2d8130 1489 bool "Symmetric Multi-Processing"
fbb4ddac 1490 depends on CPU_V6K || CPU_V7
bc28248e 1491 depends on GENERIC_CLOCKEVENTS
3b55658a 1492 depends on HAVE_SMP
9934ebb8 1493 depends on MMU
f6dd9fa5 1494 select USE_GENERIC_SMP_HELPERS
89c3dedf 1495 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1496 help
1497 This enables support for systems with more than one CPU. If you have
1498 a system with only one CPU, like most personal computers, say N. If
1499 you have a system with more than one CPU, say Y.
1500
1501 If you say N here, the kernel will run on single and multiprocessor
1502 machines, but will use only one CPU of a multiprocessor machine. If
1503 you say Y here, the kernel will run on many, but not all, single
1504 processor machines. On a single processor machine, the kernel will
1505 run faster if you say N here.
1506
395cf969 1507 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1508 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1509 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1510
1511 If you don't know what to do here, say N.
1512
f00ec48f
RK
1513config SMP_ON_UP
1514 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1515 depends on EXPERIMENTAL
4d2692a7 1516 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1517 default y
1518 help
1519 SMP kernels contain instructions which fail on non-SMP processors.
1520 Enabling this option allows the kernel to modify itself to make
1521 these instructions safe. Disabling it allows about 1K of space
1522 savings.
1523
1524 If you don't know what to do here, say Y.
1525
c9018aab
VG
1526config ARM_CPU_TOPOLOGY
1527 bool "Support cpu topology definition"
1528 depends on SMP && CPU_V7
1529 default y
1530 help
1531 Support ARM cpu topology definition. The MPIDR register defines
1532 affinity between processors which is then used to describe the cpu
1533 topology of an ARM System.
1534
1535config SCHED_MC
1536 bool "Multi-core scheduler support"
1537 depends on ARM_CPU_TOPOLOGY
1538 help
1539 Multi-core scheduler support improves the CPU scheduler's decision
1540 making when dealing with multi-core CPU chips at a cost of slightly
1541 increased overhead in some places. If unsure say N here.
1542
1543config SCHED_SMT
1544 bool "SMT scheduler support"
1545 depends on ARM_CPU_TOPOLOGY
1546 help
1547 Improves the CPU scheduler's decision making when dealing with
1548 MultiThreading at a cost of slightly increased overhead in some
1549 places. If unsure say N here.
1550
a8cbcd92
RK
1551config HAVE_ARM_SCU
1552 bool
a8cbcd92
RK
1553 help
1554 This option enables support for the ARM system coherency unit
1555
f32f4ce2
RK
1556config HAVE_ARM_TWD
1557 bool
1558 depends on SMP
15095bb0 1559 select TICK_ONESHOT
f32f4ce2
RK
1560 help
1561 This options enables support for the ARM timer and watchdog unit
1562
8d5796d2
LB
1563choice
1564 prompt "Memory split"
1565 default VMSPLIT_3G
1566 help
1567 Select the desired split between kernel and user memory.
1568
1569 If you are not absolutely sure what you are doing, leave this
1570 option alone!
1571
1572 config VMSPLIT_3G
1573 bool "3G/1G user/kernel split"
1574 config VMSPLIT_2G
1575 bool "2G/2G user/kernel split"
1576 config VMSPLIT_1G
1577 bool "1G/3G user/kernel split"
1578endchoice
1579
1580config PAGE_OFFSET
1581 hex
1582 default 0x40000000 if VMSPLIT_1G
1583 default 0x80000000 if VMSPLIT_2G
1584 default 0xC0000000
1585
1da177e4
LT
1586config NR_CPUS
1587 int "Maximum number of CPUs (2-32)"
1588 range 2 32
1589 depends on SMP
1590 default "4"
1591
a054a811
RK
1592config HOTPLUG_CPU
1593 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1594 depends on SMP && HOTPLUG && EXPERIMENTAL
1595 help
1596 Say Y here to experiment with turning CPUs off and on. CPUs
1597 can be controlled through /sys/devices/system/cpu.
1598
37ee16ae
RK
1599config LOCAL_TIMERS
1600 bool "Use local timer interrupts"
971acb9b 1601 depends on SMP
37ee16ae 1602 default y
30d8bead 1603 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1604 help
1605 Enable support for local timers on SMP platforms, rather then the
1606 legacy IPI broadcast method. Local timers allows the system
1607 accounting to be spread across the timer interval, preventing a
1608 "thundering herd" at every timer tick.
1609
44986ab0
PDSN
1610config ARCH_NR_GPIO
1611 int
3dea19e8 1612 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
4f3f2582 1613 default 350 if ARCH_U8500
44986ab0
PDSN
1614 default 0
1615 help
1616 Maximum number of GPIOs in the system.
1617
1618 If unsure, leave the default value.
1619
d45a398f 1620source kernel/Kconfig.preempt
1da177e4 1621
f8065813
RK
1622config HZ
1623 int
49b7a491 1624 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
a73ddc61 1625 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1626 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1627 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1628 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1629 default 100
1630
16c79651 1631config THUMB2_KERNEL
4a50bfe3 1632 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1633 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1634 select AEABI
1635 select ARM_ASM_UNIFIED
89bace65 1636 select ARM_UNWIND
16c79651
CM
1637 help
1638 By enabling this option, the kernel will be compiled in
1639 Thumb-2 mode. A compiler/assembler that understand the unified
1640 ARM-Thumb syntax is needed.
1641
1642 If unsure, say N.
1643
6f685c5c
DM
1644config THUMB2_AVOID_R_ARM_THM_JUMP11
1645 bool "Work around buggy Thumb-2 short branch relocations in gas"
1646 depends on THUMB2_KERNEL && MODULES
1647 default y
1648 help
1649 Various binutils versions can resolve Thumb-2 branches to
1650 locally-defined, preemptible global symbols as short-range "b.n"
1651 branch instructions.
1652
1653 This is a problem, because there's no guarantee the final
1654 destination of the symbol, or any candidate locations for a
1655 trampoline, are within range of the branch. For this reason, the
1656 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1657 relocation in modules at all, and it makes little sense to add
1658 support.
1659
1660 The symptom is that the kernel fails with an "unsupported
1661 relocation" error when loading some modules.
1662
1663 Until fixed tools are available, passing
1664 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1665 code which hits this problem, at the cost of a bit of extra runtime
1666 stack usage in some cases.
1667
1668 The problem is described in more detail at:
1669 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1670
1671 Only Thumb-2 kernels are affected.
1672
1673 Unless you are sure your tools don't have this problem, say Y.
1674
0becb088
CM
1675config ARM_ASM_UNIFIED
1676 bool
1677
704bdda0
NP
1678config AEABI
1679 bool "Use the ARM EABI to compile the kernel"
1680 help
1681 This option allows for the kernel to be compiled using the latest
1682 ARM ABI (aka EABI). This is only useful if you are using a user
1683 space environment that is also compiled with EABI.
1684
1685 Since there are major incompatibilities between the legacy ABI and
1686 EABI, especially with regard to structure member alignment, this
1687 option also changes the kernel syscall calling convention to
1688 disambiguate both ABIs and allow for backward compatibility support
1689 (selected with CONFIG_OABI_COMPAT).
1690
1691 To use this you need GCC version 4.0.0 or later.
1692
6c90c872 1693config OABI_COMPAT
a73a3ff1 1694 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1695 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1696 default y
1697 help
1698 This option preserves the old syscall interface along with the
1699 new (ARM EABI) one. It also provides a compatibility layer to
1700 intercept syscalls that have structure arguments which layout
1701 in memory differs between the legacy ABI and the new ARM EABI
1702 (only for non "thumb" binaries). This option adds a tiny
1703 overhead to all syscalls and produces a slightly larger kernel.
1704 If you know you'll be using only pure EABI user space then you
1705 can say N here. If this option is not selected and you attempt
1706 to execute a legacy ABI binary then the result will be
1707 UNPREDICTABLE (in fact it can be predicted that it won't work
1708 at all). If in doubt say Y.
1709
eb33575c 1710config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1711 bool
e80d6a24 1712
05944d74
RK
1713config ARCH_SPARSEMEM_ENABLE
1714 bool
1715
07a2f737
RK
1716config ARCH_SPARSEMEM_DEFAULT
1717 def_bool ARCH_SPARSEMEM_ENABLE
1718
05944d74 1719config ARCH_SELECT_MEMORY_MODEL
be370302 1720 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1721
7b7bf499
WD
1722config HAVE_ARCH_PFN_VALID
1723 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1724
053a96ca 1725config HIGHMEM
e8db89a2
RK
1726 bool "High Memory Support"
1727 depends on MMU
053a96ca
NP
1728 help
1729 The address space of ARM processors is only 4 Gigabytes large
1730 and it has to accommodate user address space, kernel address
1731 space as well as some memory mapped IO. That means that, if you
1732 have a large amount of physical memory and/or IO, not all of the
1733 memory can be "permanently mapped" by the kernel. The physical
1734 memory that is not permanently mapped is called "high memory".
1735
1736 Depending on the selected kernel/user memory split, minimum
1737 vmalloc space and actual amount of RAM, you may not need this
1738 option which should result in a slightly faster kernel.
1739
1740 If unsure, say n.
1741
65cec8e3
RK
1742config HIGHPTE
1743 bool "Allocate 2nd-level pagetables from highmem"
1744 depends on HIGHMEM
65cec8e3 1745
1b8873a0
JI
1746config HW_PERF_EVENTS
1747 bool "Enable hardware performance counter support for perf events"
fe166148 1748 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1749 default y
1750 help
1751 Enable hardware performance counter support for perf events. If
1752 disabled, perf events will use software events only.
1753
3f22ab27
DH
1754source "mm/Kconfig"
1755
c1b2d970
MD
1756config FORCE_MAX_ZONEORDER
1757 int "Maximum zone order" if ARCH_SHMOBILE
1758 range 11 64 if ARCH_SHMOBILE
1759 default "9" if SA1111
1760 default "11"
1761 help
1762 The kernel memory allocator divides physically contiguous memory
1763 blocks into "zones", where each zone is a power of two number of
1764 pages. This option selects the largest power of two that the kernel
1765 keeps in the memory allocator. If you need to allocate very large
1766 blocks of physically contiguous memory, then you may need to
1767 increase this value.
1768
1769 This config option is actually maximum order plus one. For example,
1770 a value of 11 means that the largest free memory block is 2^10 pages.
1771
1da177e4
LT
1772config LEDS
1773 bool "Timer and CPU usage LEDs"
e055d5bf 1774 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1775 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1776 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1777 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1778 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1779 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1780 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1781 help
1782 If you say Y here, the LEDs on your machine will be used
1783 to provide useful information about your current system status.
1784
1785 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1786 be able to select which LEDs are active using the options below. If
1787 you are compiling a kernel for the EBSA-110 or the LART however, the
1788 red LED will simply flash regularly to indicate that the system is
1789 still functional. It is safe to say Y here if you have a CATS
1790 system, but the driver will do nothing.
1791
1792config LEDS_TIMER
1793 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1794 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1795 || MACH_OMAP_PERSEUS2
1da177e4 1796 depends on LEDS
0567a0c0 1797 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1798 default y if ARCH_EBSA110
1799 help
1800 If you say Y here, one of the system LEDs (the green one on the
1801 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1802 will flash regularly to indicate that the system is still
1803 operational. This is mainly useful to kernel hackers who are
1804 debugging unstable kernels.
1805
1806 The LART uses the same LED for both Timer LED and CPU usage LED
1807 functions. You may choose to use both, but the Timer LED function
1808 will overrule the CPU usage LED.
1809
1810config LEDS_CPU
1811 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1812 !ARCH_OMAP) \
1813 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1814 || MACH_OMAP_PERSEUS2
1da177e4
LT
1815 depends on LEDS
1816 help
1817 If you say Y here, the red LED will be used to give a good real
1818 time indication of CPU usage, by lighting whenever the idle task
1819 is not currently executing.
1820
1821 The LART uses the same LED for both Timer LED and CPU usage LED
1822 functions. You may choose to use both, but the Timer LED function
1823 will overrule the CPU usage LED.
1824
1825config ALIGNMENT_TRAP
1826 bool
f12d0d7c 1827 depends on CPU_CP15_MMU
1da177e4 1828 default y if !ARCH_EBSA110
e119bfff 1829 select HAVE_PROC_CPU if PROC_FS
1da177e4 1830 help
84eb8d06 1831 ARM processors cannot fetch/store information which is not
1da177e4
LT
1832 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1833 address divisible by 4. On 32-bit ARM processors, these non-aligned
1834 fetch/store instructions will be emulated in software if you say
1835 here, which has a severe performance impact. This is necessary for
1836 correct operation of some network protocols. With an IP-only
1837 configuration it is safe to say N, otherwise say Y.
1838
39ec58f3
LB
1839config UACCESS_WITH_MEMCPY
1840 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1841 depends on MMU && EXPERIMENTAL
1842 default y if CPU_FEROCEON
1843 help
1844 Implement faster copy_to_user and clear_user methods for CPU
1845 cores where a 8-word STM instruction give significantly higher
1846 memory write throughput than a sequence of individual 32bit stores.
1847
1848 A possible side effect is a slight increase in scheduling latency
1849 between threads sharing the same address space if they invoke
1850 such copy operations with large buffers.
1851
1852 However, if the CPU data cache is using a write-allocate mode,
1853 this option is unlikely to provide any performance gain.
1854
70c70d97
NP
1855config SECCOMP
1856 bool
1857 prompt "Enable seccomp to safely compute untrusted bytecode"
1858 ---help---
1859 This kernel feature is useful for number crunching applications
1860 that may need to compute untrusted bytecode during their
1861 execution. By using pipes or other transports made available to
1862 the process as file descriptors supporting the read/write
1863 syscalls, it's possible to isolate those applications in
1864 their own address space using seccomp. Once seccomp is
1865 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1866 and the task is only allowed to execute a few safe syscalls
1867 defined by each seccomp mode.
1868
c743f380
NP
1869config CC_STACKPROTECTOR
1870 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1871 depends on EXPERIMENTAL
c743f380
NP
1872 help
1873 This option turns on the -fstack-protector GCC feature. This
1874 feature puts, at the beginning of functions, a canary value on
1875 the stack just before the return address, and validates
1876 the value just before actually returning. Stack based buffer
1877 overflows (that need to overwrite this return address) now also
1878 overwrite the canary, which gets detected and the attack is then
1879 neutralized via a kernel panic.
1880 This feature requires gcc version 4.2 or above.
1881
73a65b3f
UKK
1882config DEPRECATED_PARAM_STRUCT
1883 bool "Provide old way to pass kernel parameters"
1884 help
1885 This was deprecated in 2001 and announced to live on for 5 years.
1886 Some old boot loaders still use this way.
1887
1da177e4
LT
1888endmenu
1889
1890menu "Boot options"
1891
9eb8f674
GL
1892config USE_OF
1893 bool "Flattened Device Tree support"
1894 select OF
1895 select OF_EARLY_FLATTREE
08a543ad 1896 select IRQ_DOMAIN
9eb8f674
GL
1897 help
1898 Include support for flattened device tree machine descriptions.
1899
1da177e4
LT
1900# Compressed boot loader in ROM. Yes, we really want to ask about
1901# TEXT and BSS so we preserve their values in the config files.
1902config ZBOOT_ROM_TEXT
1903 hex "Compressed ROM boot loader base address"
1904 default "0"
1905 help
1906 The physical address at which the ROM-able zImage is to be
1907 placed in the target. Platforms which normally make use of
1908 ROM-able zImage formats normally set this to a suitable
1909 value in their defconfig file.
1910
1911 If ZBOOT_ROM is not enabled, this has no effect.
1912
1913config ZBOOT_ROM_BSS
1914 hex "Compressed ROM boot loader BSS address"
1915 default "0"
1916 help
f8c440b2
DF
1917 The base address of an area of read/write memory in the target
1918 for the ROM-able zImage which must be available while the
1919 decompressor is running. It must be large enough to hold the
1920 entire decompressed kernel plus an additional 128 KiB.
1921 Platforms which normally make use of ROM-able zImage formats
1922 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1923
1924 If ZBOOT_ROM is not enabled, this has no effect.
1925
1926config ZBOOT_ROM
1927 bool "Compressed boot loader in ROM/flash"
1928 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1929 help
1930 Say Y here if you intend to execute your compressed kernel image
1931 (zImage) directly from ROM or flash. If unsure, say N.
1932
090ab3ff
SH
1933choice
1934 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1935 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1936 default ZBOOT_ROM_NONE
1937 help
1938 Include experimental SD/MMC loading code in the ROM-able zImage.
1939 With this enabled it is possible to write the the ROM-able zImage
1940 kernel image to an MMC or SD card and boot the kernel straight
1941 from the reset vector. At reset the processor Mask ROM will load
1942 the first part of the the ROM-able zImage which in turn loads the
1943 rest the kernel image to RAM.
1944
1945config ZBOOT_ROM_NONE
1946 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1947 help
1948 Do not load image from SD or MMC
1949
f45b1149
SH
1950config ZBOOT_ROM_MMCIF
1951 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1952 help
090ab3ff
SH
1953 Load image from MMCIF hardware block.
1954
1955config ZBOOT_ROM_SH_MOBILE_SDHI
1956 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1957 help
1958 Load image from SDHI hardware block
1959
1960endchoice
f45b1149 1961
e2a6a3aa
JB
1962config ARM_APPENDED_DTB
1963 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1964 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1965 help
1966 With this option, the boot code will look for a device tree binary
1967 (DTB) appended to zImage
1968 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1969
1970 This is meant as a backward compatibility convenience for those
1971 systems with a bootloader that can't be upgraded to accommodate
1972 the documented boot protocol using a device tree.
1973
1974 Beware that there is very little in terms of protection against
1975 this option being confused by leftover garbage in memory that might
1976 look like a DTB header after a reboot if no actual DTB is appended
1977 to zImage. Do not leave this option active in a production kernel
1978 if you don't intend to always append a DTB. Proper passing of the
1979 location into r2 of a bootloader provided DTB is always preferable
1980 to this option.
1981
b90b9a38
NP
1982config ARM_ATAG_DTB_COMPAT
1983 bool "Supplement the appended DTB with traditional ATAG information"
1984 depends on ARM_APPENDED_DTB
1985 help
1986 Some old bootloaders can't be updated to a DTB capable one, yet
1987 they provide ATAGs with memory configuration, the ramdisk address,
1988 the kernel cmdline string, etc. Such information is dynamically
1989 provided by the bootloader and can't always be stored in a static
1990 DTB. To allow a device tree enabled kernel to be used with such
1991 bootloaders, this option allows zImage to extract the information
1992 from the ATAG list and store it at run time into the appended DTB.
1993
1da177e4
LT
1994config CMDLINE
1995 string "Default kernel command string"
1996 default ""
1997 help
1998 On some architectures (EBSA110 and CATS), there is currently no way
1999 for the boot loader to pass arguments to the kernel. For these
2000 architectures, you should supply some command-line options at build
2001 time by entering them here. As a minimum, you should specify the
2002 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2003
4394c124
VB
2004choice
2005 prompt "Kernel command line type" if CMDLINE != ""
2006 default CMDLINE_FROM_BOOTLOADER
2007
2008config CMDLINE_FROM_BOOTLOADER
2009 bool "Use bootloader kernel arguments if available"
2010 help
2011 Uses the command-line options passed by the boot loader. If
2012 the boot loader doesn't provide any, the default kernel command
2013 string provided in CMDLINE will be used.
2014
2015config CMDLINE_EXTEND
2016 bool "Extend bootloader kernel arguments"
2017 help
2018 The command-line arguments provided by the boot loader will be
2019 appended to the default kernel command string.
2020
92d2040d
AH
2021config CMDLINE_FORCE
2022 bool "Always use the default kernel command string"
92d2040d
AH
2023 help
2024 Always use the default kernel command string, even if the boot
2025 loader passes other arguments to the kernel.
2026 This is useful if you cannot or don't want to change the
2027 command-line options your boot loader passes to the kernel.
4394c124 2028endchoice
92d2040d 2029
1da177e4
LT
2030config XIP_KERNEL
2031 bool "Kernel Execute-In-Place from ROM"
497b7e94 2032 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2033 help
2034 Execute-In-Place allows the kernel to run from non-volatile storage
2035 directly addressable by the CPU, such as NOR flash. This saves RAM
2036 space since the text section of the kernel is not loaded from flash
2037 to RAM. Read-write sections, such as the data section and stack,
2038 are still copied to RAM. The XIP kernel is not compressed since
2039 it has to run directly from flash, so it will take more space to
2040 store it. The flash address used to link the kernel object files,
2041 and for storing it, is configuration dependent. Therefore, if you
2042 say Y here, you must know the proper physical address where to
2043 store the kernel image depending on your own flash memory usage.
2044
2045 Also note that the make target becomes "make xipImage" rather than
2046 "make zImage" or "make Image". The final kernel binary to put in
2047 ROM memory will be arch/arm/boot/xipImage.
2048
2049 If unsure, say N.
2050
2051config XIP_PHYS_ADDR
2052 hex "XIP Kernel Physical Location"
2053 depends on XIP_KERNEL
2054 default "0x00080000"
2055 help
2056 This is the physical address in your flash memory the kernel will
2057 be linked for and stored to. This address is dependent on your
2058 own flash usage.
2059
c587e4a6
RP
2060config KEXEC
2061 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2062 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2063 help
2064 kexec is a system call that implements the ability to shutdown your
2065 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2066 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2067 you can start any kernel with it, not just Linux.
2068
2069 It is an ongoing process to be certain the hardware in a machine
2070 is properly shutdown, so do not be surprised if this code does not
2071 initially work for you. It may help to enable device hotplugging
2072 support.
2073
4cd9d6f7
RP
2074config ATAGS_PROC
2075 bool "Export atags in procfs"
b98d7291
UL
2076 depends on KEXEC
2077 default y
4cd9d6f7
RP
2078 help
2079 Should the atags used to boot the kernel be exported in an "atags"
2080 file in procfs. Useful with kexec.
2081
cb5d39b3
MW
2082config CRASH_DUMP
2083 bool "Build kdump crash kernel (EXPERIMENTAL)"
2084 depends on EXPERIMENTAL
2085 help
2086 Generate crash dump after being started by kexec. This should
2087 be normally only set in special crash dump kernels which are
2088 loaded in the main kernel with kexec-tools into a specially
2089 reserved region and then later executed after a crash by
2090 kdump/kexec. The crash dump kernel must be compiled to a
2091 memory address not used by the main kernel
2092
2093 For more details see Documentation/kdump/kdump.txt
2094
e69edc79
EM
2095config AUTO_ZRELADDR
2096 bool "Auto calculation of the decompressed kernel image address"
2097 depends on !ZBOOT_ROM && !ARCH_U300
2098 help
2099 ZRELADDR is the physical address where the decompressed kernel
2100 image will be placed. If AUTO_ZRELADDR is selected, the address
2101 will be determined at run-time by masking the current IP with
2102 0xf8000000. This assumes the zImage being placed in the first 128MB
2103 from start of memory.
2104
1da177e4
LT
2105endmenu
2106
ac9d7efc 2107menu "CPU Power Management"
1da177e4 2108
89c52ed4 2109if ARCH_HAS_CPUFREQ
1da177e4
LT
2110
2111source "drivers/cpufreq/Kconfig"
2112
64f102b6
YS
2113config CPU_FREQ_IMX
2114 tristate "CPUfreq driver for i.MX CPUs"
2115 depends on ARCH_MXC && CPU_FREQ
2116 help
2117 This enables the CPUfreq driver for i.MX CPUs.
2118
1da177e4
LT
2119config CPU_FREQ_SA1100
2120 bool
1da177e4
LT
2121
2122config CPU_FREQ_SA1110
2123 bool
1da177e4
LT
2124
2125config CPU_FREQ_INTEGRATOR
2126 tristate "CPUfreq driver for ARM Integrator CPUs"
2127 depends on ARCH_INTEGRATOR && CPU_FREQ
2128 default y
2129 help
2130 This enables the CPUfreq driver for ARM Integrator CPUs.
2131
2132 For details, take a look at <file:Documentation/cpu-freq>.
2133
2134 If in doubt, say Y.
2135
9e2697ff
RK
2136config CPU_FREQ_PXA
2137 bool
2138 depends on CPU_FREQ && ARCH_PXA && PXA25x
2139 default y
ca7d156e 2140 select CPU_FREQ_TABLE
9e2697ff
RK
2141 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2142
9d56c02a
BD
2143config CPU_FREQ_S3C
2144 bool
2145 help
2146 Internal configuration node for common cpufreq on Samsung SoC
2147
2148config CPU_FREQ_S3C24XX
4a50bfe3 2149 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
2150 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
2151 select CPU_FREQ_S3C
2152 help
2153 This enables the CPUfreq driver for the Samsung S3C24XX family
2154 of CPUs.
2155
2156 For details, take a look at <file:Documentation/cpu-freq>.
2157
2158 If in doubt, say N.
2159
2160config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2161 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2162 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2163 help
2164 Compile in support for changing the PLL frequency from the
2165 S3C24XX series CPUfreq driver. The PLL takes time to settle
2166 after a frequency change, so by default it is not enabled.
2167
2168 This also means that the PLL tables for the selected CPU(s) will
2169 be built which may increase the size of the kernel image.
2170
2171config CPU_FREQ_S3C24XX_DEBUG
2172 bool "Debug CPUfreq Samsung driver core"
2173 depends on CPU_FREQ_S3C24XX
2174 help
2175 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2176
2177config CPU_FREQ_S3C24XX_IODEBUG
2178 bool "Debug CPUfreq Samsung driver IO timing"
2179 depends on CPU_FREQ_S3C24XX
2180 help
2181 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2182
e6d197a6
BD
2183config CPU_FREQ_S3C24XX_DEBUGFS
2184 bool "Export debugfs for CPUFreq"
2185 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2186 help
2187 Export status information via debugfs.
2188
1da177e4
LT
2189endif
2190
ac9d7efc
RK
2191source "drivers/cpuidle/Kconfig"
2192
2193endmenu
2194
1da177e4
LT
2195menu "Floating point emulation"
2196
2197comment "At least one emulation must be selected"
2198
2199config FPE_NWFPE
2200 bool "NWFPE math emulation"
593c252a 2201 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2202 ---help---
2203 Say Y to include the NWFPE floating point emulator in the kernel.
2204 This is necessary to run most binaries. Linux does not currently
2205 support floating point hardware so you need to say Y here even if
2206 your machine has an FPA or floating point co-processor podule.
2207
2208 You may say N here if you are going to load the Acorn FPEmulator
2209 early in the bootup.
2210
2211config FPE_NWFPE_XP
2212 bool "Support extended precision"
bedf142b 2213 depends on FPE_NWFPE
1da177e4
LT
2214 help
2215 Say Y to include 80-bit support in the kernel floating-point
2216 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2217 Note that gcc does not generate 80-bit operations by default,
2218 so in most cases this option only enlarges the size of the
2219 floating point emulator without any good reason.
2220
2221 You almost surely want to say N here.
2222
2223config FPE_FASTFPE
2224 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2225 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2226 ---help---
2227 Say Y here to include the FAST floating point emulator in the kernel.
2228 This is an experimental much faster emulator which now also has full
2229 precision for the mantissa. It does not support any exceptions.
2230 It is very simple, and approximately 3-6 times faster than NWFPE.
2231
2232 It should be sufficient for most programs. It may be not suitable
2233 for scientific calculations, but you have to check this for yourself.
2234 If you do not feel you need a faster FP emulation you should better
2235 choose NWFPE.
2236
2237config VFP
2238 bool "VFP-format floating point maths"
e399b1a4 2239 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2240 help
2241 Say Y to include VFP support code in the kernel. This is needed
2242 if your hardware includes a VFP unit.
2243
2244 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2245 release notes and additional status information.
2246
2247 Say N if your target does not have VFP hardware.
2248
25ebee02
CM
2249config VFPv3
2250 bool
2251 depends on VFP
2252 default y if CPU_V7
2253
b5872db4
CM
2254config NEON
2255 bool "Advanced SIMD (NEON) Extension support"
2256 depends on VFPv3 && CPU_V7
2257 help
2258 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2259 Extension.
2260
1da177e4
LT
2261endmenu
2262
2263menu "Userspace binary formats"
2264
2265source "fs/Kconfig.binfmt"
2266
2267config ARTHUR
2268 tristate "RISC OS personality"
704bdda0 2269 depends on !AEABI
1da177e4
LT
2270 help
2271 Say Y here to include the kernel code necessary if you want to run
2272 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2273 experimental; if this sounds frightening, say N and sleep in peace.
2274 You can also say M here to compile this support as a module (which
2275 will be called arthur).
2276
2277endmenu
2278
2279menu "Power management options"
2280
eceab4ac 2281source "kernel/power/Kconfig"
1da177e4 2282
f4cb5700 2283config ARCH_SUSPEND_POSSIBLE
6b6844dd 2284 depends on !ARCH_S5PC100
6a786182
RK
2285 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2286 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2287 def_bool y
2288
15e0d9e3
AB
2289config ARM_CPU_SUSPEND
2290 def_bool PM_SLEEP
2291
1da177e4
LT
2292endmenu
2293
d5950b43
SR
2294source "net/Kconfig"
2295
ac25150f 2296source "drivers/Kconfig"
1da177e4
LT
2297
2298source "fs/Kconfig"
2299
1da177e4
LT
2300source "arch/arm/Kconfig.debug"
2301
2302source "security/Kconfig"
2303
2304source "crypto/Kconfig"
2305
2306source "lib/Kconfig"