ARM: shmobile: r8a7778: remove legacy clock implementation
[linux-2.6-block.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
18 select EDAC_SUPPORT
19 select EDAC_ATOMIC_SCRUB
36d0fd21 20 select GENERIC_ALLOCATOR
4477ca45 21 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 22 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 23 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
24 select GENERIC_IRQ_PROBE
25 select GENERIC_IRQ_SHOW
7c07005e 26 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 27 select GENERIC_PCI_IOMAP
38ff87f7 28 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
29 select GENERIC_SMP_IDLE_THREAD
30 select GENERIC_STRNCPY_FROM_USER
31 select GENERIC_STRNLEN_USER
a71b092a 32 select HANDLE_DOMAIN_IRQ
b1b3f49c 33 select HARDIRQS_SW_RESEND
7a017721 34 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 35 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
cfeec79e
AB
36 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
91702175 38 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 39 select HAVE_ARCH_TRACEHOOK
b1b3f49c 40 select HAVE_BPF_JIT
51aaf81f 41 select HAVE_CC_STACKPROTECTOR
171b3f0d 42 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
43 select HAVE_C_RECORDMCOUNT
44 select HAVE_DEBUG_KMEMLEAK
45 select HAVE_DMA_API_DEBUG
46 select HAVE_DMA_ATTRS
47 select HAVE_DMA_CONTIGUOUS if MMU
cfeec79e 48 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
dce5c9e3 49 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 50 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 51 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 52 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 53 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
54 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 56 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 57 select HAVE_KERNEL_GZIP
f9b493ac 58 select HAVE_KERNEL_LZ4
6e8699f7 59 select HAVE_KERNEL_LZMA
b1b3f49c 60 select HAVE_KERNEL_LZO
a7f464f3 61 select HAVE_KERNEL_XZ
cb1293e2 62 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
63 select HAVE_KRETPROBES if (HAVE_KPROBES)
64 select HAVE_MEMBLOCK
7d485f64 65 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 66 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 67 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 68 select HAVE_PERF_EVENTS
49863894
WD
69 select HAVE_PERF_REGS
70 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 71 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 72 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 73 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 74 select HAVE_UID16
31c1fc81 75 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 76 select IRQ_FORCED_THREADING
171b3f0d 77 select MODULES_USE_ELF_REL
84f452b1 78 select NO_BOOTMEM
171b3f0d
RK
79 select OLD_SIGACTION
80 select OLD_SIGSUSPEND3
b1b3f49c
RK
81 select PERF_USE_VMALLOC
82 select RTC_LIB
83 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
84 # Above selects are sorted alphabetically; please add new ones
85 # according to that. Thanks.
1da177e4
LT
86 help
87 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 88 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 89 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 90 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
91 Europe. There is an ARM Linux project with a web page at
92 <http://www.arm.linux.org.uk/>.
93
74facffe 94config ARM_HAS_SG_CHAIN
308c09f1 95 select ARCH_HAS_SG_CHAIN
74facffe
RK
96 bool
97
4ce63fcd
MS
98config NEED_SG_DMA_LENGTH
99 bool
100
101config ARM_DMA_USE_IOMMU
4ce63fcd 102 bool
b1b3f49c
RK
103 select ARM_HAS_SG_CHAIN
104 select NEED_SG_DMA_LENGTH
4ce63fcd 105
60460abf
SWK
106if ARM_DMA_USE_IOMMU
107
108config ARM_DMA_IOMMU_ALIGNMENT
109 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
110 range 4 9
111 default 8
112 help
113 DMA mapping framework by default aligns all buffers to the smallest
114 PAGE_SIZE order which is greater than or equal to the requested buffer
115 size. This works well for buffers up to a few hundreds kilobytes, but
116 for larger buffers it just a waste of address space. Drivers which has
117 relatively small addressing window (like 64Mib) might run out of
118 virtual space with just a few allocations.
119
120 With this parameter you can specify the maximum PAGE_SIZE order for
121 DMA IOMMU buffers. Larger buffers will be aligned only to this
122 specified order. The order is expressed as a power of two multiplied
123 by the PAGE_SIZE.
124
125endif
126
0b05da72
HUK
127config MIGHT_HAVE_PCI
128 bool
129
75e7153a
RB
130config SYS_SUPPORTS_APM_EMULATION
131 bool
132
bc581770
LW
133config HAVE_TCM
134 bool
135 select GENERIC_ALLOCATOR
136
e119bfff
RK
137config HAVE_PROC_CPU
138 bool
139
ce816fa8 140config NO_IOPORT_MAP
5ea81769 141 bool
5ea81769 142
1da177e4
LT
143config EISA
144 bool
145 ---help---
146 The Extended Industry Standard Architecture (EISA) bus was
147 developed as an open alternative to the IBM MicroChannel bus.
148
149 The EISA bus provided some of the features of the IBM MicroChannel
150 bus while maintaining backward compatibility with cards made for
151 the older ISA bus. The EISA bus saw limited use between 1988 and
152 1995 when it was made obsolete by the PCI bus.
153
154 Say Y here if you are building a kernel for an EISA-based machine.
155
156 Otherwise, say N.
157
158config SBUS
159 bool
160
f16fb1ec
RK
161config STACKTRACE_SUPPORT
162 bool
163 default y
164
f76e9154
NP
165config HAVE_LATENCYTOP_SUPPORT
166 bool
167 depends on !SMP
168 default y
169
f16fb1ec
RK
170config LOCKDEP_SUPPORT
171 bool
172 default y
173
7ad1bcb2
RK
174config TRACE_IRQFLAGS_SUPPORT
175 bool
cb1293e2 176 default !CPU_V7M
7ad1bcb2 177
1da177e4
LT
178config RWSEM_XCHGADD_ALGORITHM
179 bool
8a87411b 180 default y
1da177e4 181
f0d1b0b3
DH
182config ARCH_HAS_ILOG2_U32
183 bool
f0d1b0b3
DH
184
185config ARCH_HAS_ILOG2_U64
186 bool
f0d1b0b3 187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
a5f4c561
SA
191config FIX_EARLYCON_MEM
192 def_bool y if MMU
193
b89c3b16
AM
194config GENERIC_HWEIGHT
195 bool
196 default y
197
1da177e4
LT
198config GENERIC_CALIBRATE_DELAY
199 bool
200 default y
201
a08b6b79
Z
202config ARCH_MAY_HAVE_PC_FDC
203 bool
204
5ac6da66
CL
205config ZONE_DMA
206 bool
5ac6da66 207
ccd7ab7f
FT
208config NEED_DMA_MAP_STATE
209 def_bool y
210
c7edc9e3
DL
211config ARCH_SUPPORTS_UPROBES
212 def_bool y
213
58af4a24
RH
214config ARCH_HAS_DMA_SET_COHERENT_MASK
215 bool
216
1da177e4
LT
217config GENERIC_ISA_DMA
218 bool
219
1da177e4
LT
220config FIQ
221 bool
222
13a5045d
RH
223config NEED_RET_TO_USER
224 bool
225
034d2f5a
AV
226config ARCH_MTD_XIP
227 bool
228
c760fc19
HC
229config VECTORS_BASE
230 hex
6afd6fae 231 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
232 default DRAM_BASE if REMAP_VECTORS_TO_RAM
233 default 0x00000000
234 help
19accfd3
RK
235 The base address of exception vectors. This must be two pages
236 in size.
c760fc19 237
dc21af99 238config ARM_PATCH_PHYS_VIRT
c1becedc
RK
239 bool "Patch physical to virtual translations at runtime" if EMBEDDED
240 default y
b511d75d 241 depends on !XIP_KERNEL && MMU
dc21af99
RK
242 depends on !ARCH_REALVIEW || !SPARSEMEM
243 help
111e9a5c
RK
244 Patch phys-to-virt and virt-to-phys translation functions at
245 boot and module load time according to the position of the
246 kernel in system memory.
dc21af99 247
111e9a5c 248 This can only be used with non-XIP MMU kernels where the base
daece596 249 of physical memory is at a 16MB boundary.
dc21af99 250
c1becedc
RK
251 Only disable this option if you know that you do not require
252 this feature (eg, building a kernel for a single machine) and
253 you need to shrink the kernel to the minimal size.
dc21af99 254
c334bc15
RH
255config NEED_MACH_IO_H
256 bool
257 help
258 Select this when mach/io.h is required to provide special
259 definitions for this platform. The need for mach/io.h should
260 be avoided when possible.
261
0cdc8b92 262config NEED_MACH_MEMORY_H
1b9f95f8
NP
263 bool
264 help
0cdc8b92
NP
265 Select this when mach/memory.h is required to provide special
266 definitions for this platform. The need for mach/memory.h should
267 be avoided when possible.
dc21af99 268
1b9f95f8 269config PHYS_OFFSET
974c0724 270 hex "Physical address of main memory" if MMU
c6f54a9b 271 depends on !ARM_PATCH_PHYS_VIRT
974c0724 272 default DRAM_BASE if !MMU
c6f54a9b 273 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
274 ARCH_FOOTBRIDGE || \
275 ARCH_INTEGRATOR || \
276 ARCH_IOP13XX || \
277 ARCH_KS8695 || \
278 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
279 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
280 default 0x20000000 if ARCH_S5PV210
281 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 282 default 0xc0000000 if ARCH_SA1100
111e9a5c 283 help
1b9f95f8
NP
284 Please provide the physical address corresponding to the
285 location of main memory in your system.
cada3c08 286
87e040b6
SG
287config GENERIC_BUG
288 def_bool y
289 depends on BUG
290
1bcad26e
KS
291config PGTABLE_LEVELS
292 int
293 default 3 if ARM_LPAE
294 default 2
295
1da177e4
LT
296source "init/Kconfig"
297
dc52ddc0
MH
298source "kernel/Kconfig.freezer"
299
1da177e4
LT
300menu "System Type"
301
3c427975
HC
302config MMU
303 bool "MMU-based Paged Memory Management Support"
304 default y
305 help
306 Select if you want MMU-based virtualised addressing space
307 support by paged memory management. If unsure, say 'Y'.
308
ccf50e23
RK
309#
310# The "ARM system type" choice list is ordered alphabetically by option
311# text. Please add new entries in the option alphabetic order.
312#
1da177e4
LT
313choice
314 prompt "ARM system type"
1420b22b
AB
315 default ARCH_VERSATILE if !MMU
316 default ARCH_MULTIPLATFORM if MMU
1da177e4 317
387798b3
RH
318config ARCH_MULTIPLATFORM
319 bool "Allow multiple platforms to be selected"
b1b3f49c 320 depends on MMU
ddb902cc 321 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 322 select ARM_HAS_SG_CHAIN
387798b3
RH
323 select ARM_PATCH_PHYS_VIRT
324 select AUTO_ZRELADDR
6d0add40 325 select CLKSRC_OF
66314223 326 select COMMON_CLK
ddb902cc 327 select GENERIC_CLOCKEVENTS
08d38beb 328 select MIGHT_HAVE_PCI
387798b3 329 select MULTI_IRQ_HANDLER
66314223
DN
330 select SPARSE_IRQ
331 select USE_OF
66314223 332
9c77bc43
SA
333config ARM_SINGLE_ARMV7M
334 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
335 depends on !MMU
336 select ARCH_WANT_OPTIONAL_GPIOLIB
337 select ARM_NVIC
499f1640 338 select AUTO_ZRELADDR
9c77bc43
SA
339 select CLKSRC_OF
340 select COMMON_CLK
341 select CPU_V7M
342 select GENERIC_CLOCKEVENTS
343 select NO_IOPORT_MAP
344 select SPARSE_IRQ
345 select USE_OF
346
4af6fee1
DS
347config ARCH_REALVIEW
348 bool "ARM Ltd. RealView family"
b1b3f49c 349 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 350 select ARM_AMBA
b1b3f49c 351 select ARM_TIMER_SP804
f9a6aa43
LW
352 select COMMON_CLK
353 select COMMON_CLK_VERSATILE
ae30ceac 354 select GENERIC_CLOCKEVENTS
b56ba8aa 355 select GPIO_PL061 if GPIOLIB
b1b3f49c 356 select ICST
0cdc8b92 357 select NEED_MACH_MEMORY_H
b1b3f49c 358 select PLAT_VERSATILE
81cc3f86 359 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
360 help
361 This enables support for ARM Ltd RealView boards.
362
363config ARCH_VERSATILE
364 bool "ARM Ltd. Versatile family"
b1b3f49c 365 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 366 select ARM_AMBA
b1b3f49c 367 select ARM_TIMER_SP804
4af6fee1 368 select ARM_VIC
6d803ba7 369 select CLKDEV_LOOKUP
b1b3f49c 370 select GENERIC_CLOCKEVENTS
aa3831cf 371 select HAVE_MACH_CLKDEV
c5a0adb5 372 select ICST
f4b8b319 373 select PLAT_VERSATILE
b1b3f49c 374 select PLAT_VERSATILE_CLOCK
81cc3f86 375 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 376 select VERSATILE_FPGA_IRQ
4af6fee1
DS
377 help
378 This enables support for ARM Ltd Versatile board.
379
93e22567
RK
380config ARCH_CLPS711X
381 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 382 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 383 select AUTO_ZRELADDR
c99f72ad 384 select CLKSRC_MMIO
93e22567
RK
385 select COMMON_CLK
386 select CPU_ARM720T
4a8355c4 387 select GENERIC_CLOCKEVENTS
6597619f 388 select MFD_SYSCON
e4e3a37d 389 select SOC_BUS
93e22567
RK
390 help
391 Support for Cirrus Logic 711x/721x/731x based boards.
392
788c9700
RK
393config ARCH_GEMINI
394 bool "Cortina Systems Gemini"
788c9700 395 select ARCH_REQUIRE_GPIOLIB
f3372c01 396 select CLKSRC_MMIO
b1b3f49c 397 select CPU_FA526
f3372c01 398 select GENERIC_CLOCKEVENTS
788c9700
RK
399 help
400 Support for the Cortina Systems Gemini family SoCs
401
1da177e4
LT
402config ARCH_EBSA110
403 bool "EBSA-110"
b1b3f49c 404 select ARCH_USES_GETTIMEOFFSET
c750815e 405 select CPU_SA110
f7e68bbf 406 select ISA
c334bc15 407 select NEED_MACH_IO_H
0cdc8b92 408 select NEED_MACH_MEMORY_H
ce816fa8 409 select NO_IOPORT_MAP
1da177e4
LT
410 help
411 This is an evaluation board for the StrongARM processor available
f6c8965a 412 from Digital. It has limited hardware on-board, including an
1da177e4
LT
413 Ethernet interface, two PCMCIA sockets, two serial ports and a
414 parallel port.
415
e7736d47
LB
416config ARCH_EP93XX
417 bool "EP93xx-based"
b1b3f49c
RK
418 select ARCH_HAS_HOLES_MEMORYMODEL
419 select ARCH_REQUIRE_GPIOLIB
e7736d47 420 select ARM_AMBA
b8824c9a 421 select ARM_PATCH_PHYS_VIRT
e7736d47 422 select ARM_VIC
b8824c9a 423 select AUTO_ZRELADDR
6d803ba7 424 select CLKDEV_LOOKUP
000bc178 425 select CLKSRC_MMIO
b1b3f49c 426 select CPU_ARM920T
000bc178 427 select GENERIC_CLOCKEVENTS
e7736d47
LB
428 help
429 This enables support for the Cirrus EP93xx series of CPUs.
430
1da177e4
LT
431config ARCH_FOOTBRIDGE
432 bool "FootBridge"
c750815e 433 select CPU_SA110
1da177e4 434 select FOOTBRIDGE
4e8d7637 435 select GENERIC_CLOCKEVENTS
d0ee9f40 436 select HAVE_IDE
8ef6e620 437 select NEED_MACH_IO_H if !MMU
0cdc8b92 438 select NEED_MACH_MEMORY_H
f999b8bd
MM
439 help
440 Support for systems based on the DC21285 companion chip
441 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 442
4af6fee1
DS
443config ARCH_NETX
444 bool "Hilscher NetX based"
b1b3f49c 445 select ARM_VIC
234b6ced 446 select CLKSRC_MMIO
c750815e 447 select CPU_ARM926T
2fcfe6b8 448 select GENERIC_CLOCKEVENTS
f999b8bd 449 help
4af6fee1
DS
450 This enables support for systems based on the Hilscher NetX Soc
451
3b938be6
RK
452config ARCH_IOP13XX
453 bool "IOP13xx-based"
454 depends on MMU
b1b3f49c 455 select CPU_XSC3
0cdc8b92 456 select NEED_MACH_MEMORY_H
13a5045d 457 select NEED_RET_TO_USER
b1b3f49c
RK
458 select PCI
459 select PLAT_IOP
460 select VMSPLIT_1G
37ebbcff 461 select SPARSE_IRQ
3b938be6
RK
462 help
463 Support for Intel's IOP13XX (XScale) family of processors.
464
3f7e5815
LB
465config ARCH_IOP32X
466 bool "IOP32x-based"
a4f7e763 467 depends on MMU
b1b3f49c 468 select ARCH_REQUIRE_GPIOLIB
c750815e 469 select CPU_XSCALE
e9004f50 470 select GPIO_IOP
13a5045d 471 select NEED_RET_TO_USER
f7e68bbf 472 select PCI
b1b3f49c 473 select PLAT_IOP
f999b8bd 474 help
3f7e5815
LB
475 Support for Intel's 80219 and IOP32X (XScale) family of
476 processors.
477
478config ARCH_IOP33X
479 bool "IOP33x-based"
480 depends on MMU
b1b3f49c 481 select ARCH_REQUIRE_GPIOLIB
c750815e 482 select CPU_XSCALE
e9004f50 483 select GPIO_IOP
13a5045d 484 select NEED_RET_TO_USER
3f7e5815 485 select PCI
b1b3f49c 486 select PLAT_IOP
3f7e5815
LB
487 help
488 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 489
3b938be6
RK
490config ARCH_IXP4XX
491 bool "IXP4xx-based"
a4f7e763 492 depends on MMU
58af4a24 493 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 494 select ARCH_REQUIRE_GPIOLIB
51aaf81f 495 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 496 select CLKSRC_MMIO
c750815e 497 select CPU_XSCALE
b1b3f49c 498 select DMABOUNCE if PCI
3b938be6 499 select GENERIC_CLOCKEVENTS
0b05da72 500 select MIGHT_HAVE_PCI
c334bc15 501 select NEED_MACH_IO_H
9296d94d 502 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 503 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 504 help
3b938be6 505 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 506
edabd38e
SB
507config ARCH_DOVE
508 bool "Marvell Dove"
edabd38e 509 select ARCH_REQUIRE_GPIOLIB
756b2531 510 select CPU_PJ4
edabd38e 511 select GENERIC_CLOCKEVENTS
0f81bd43 512 select MIGHT_HAVE_PCI
171b3f0d 513 select MVEBU_MBUS
9139acd1
SH
514 select PINCTRL
515 select PINCTRL_DOVE
abcda1dc 516 select PLAT_ORION_LEGACY
edabd38e
SB
517 help
518 Support for the Marvell Dove SoC 88AP510
519
794d15b2
SS
520config ARCH_MV78XX0
521 bool "Marvell MV78xx0"
a8865655 522 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 523 select CPU_FEROCEON
794d15b2 524 select GENERIC_CLOCKEVENTS
171b3f0d 525 select MVEBU_MBUS
b1b3f49c 526 select PCI
abcda1dc 527 select PLAT_ORION_LEGACY
794d15b2
SS
528 help
529 Support for the following Marvell MV78xx0 series SoCs:
530 MV781x0, MV782x0.
531
9dd0b194 532config ARCH_ORION5X
585cf175
TP
533 bool "Marvell Orion"
534 depends on MMU
a8865655 535 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 536 select CPU_FEROCEON
51cbff1d 537 select GENERIC_CLOCKEVENTS
171b3f0d 538 select MVEBU_MBUS
b1b3f49c 539 select PCI
abcda1dc 540 select PLAT_ORION_LEGACY
5be9fc23 541 select MULTI_IRQ_HANDLER
585cf175 542 help
9dd0b194 543 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 544 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 545 Orion-2 (5281), Orion-1-90 (6183).
585cf175 546
788c9700 547config ARCH_MMP
2f7e8fae 548 bool "Marvell PXA168/910/MMP2"
788c9700 549 depends on MMU
788c9700 550 select ARCH_REQUIRE_GPIOLIB
6d803ba7 551 select CLKDEV_LOOKUP
b1b3f49c 552 select GENERIC_ALLOCATOR
788c9700 553 select GENERIC_CLOCKEVENTS
157d2644 554 select GPIO_PXA
c24b3114 555 select IRQ_DOMAIN
0f374561 556 select MULTI_IRQ_HANDLER
7c8f86a4 557 select PINCTRL
788c9700 558 select PLAT_PXA
0bd86961 559 select SPARSE_IRQ
788c9700 560 help
2f7e8fae 561 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
562
563config ARCH_KS8695
564 bool "Micrel/Kendin KS8695"
98830bc9 565 select ARCH_REQUIRE_GPIOLIB
c7e783d6 566 select CLKSRC_MMIO
b1b3f49c 567 select CPU_ARM922T
c7e783d6 568 select GENERIC_CLOCKEVENTS
b1b3f49c 569 select NEED_MACH_MEMORY_H
788c9700
RK
570 help
571 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
572 System-on-Chip devices.
573
788c9700
RK
574config ARCH_W90X900
575 bool "Nuvoton W90X900 CPU"
c52d3d68 576 select ARCH_REQUIRE_GPIOLIB
6d803ba7 577 select CLKDEV_LOOKUP
6fa5d5f7 578 select CLKSRC_MMIO
b1b3f49c 579 select CPU_ARM926T
58b5369e 580 select GENERIC_CLOCKEVENTS
788c9700 581 help
a8bc4ead 582 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
583 At present, the w90x900 has been renamed nuc900, regarding
584 the ARM series product line, you can login the following
585 link address to know more.
586
587 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
588 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 589
93e22567
RK
590config ARCH_LPC32XX
591 bool "NXP LPC32XX"
592 select ARCH_REQUIRE_GPIOLIB
593 select ARM_AMBA
594 select CLKDEV_LOOKUP
595 select CLKSRC_MMIO
596 select CPU_ARM926T
597 select GENERIC_CLOCKEVENTS
598 select HAVE_IDE
93e22567
RK
599 select USE_OF
600 help
601 Support for the NXP LPC32XX family of processors
602
1da177e4 603config ARCH_PXA
2c8086a5 604 bool "PXA2xx/PXA3xx-based"
a4f7e763 605 depends on MMU
b1b3f49c
RK
606 select ARCH_MTD_XIP
607 select ARCH_REQUIRE_GPIOLIB
608 select ARM_CPU_SUSPEND if PM
609 select AUTO_ZRELADDR
a1c0a6ad 610 select COMMON_CLK
6d803ba7 611 select CLKDEV_LOOKUP
234b6ced 612 select CLKSRC_MMIO
6f6caeaa 613 select CLKSRC_OF
981d0f39 614 select GENERIC_CLOCKEVENTS
157d2644 615 select GPIO_PXA
d0ee9f40 616 select HAVE_IDE
d6cf30ca 617 select IRQ_DOMAIN
b1b3f49c 618 select MULTI_IRQ_HANDLER
b1b3f49c
RK
619 select PLAT_PXA
620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 623
bf98c1ea 624config ARCH_SHMOBILE_LEGACY
0d9fd616 625 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 626 select ARCH_SHMOBILE
91942d17 627 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 628 select CLKDEV_LOOKUP
0ed82bc9 629 select CPU_V7
b1b3f49c 630 select GENERIC_CLOCKEVENTS
4c3ffffd 631 select HAVE_ARM_SCU if SMP
a894fcc2 632 select HAVE_ARM_TWD if SMP
3b55658a 633 select HAVE_SMP
ce5ea9f3 634 select MIGHT_HAVE_CACHE_L2X0
60f1435c 635 select MULTI_IRQ_HANDLER
ce816fa8 636 select NO_IOPORT_MAP
2cd3c927 637 select PINCTRL
b1b3f49c 638 select PM_GENERIC_DOMAINS if PM
0cdc23df 639 select SH_CLK_CPG
b1b3f49c 640 select SPARSE_IRQ
c793c1b0 641 help
0d9fd616
LP
642 Support for Renesas ARM SoC platforms using a non-multiplatform
643 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
644 and RZ families.
c793c1b0 645
1da177e4
LT
646config ARCH_RPC
647 bool "RiscPC"
648 select ARCH_ACORN
a08b6b79 649 select ARCH_MAY_HAVE_PC_FDC
07f841b7 650 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 651 select ARCH_USES_GETTIMEOFFSET
fa04e209 652 select CPU_SA110
b1b3f49c 653 select FIQ
d0ee9f40 654 select HAVE_IDE
b1b3f49c
RK
655 select HAVE_PATA_PLATFORM
656 select ISA_DMA_API
c334bc15 657 select NEED_MACH_IO_H
0cdc8b92 658 select NEED_MACH_MEMORY_H
ce816fa8 659 select NO_IOPORT_MAP
b4811bac 660 select VIRT_TO_BUS
1da177e4
LT
661 help
662 On the Acorn Risc-PC, Linux can support the internal IDE disk and
663 CD-ROM interface, serial and parallel port, and the floppy drive.
664
665config ARCH_SA1100
666 bool "SA1100-based"
b1b3f49c
RK
667 select ARCH_MTD_XIP
668 select ARCH_REQUIRE_GPIOLIB
669 select ARCH_SPARSEMEM_ENABLE
670 select CLKDEV_LOOKUP
671 select CLKSRC_MMIO
1937f5b9 672 select CPU_FREQ
b1b3f49c 673 select CPU_SA1100
3e238be2 674 select GENERIC_CLOCKEVENTS
d0ee9f40 675 select HAVE_IDE
1eca42b4 676 select IRQ_DOMAIN
b1b3f49c 677 select ISA
affcab32 678 select MULTI_IRQ_HANDLER
0cdc8b92 679 select NEED_MACH_MEMORY_H
375dec92 680 select SPARSE_IRQ
f999b8bd
MM
681 help
682 Support for StrongARM 11x0 based boards.
1da177e4 683
b130d5c2
KK
684config ARCH_S3C24XX
685 bool "Samsung S3C24XX SoCs"
53650430 686 select ARCH_REQUIRE_GPIOLIB
335cce74 687 select ATAGS
b1b3f49c 688 select CLKDEV_LOOKUP
4280506a 689 select CLKSRC_SAMSUNG_PWM
7f78b6eb 690 select GENERIC_CLOCKEVENTS
880cf071 691 select GPIO_SAMSUNG
20676c15 692 select HAVE_S3C2410_I2C if I2C
b130d5c2 693 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 694 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 695 select MULTI_IRQ_HANDLER
c334bc15 696 select NEED_MACH_IO_H
cd8dc7ae 697 select SAMSUNG_ATAGS
1da177e4 698 help
b130d5c2
KK
699 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
700 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
701 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
702 Samsung SMDK2410 development board (and derivatives).
63b1f51b 703
a08ab637
BD
704config ARCH_S3C64XX
705 bool "Samsung S3C64XX"
b1b3f49c 706 select ARCH_REQUIRE_GPIOLIB
1db0287a 707 select ARM_AMBA
89f0ce72 708 select ARM_VIC
335cce74 709 select ATAGS
b1b3f49c 710 select CLKDEV_LOOKUP
4280506a 711 select CLKSRC_SAMSUNG_PWM
ccecba3c 712 select COMMON_CLK_SAMSUNG
70bacadb 713 select CPU_V6K
04a49b71 714 select GENERIC_CLOCKEVENTS
880cf071 715 select GPIO_SAMSUNG
b1b3f49c
RK
716 select HAVE_S3C2410_I2C if I2C
717 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 718 select HAVE_TCM
ce816fa8 719 select NO_IOPORT_MAP
b1b3f49c 720 select PLAT_SAMSUNG
4ab75a3f 721 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
722 select S3C_DEV_NAND
723 select S3C_GPIO_TRACK
cd8dc7ae 724 select SAMSUNG_ATAGS
6e2d9e93 725 select SAMSUNG_WAKEMASK
88f59738 726 select SAMSUNG_WDT_RESET
a08ab637
BD
727 help
728 Samsung S3C64XX series based systems
729
7c6337e2
KH
730config ARCH_DAVINCI
731 bool "TI DaVinci"
b1b3f49c 732 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 733 select ARCH_REQUIRE_GPIOLIB
6d803ba7 734 select CLKDEV_LOOKUP
20e9969b 735 select GENERIC_ALLOCATOR
b1b3f49c 736 select GENERIC_CLOCKEVENTS
dc7ad3b3 737 select GENERIC_IRQ_CHIP
b1b3f49c 738 select HAVE_IDE
3ad7a42d 739 select TI_PRIV_EDMA
689e331f 740 select USE_OF
b1b3f49c 741 select ZONE_DMA
7c6337e2
KH
742 help
743 Support for TI's DaVinci platform.
744
a0694861
TL
745config ARCH_OMAP1
746 bool "TI OMAP1"
00a36698 747 depends on MMU
9af915da 748 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 749 select ARCH_OMAP
21f47fbc 750 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 751 select CLKDEV_LOOKUP
d6e15d78 752 select CLKSRC_MMIO
b1b3f49c 753 select GENERIC_CLOCKEVENTS
a0694861 754 select GENERIC_IRQ_CHIP
a0694861
TL
755 select HAVE_IDE
756 select IRQ_DOMAIN
b694331c 757 select MULTI_IRQ_HANDLER
a0694861
TL
758 select NEED_MACH_IO_H if PCCARD
759 select NEED_MACH_MEMORY_H
685e2d08 760 select SPARSE_IRQ
21f47fbc 761 help
a0694861 762 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 763
1da177e4
LT
764endchoice
765
387798b3
RH
766menu "Multiple platform selection"
767 depends on ARCH_MULTIPLATFORM
768
769comment "CPU Core family selection"
770
f8afae40
AB
771config ARCH_MULTI_V4
772 bool "ARMv4 based platforms (FA526)"
773 depends on !ARCH_MULTI_V6_V7
774 select ARCH_MULTI_V4_V5
775 select CPU_FA526
776
387798b3
RH
777config ARCH_MULTI_V4T
778 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 779 depends on !ARCH_MULTI_V6_V7
b1b3f49c 780 select ARCH_MULTI_V4_V5
24e860fb
AB
781 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
782 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
783 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
784
785config ARCH_MULTI_V5
786 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 787 depends on !ARCH_MULTI_V6_V7
b1b3f49c 788 select ARCH_MULTI_V4_V5
12567bbd 789 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
790 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
791 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
792
793config ARCH_MULTI_V4_V5
794 bool
795
796config ARCH_MULTI_V6
8dda05cc 797 bool "ARMv6 based platforms (ARM11)"
387798b3 798 select ARCH_MULTI_V6_V7
42f4754a 799 select CPU_V6K
387798b3
RH
800
801config ARCH_MULTI_V7
8dda05cc 802 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
803 default y
804 select ARCH_MULTI_V6_V7
b1b3f49c 805 select CPU_V7
90bc8ac7 806 select HAVE_SMP
387798b3
RH
807
808config ARCH_MULTI_V6_V7
809 bool
9352b05b 810 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
811
812config ARCH_MULTI_CPU_AUTO
813 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
814 select ARCH_MULTI_V5
815
816endmenu
817
05e2a3de
RH
818config ARCH_VIRT
819 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 820 select ARM_AMBA
05e2a3de 821 select ARM_GIC
05e2a3de 822 select ARM_PSCI
4b8b5f25 823 select HAVE_ARM_ARCH_TIMER
05e2a3de 824
ccf50e23
RK
825#
826# This is sorted alphabetically by mach-* pathname. However, plat-*
827# Kconfigs may be included either alphabetically (according to the
828# plat- suffix) or along side the corresponding mach-* source.
829#
3e93a22b
GC
830source "arch/arm/mach-mvebu/Kconfig"
831
445d9b30
TZ
832source "arch/arm/mach-alpine/Kconfig"
833
d9bfc86d
OR
834source "arch/arm/mach-asm9260/Kconfig"
835
95b8f20f
RK
836source "arch/arm/mach-at91/Kconfig"
837
1d22924e
AB
838source "arch/arm/mach-axxia/Kconfig"
839
8ac49e04
CD
840source "arch/arm/mach-bcm/Kconfig"
841
1c37fa10
SH
842source "arch/arm/mach-berlin/Kconfig"
843
1da177e4
LT
844source "arch/arm/mach-clps711x/Kconfig"
845
d94f944e
AV
846source "arch/arm/mach-cns3xxx/Kconfig"
847
95b8f20f
RK
848source "arch/arm/mach-davinci/Kconfig"
849
df8d742e
BS
850source "arch/arm/mach-digicolor/Kconfig"
851
95b8f20f
RK
852source "arch/arm/mach-dove/Kconfig"
853
e7736d47
LB
854source "arch/arm/mach-ep93xx/Kconfig"
855
1da177e4
LT
856source "arch/arm/mach-footbridge/Kconfig"
857
59d3a193
PZ
858source "arch/arm/mach-gemini/Kconfig"
859
387798b3
RH
860source "arch/arm/mach-highbank/Kconfig"
861
389ee0c2
HZ
862source "arch/arm/mach-hisi/Kconfig"
863
1da177e4
LT
864source "arch/arm/mach-integrator/Kconfig"
865
3f7e5815
LB
866source "arch/arm/mach-iop32x/Kconfig"
867
868source "arch/arm/mach-iop33x/Kconfig"
1da177e4 869
285f5fa7
DW
870source "arch/arm/mach-iop13xx/Kconfig"
871
1da177e4
LT
872source "arch/arm/mach-ixp4xx/Kconfig"
873
828989ad
SS
874source "arch/arm/mach-keystone/Kconfig"
875
95b8f20f
RK
876source "arch/arm/mach-ks8695/Kconfig"
877
3b8f5030
CC
878source "arch/arm/mach-meson/Kconfig"
879
17723fd3
JJ
880source "arch/arm/mach-moxart/Kconfig"
881
794d15b2
SS
882source "arch/arm/mach-mv78xx0/Kconfig"
883
3995eb82 884source "arch/arm/mach-imx/Kconfig"
1da177e4 885
f682a218
MB
886source "arch/arm/mach-mediatek/Kconfig"
887
1d3f33d5
SG
888source "arch/arm/mach-mxs/Kconfig"
889
95b8f20f 890source "arch/arm/mach-netx/Kconfig"
49cbe786 891
95b8f20f 892source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 893
9851ca57
DT
894source "arch/arm/mach-nspire/Kconfig"
895
d48af15e
TL
896source "arch/arm/plat-omap/Kconfig"
897
898source "arch/arm/mach-omap1/Kconfig"
1da177e4 899
1dbae815
TL
900source "arch/arm/mach-omap2/Kconfig"
901
9dd0b194 902source "arch/arm/mach-orion5x/Kconfig"
585cf175 903
387798b3
RH
904source "arch/arm/mach-picoxcell/Kconfig"
905
95b8f20f
RK
906source "arch/arm/mach-pxa/Kconfig"
907source "arch/arm/plat-pxa/Kconfig"
585cf175 908
95b8f20f
RK
909source "arch/arm/mach-mmp/Kconfig"
910
8fc1b0f8
KG
911source "arch/arm/mach-qcom/Kconfig"
912
95b8f20f
RK
913source "arch/arm/mach-realview/Kconfig"
914
d63dc051
HS
915source "arch/arm/mach-rockchip/Kconfig"
916
95b8f20f 917source "arch/arm/mach-sa1100/Kconfig"
edabd38e 918
387798b3
RH
919source "arch/arm/mach-socfpga/Kconfig"
920
a7ed099f 921source "arch/arm/mach-spear/Kconfig"
a21765a7 922
65ebcc11
SK
923source "arch/arm/mach-sti/Kconfig"
924
85fd6d63 925source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 926
431107ea 927source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 928
170f4e42
KK
929source "arch/arm/mach-s5pv210/Kconfig"
930
83014579 931source "arch/arm/mach-exynos/Kconfig"
e509b289 932source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 933
882d01f9 934source "arch/arm/mach-shmobile/Kconfig"
52c543f9 935
3b52634f
MR
936source "arch/arm/mach-sunxi/Kconfig"
937
156a0997
BS
938source "arch/arm/mach-prima2/Kconfig"
939
c5f80065
EG
940source "arch/arm/mach-tegra/Kconfig"
941
95b8f20f 942source "arch/arm/mach-u300/Kconfig"
1da177e4 943
ba56a987
MY
944source "arch/arm/mach-uniphier/Kconfig"
945
95b8f20f 946source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
947
948source "arch/arm/mach-versatile/Kconfig"
949
ceade897 950source "arch/arm/mach-vexpress/Kconfig"
420c34e4 951source "arch/arm/plat-versatile/Kconfig"
ceade897 952
6f35f9a9
TP
953source "arch/arm/mach-vt8500/Kconfig"
954
7ec80ddf 955source "arch/arm/mach-w90x900/Kconfig"
956
acede515
JN
957source "arch/arm/mach-zx/Kconfig"
958
9a45eb69
JC
959source "arch/arm/mach-zynq/Kconfig"
960
499f1640
SA
961# ARMv7-M architecture
962config ARCH_EFM32
963 bool "Energy Micro efm32"
964 depends on ARM_SINGLE_ARMV7M
965 select ARCH_REQUIRE_GPIOLIB
966 help
967 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
968 processors.
969
970config ARCH_LPC18XX
971 bool "NXP LPC18xx/LPC43xx"
972 depends on ARM_SINGLE_ARMV7M
973 select ARCH_HAS_RESET_CONTROLLER
974 select ARM_AMBA
975 select CLKSRC_LPC32XX
976 select PINCTRL
977 help
978 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
979 high performance microcontrollers.
980
981config ARCH_STM32
982 bool "STMicrolectronics STM32"
983 depends on ARM_SINGLE_ARMV7M
984 select ARCH_HAS_RESET_CONTROLLER
985 select ARMV7M_SYSTICK
25263186 986 select CLKSRC_STM32
499f1640
SA
987 select RESET_CONTROLLER
988 help
989 Support for STMicroelectronics STM32 processors.
990
1da177e4
LT
991# Definitions to make life easier
992config ARCH_ACORN
993 bool
994
7ae1f7ec
LB
995config PLAT_IOP
996 bool
469d3044 997 select GENERIC_CLOCKEVENTS
7ae1f7ec 998
69b02f6a
LB
999config PLAT_ORION
1000 bool
bfe45e0b 1001 select CLKSRC_MMIO
b1b3f49c 1002 select COMMON_CLK
dc7ad3b3 1003 select GENERIC_IRQ_CHIP
278b45b0 1004 select IRQ_DOMAIN
69b02f6a 1005
abcda1dc
TP
1006config PLAT_ORION_LEGACY
1007 bool
1008 select PLAT_ORION
1009
bd5ce433
EM
1010config PLAT_PXA
1011 bool
1012
f4b8b319
RK
1013config PLAT_VERSATILE
1014 bool
1015
d9a1beaa
AC
1016source "arch/arm/firmware/Kconfig"
1017
1da177e4
LT
1018source arch/arm/mm/Kconfig
1019
afe4b25e 1020config IWMMXT
d93003e8
SH
1021 bool "Enable iWMMXt support"
1022 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1023 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1024 help
1025 Enable support for iWMMXt context switching at run time if
1026 running on a CPU that supports it.
1027
52108641 1028config MULTI_IRQ_HANDLER
1029 bool
1030 help
1031 Allow each machine to specify it's own IRQ handler at run time.
1032
3b93e7b0
HC
1033if !MMU
1034source "arch/arm/Kconfig-nommu"
1035endif
1036
3e0a07f8
GC
1037config PJ4B_ERRATA_4742
1038 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1039 depends on CPU_PJ4B && MACH_ARMADA_370
1040 default y
1041 help
1042 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1043 Event (WFE) IDLE states, a specific timing sensitivity exists between
1044 the retiring WFI/WFE instructions and the newly issued subsequent
1045 instructions. This sensitivity can result in a CPU hang scenario.
1046 Workaround:
1047 The software must insert either a Data Synchronization Barrier (DSB)
1048 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1049 instruction
1050
f0c4b8d6
WD
1051config ARM_ERRATA_326103
1052 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1053 depends on CPU_V6
1054 help
1055 Executing a SWP instruction to read-only memory does not set bit 11
1056 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1057 treat the access as a read, preventing a COW from occurring and
1058 causing the faulting task to livelock.
1059
9cba3ccc
CM
1060config ARM_ERRATA_411920
1061 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1062 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1063 help
1064 Invalidation of the Instruction Cache operation can
1065 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1066 It does not affect the MPCore. This option enables the ARM Ltd.
1067 recommended workaround.
1068
7ce236fc
CM
1069config ARM_ERRATA_430973
1070 bool "ARM errata: Stale prediction on replaced interworking branch"
1071 depends on CPU_V7
1072 help
1073 This option enables the workaround for the 430973 Cortex-A8
79403cda 1074 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1075 interworking branch is replaced with another code sequence at the
1076 same virtual address, whether due to self-modifying code or virtual
1077 to physical address re-mapping, Cortex-A8 does not recover from the
1078 stale interworking branch prediction. This results in Cortex-A8
1079 executing the new code sequence in the incorrect ARM or Thumb state.
1080 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1081 and also flushes the branch target cache at every context switch.
1082 Note that setting specific bits in the ACTLR register may not be
1083 available in non-secure mode.
1084
855c551f
CM
1085config ARM_ERRATA_458693
1086 bool "ARM errata: Processor deadlock when a false hazard is created"
1087 depends on CPU_V7
62e4d357 1088 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1089 help
1090 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1091 erratum. For very specific sequences of memory operations, it is
1092 possible for a hazard condition intended for a cache line to instead
1093 be incorrectly associated with a different cache line. This false
1094 hazard might then cause a processor deadlock. The workaround enables
1095 the L1 caching of the NEON accesses and disables the PLD instruction
1096 in the ACTLR register. Note that setting specific bits in the ACTLR
1097 register may not be available in non-secure mode.
1098
0516e464
CM
1099config ARM_ERRATA_460075
1100 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1101 depends on CPU_V7
62e4d357 1102 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1103 help
1104 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1105 erratum. Any asynchronous access to the L2 cache may encounter a
1106 situation in which recent store transactions to the L2 cache are lost
1107 and overwritten with stale memory contents from external memory. The
1108 workaround disables the write-allocate mode for the L2 cache via the
1109 ACTLR register. Note that setting specific bits in the ACTLR register
1110 may not be available in non-secure mode.
1111
9f05027c
WD
1112config ARM_ERRATA_742230
1113 bool "ARM errata: DMB operation may be faulty"
1114 depends on CPU_V7 && SMP
62e4d357 1115 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1116 help
1117 This option enables the workaround for the 742230 Cortex-A9
1118 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1119 between two write operations may not ensure the correct visibility
1120 ordering of the two writes. This workaround sets a specific bit in
1121 the diagnostic register of the Cortex-A9 which causes the DMB
1122 instruction to behave as a DSB, ensuring the correct behaviour of
1123 the two writes.
1124
a672e99b
WD
1125config ARM_ERRATA_742231
1126 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1127 depends on CPU_V7 && SMP
62e4d357 1128 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1129 help
1130 This option enables the workaround for the 742231 Cortex-A9
1131 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1132 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1133 accessing some data located in the same cache line, may get corrupted
1134 data due to bad handling of the address hazard when the line gets
1135 replaced from one of the CPUs at the same time as another CPU is
1136 accessing it. This workaround sets specific bits in the diagnostic
1137 register of the Cortex-A9 which reduces the linefill issuing
1138 capabilities of the processor.
1139
69155794
JM
1140config ARM_ERRATA_643719
1141 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1142 depends on CPU_V7 && SMP
e5a5de44 1143 default y
69155794
JM
1144 help
1145 This option enables the workaround for the 643719 Cortex-A9 (prior to
1146 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1147 register returns zero when it should return one. The workaround
1148 corrects this value, ensuring cache maintenance operations which use
1149 it behave as intended and avoiding data corruption.
1150
cdf357f1
WD
1151config ARM_ERRATA_720789
1152 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1153 depends on CPU_V7
cdf357f1
WD
1154 help
1155 This option enables the workaround for the 720789 Cortex-A9 (prior to
1156 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1157 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1158 As a consequence of this erratum, some TLB entries which should be
1159 invalidated are not, resulting in an incoherency in the system page
1160 tables. The workaround changes the TLB flushing routines to invalidate
1161 entries regardless of the ASID.
475d92fc
WD
1162
1163config ARM_ERRATA_743622
1164 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1165 depends on CPU_V7
62e4d357 1166 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1167 help
1168 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1169 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1170 optimisation in the Cortex-A9 Store Buffer may lead to data
1171 corruption. This workaround sets a specific bit in the diagnostic
1172 register of the Cortex-A9 which disables the Store Buffer
1173 optimisation, preventing the defect from occurring. This has no
1174 visible impact on the overall performance or power consumption of the
1175 processor.
1176
9a27c27c
WD
1177config ARM_ERRATA_751472
1178 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1179 depends on CPU_V7
62e4d357 1180 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1181 help
1182 This option enables the workaround for the 751472 Cortex-A9 (prior
1183 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1184 completion of a following broadcasted operation if the second
1185 operation is received by a CPU before the ICIALLUIS has completed,
1186 potentially leading to corrupted entries in the cache or TLB.
1187
fcbdc5fe
WD
1188config ARM_ERRATA_754322
1189 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1190 depends on CPU_V7
1191 help
1192 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1193 r3p*) erratum. A speculative memory access may cause a page table walk
1194 which starts prior to an ASID switch but completes afterwards. This
1195 can populate the micro-TLB with a stale entry which may be hit with
1196 the new ASID. This workaround places two dsb instructions in the mm
1197 switching code so that no page table walks can cross the ASID switch.
1198
5dab26af
WD
1199config ARM_ERRATA_754327
1200 bool "ARM errata: no automatic Store Buffer drain"
1201 depends on CPU_V7 && SMP
1202 help
1203 This option enables the workaround for the 754327 Cortex-A9 (prior to
1204 r2p0) erratum. The Store Buffer does not have any automatic draining
1205 mechanism and therefore a livelock may occur if an external agent
1206 continuously polls a memory location waiting to observe an update.
1207 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1208 written polling loops from denying visibility of updates to memory.
1209
145e10e1
CM
1210config ARM_ERRATA_364296
1211 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1212 depends on CPU_V6
145e10e1
CM
1213 help
1214 This options enables the workaround for the 364296 ARM1136
1215 r0p2 erratum (possible cache data corruption with
1216 hit-under-miss enabled). It sets the undocumented bit 31 in
1217 the auxiliary control register and the FI bit in the control
1218 register, thus disabling hit-under-miss without putting the
1219 processor into full low interrupt latency mode. ARM11MPCore
1220 is not affected.
1221
f630c1bd
WD
1222config ARM_ERRATA_764369
1223 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1224 depends on CPU_V7 && SMP
1225 help
1226 This option enables the workaround for erratum 764369
1227 affecting Cortex-A9 MPCore with two or more processors (all
1228 current revisions). Under certain timing circumstances, a data
1229 cache line maintenance operation by MVA targeting an Inner
1230 Shareable memory region may fail to proceed up to either the
1231 Point of Coherency or to the Point of Unification of the
1232 system. This workaround adds a DSB instruction before the
1233 relevant cache maintenance functions and sets a specific bit
1234 in the diagnostic control register of the SCU.
1235
7253b85c
SH
1236config ARM_ERRATA_775420
1237 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1238 depends on CPU_V7
1239 help
1240 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1241 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1242 operation aborts with MMU exception, it might cause the processor
1243 to deadlock. This workaround puts DSB before executing ISB if
1244 an abort may occur on cache maintenance.
1245
93dc6887
CM
1246config ARM_ERRATA_798181
1247 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1248 depends on CPU_V7 && SMP
1249 help
1250 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1251 adequately shooting down all use of the old entries. This
1252 option enables the Linux kernel workaround for this erratum
1253 which sends an IPI to the CPUs that are running the same ASID
1254 as the one being invalidated.
1255
84b6504f
WD
1256config ARM_ERRATA_773022
1257 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1258 depends on CPU_V7
1259 help
1260 This option enables the workaround for the 773022 Cortex-A15
1261 (up to r0p4) erratum. In certain rare sequences of code, the
1262 loop buffer may deliver incorrect instructions. This
1263 workaround disables the loop buffer to avoid the erratum.
1264
1da177e4
LT
1265endmenu
1266
1267source "arch/arm/common/Kconfig"
1268
1da177e4
LT
1269menu "Bus support"
1270
1da177e4
LT
1271config ISA
1272 bool
1da177e4
LT
1273 help
1274 Find out whether you have ISA slots on your motherboard. ISA is the
1275 name of a bus system, i.e. the way the CPU talks to the other stuff
1276 inside your box. Other bus systems are PCI, EISA, MicroChannel
1277 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1278 newer boards don't support it. If you have ISA, say Y, otherwise N.
1279
065909b9 1280# Select ISA DMA controller support
1da177e4
LT
1281config ISA_DMA
1282 bool
065909b9 1283 select ISA_DMA_API
1da177e4 1284
065909b9 1285# Select ISA DMA interface
5cae841b
AV
1286config ISA_DMA_API
1287 bool
5cae841b 1288
1da177e4 1289config PCI
0b05da72 1290 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1291 help
1292 Find out whether you have a PCI motherboard. PCI is the name of a
1293 bus system, i.e. the way the CPU talks to the other stuff inside
1294 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1295 VESA. If you have PCI, say Y, otherwise N.
1296
52882173
AV
1297config PCI_DOMAINS
1298 bool
1299 depends on PCI
1300
8c7d1474
LP
1301config PCI_DOMAINS_GENERIC
1302 def_bool PCI_DOMAINS
1303
b080ac8a
MRJ
1304config PCI_NANOENGINE
1305 bool "BSE nanoEngine PCI support"
1306 depends on SA1100_NANOENGINE
1307 help
1308 Enable PCI on the BSE nanoEngine board.
1309
36e23590
MW
1310config PCI_SYSCALL
1311 def_bool PCI
1312
a0113a99
MR
1313config PCI_HOST_ITE8152
1314 bool
1315 depends on PCI && MACH_ARMCORE
1316 default y
1317 select DMABOUNCE
1318
1da177e4 1319source "drivers/pci/Kconfig"
3f06d157 1320source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1321
1322source "drivers/pcmcia/Kconfig"
1323
1324endmenu
1325
1326menu "Kernel Features"
1327
3b55658a
DM
1328config HAVE_SMP
1329 bool
1330 help
1331 This option should be selected by machines which have an SMP-
1332 capable CPU.
1333
1334 The only effect of this option is to make the SMP-related
1335 options available to the user for configuration.
1336
1da177e4 1337config SMP
bb2d8130 1338 bool "Symmetric Multi-Processing"
fbb4ddac 1339 depends on CPU_V6K || CPU_V7
bc28248e 1340 depends on GENERIC_CLOCKEVENTS
3b55658a 1341 depends on HAVE_SMP
801bb21c 1342 depends on MMU || ARM_MPU
0361748f 1343 select IRQ_WORK
1da177e4
LT
1344 help
1345 This enables support for systems with more than one CPU. If you have
4a474157
RG
1346 a system with only one CPU, say N. If you have a system with more
1347 than one CPU, say Y.
1da177e4 1348
4a474157 1349 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1350 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1351 you say Y here, the kernel will run on many, but not all,
1352 uniprocessor machines. On a uniprocessor machine, the kernel
1353 will run faster if you say N here.
1da177e4 1354
395cf969 1355 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1356 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1357 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1358
1359 If you don't know what to do here, say N.
1360
f00ec48f 1361config SMP_ON_UP
5744ff43 1362 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1363 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1364 default y
1365 help
1366 SMP kernels contain instructions which fail on non-SMP processors.
1367 Enabling this option allows the kernel to modify itself to make
1368 these instructions safe. Disabling it allows about 1K of space
1369 savings.
1370
1371 If you don't know what to do here, say Y.
1372
c9018aab
VG
1373config ARM_CPU_TOPOLOGY
1374 bool "Support cpu topology definition"
1375 depends on SMP && CPU_V7
1376 default y
1377 help
1378 Support ARM cpu topology definition. The MPIDR register defines
1379 affinity between processors which is then used to describe the cpu
1380 topology of an ARM System.
1381
1382config SCHED_MC
1383 bool "Multi-core scheduler support"
1384 depends on ARM_CPU_TOPOLOGY
1385 help
1386 Multi-core scheduler support improves the CPU scheduler's decision
1387 making when dealing with multi-core CPU chips at a cost of slightly
1388 increased overhead in some places. If unsure say N here.
1389
1390config SCHED_SMT
1391 bool "SMT scheduler support"
1392 depends on ARM_CPU_TOPOLOGY
1393 help
1394 Improves the CPU scheduler's decision making when dealing with
1395 MultiThreading at a cost of slightly increased overhead in some
1396 places. If unsure say N here.
1397
a8cbcd92
RK
1398config HAVE_ARM_SCU
1399 bool
a8cbcd92
RK
1400 help
1401 This option enables support for the ARM system coherency unit
1402
8a4da6e3 1403config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1404 bool "Architected timer support"
1405 depends on CPU_V7
8a4da6e3 1406 select ARM_ARCH_TIMER
0c403462 1407 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1408 help
1409 This option enables support for the ARM architected timer
1410
f32f4ce2
RK
1411config HAVE_ARM_TWD
1412 bool
1413 depends on SMP
da4a686a 1414 select CLKSRC_OF if OF
f32f4ce2
RK
1415 help
1416 This options enables support for the ARM timer and watchdog unit
1417
e8db288e
NP
1418config MCPM
1419 bool "Multi-Cluster Power Management"
1420 depends on CPU_V7 && SMP
1421 help
1422 This option provides the common power management infrastructure
1423 for (multi-)cluster based systems, such as big.LITTLE based
1424 systems.
1425
ebf4a5c5
HZ
1426config MCPM_QUAD_CLUSTER
1427 bool
1428 depends on MCPM
1429 help
1430 To avoid wasting resources unnecessarily, MCPM only supports up
1431 to 2 clusters by default.
1432 Platforms with 3 or 4 clusters that use MCPM must select this
1433 option to allow the additional clusters to be managed.
1434
1c33be57
NP
1435config BIG_LITTLE
1436 bool "big.LITTLE support (Experimental)"
1437 depends on CPU_V7 && SMP
1438 select MCPM
1439 help
1440 This option enables support selections for the big.LITTLE
1441 system architecture.
1442
1443config BL_SWITCHER
1444 bool "big.LITTLE switcher support"
1445 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1446 select ARM_CPU_SUSPEND
51aaf81f 1447 select CPU_PM
1c33be57
NP
1448 help
1449 The big.LITTLE "switcher" provides the core functionality to
1450 transparently handle transition between a cluster of A15's
1451 and a cluster of A7's in a big.LITTLE system.
1452
b22537c6
NP
1453config BL_SWITCHER_DUMMY_IF
1454 tristate "Simple big.LITTLE switcher user interface"
1455 depends on BL_SWITCHER && DEBUG_KERNEL
1456 help
1457 This is a simple and dummy char dev interface to control
1458 the big.LITTLE switcher core code. It is meant for
1459 debugging purposes only.
1460
8d5796d2
LB
1461choice
1462 prompt "Memory split"
006fa259 1463 depends on MMU
8d5796d2
LB
1464 default VMSPLIT_3G
1465 help
1466 Select the desired split between kernel and user memory.
1467
1468 If you are not absolutely sure what you are doing, leave this
1469 option alone!
1470
1471 config VMSPLIT_3G
1472 bool "3G/1G user/kernel split"
1473 config VMSPLIT_2G
1474 bool "2G/2G user/kernel split"
1475 config VMSPLIT_1G
1476 bool "1G/3G user/kernel split"
1477endchoice
1478
1479config PAGE_OFFSET
1480 hex
006fa259 1481 default PHYS_OFFSET if !MMU
8d5796d2
LB
1482 default 0x40000000 if VMSPLIT_1G
1483 default 0x80000000 if VMSPLIT_2G
1484 default 0xC0000000
1485
1da177e4
LT
1486config NR_CPUS
1487 int "Maximum number of CPUs (2-32)"
1488 range 2 32
1489 depends on SMP
1490 default "4"
1491
a054a811 1492config HOTPLUG_CPU
00b7dede 1493 bool "Support for hot-pluggable CPUs"
40b31360 1494 depends on SMP
a054a811
RK
1495 help
1496 Say Y here to experiment with turning CPUs off and on. CPUs
1497 can be controlled through /sys/devices/system/cpu.
1498
2bdd424f
WD
1499config ARM_PSCI
1500 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1501 depends on CPU_V7
be120397 1502 select ARM_PSCI_FW
2bdd424f
WD
1503 help
1504 Say Y here if you want Linux to communicate with system firmware
1505 implementing the PSCI specification for CPU-centric power
1506 management operations described in ARM document number ARM DEN
1507 0022A ("Power State Coordination Interface System Software on
1508 ARM processors").
1509
2a6ad871
MR
1510# The GPIO number here must be sorted by descending number. In case of
1511# a multiplatform kernel, we just want the highest value required by the
1512# selected platforms.
44986ab0
PDSN
1513config ARCH_NR_GPIO
1514 int
b35d2e56
GF
1515 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1516 ARCH_ZYNQ
aa42587a
TF
1517 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1518 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1519 default 416 if ARCH_SUNXI
06b851e5 1520 default 392 if ARCH_U8500
01bb914c 1521 default 352 if ARCH_VT8500
7b5da4c3 1522 default 288 if ARCH_ROCKCHIP
2a6ad871 1523 default 264 if MACH_H4700
44986ab0
PDSN
1524 default 0
1525 help
1526 Maximum number of GPIOs in the system.
1527
1528 If unsure, leave the default value.
1529
d45a398f 1530source kernel/Kconfig.preempt
1da177e4 1531
c9218b16 1532config HZ_FIXED
f8065813 1533 int
070b8b43 1534 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1535 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1536 default 128 if SOC_AT91RM9200
bf98c1ea 1537 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1538 default 0
c9218b16
RK
1539
1540choice
47d84682 1541 depends on HZ_FIXED = 0
c9218b16
RK
1542 prompt "Timer frequency"
1543
1544config HZ_100
1545 bool "100 Hz"
1546
1547config HZ_200
1548 bool "200 Hz"
1549
1550config HZ_250
1551 bool "250 Hz"
1552
1553config HZ_300
1554 bool "300 Hz"
1555
1556config HZ_500
1557 bool "500 Hz"
1558
1559config HZ_1000
1560 bool "1000 Hz"
1561
1562endchoice
1563
1564config HZ
1565 int
47d84682 1566 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1567 default 100 if HZ_100
1568 default 200 if HZ_200
1569 default 250 if HZ_250
1570 default 300 if HZ_300
1571 default 500 if HZ_500
1572 default 1000
1573
1574config SCHED_HRTICK
1575 def_bool HIGH_RES_TIMERS
f8065813 1576
16c79651 1577config THUMB2_KERNEL
bc7dea00 1578 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1579 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1580 default y if CPU_THUMBONLY
16c79651
CM
1581 select AEABI
1582 select ARM_ASM_UNIFIED
89bace65 1583 select ARM_UNWIND
16c79651
CM
1584 help
1585 By enabling this option, the kernel will be compiled in
1586 Thumb-2 mode. A compiler/assembler that understand the unified
1587 ARM-Thumb syntax is needed.
1588
1589 If unsure, say N.
1590
6f685c5c
DM
1591config THUMB2_AVOID_R_ARM_THM_JUMP11
1592 bool "Work around buggy Thumb-2 short branch relocations in gas"
1593 depends on THUMB2_KERNEL && MODULES
1594 default y
1595 help
1596 Various binutils versions can resolve Thumb-2 branches to
1597 locally-defined, preemptible global symbols as short-range "b.n"
1598 branch instructions.
1599
1600 This is a problem, because there's no guarantee the final
1601 destination of the symbol, or any candidate locations for a
1602 trampoline, are within range of the branch. For this reason, the
1603 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1604 relocation in modules at all, and it makes little sense to add
1605 support.
1606
1607 The symptom is that the kernel fails with an "unsupported
1608 relocation" error when loading some modules.
1609
1610 Until fixed tools are available, passing
1611 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1612 code which hits this problem, at the cost of a bit of extra runtime
1613 stack usage in some cases.
1614
1615 The problem is described in more detail at:
1616 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1617
1618 Only Thumb-2 kernels are affected.
1619
1620 Unless you are sure your tools don't have this problem, say Y.
1621
0becb088
CM
1622config ARM_ASM_UNIFIED
1623 bool
1624
704bdda0
NP
1625config AEABI
1626 bool "Use the ARM EABI to compile the kernel"
1627 help
1628 This option allows for the kernel to be compiled using the latest
1629 ARM ABI (aka EABI). This is only useful if you are using a user
1630 space environment that is also compiled with EABI.
1631
1632 Since there are major incompatibilities between the legacy ABI and
1633 EABI, especially with regard to structure member alignment, this
1634 option also changes the kernel syscall calling convention to
1635 disambiguate both ABIs and allow for backward compatibility support
1636 (selected with CONFIG_OABI_COMPAT).
1637
1638 To use this you need GCC version 4.0.0 or later.
1639
6c90c872 1640config OABI_COMPAT
a73a3ff1 1641 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1642 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1643 help
1644 This option preserves the old syscall interface along with the
1645 new (ARM EABI) one. It also provides a compatibility layer to
1646 intercept syscalls that have structure arguments which layout
1647 in memory differs between the legacy ABI and the new ARM EABI
1648 (only for non "thumb" binaries). This option adds a tiny
1649 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1650
1651 The seccomp filter system will not be available when this is
1652 selected, since there is no way yet to sensibly distinguish
1653 between calling conventions during filtering.
1654
6c90c872
NP
1655 If you know you'll be using only pure EABI user space then you
1656 can say N here. If this option is not selected and you attempt
1657 to execute a legacy ABI binary then the result will be
1658 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1659 at all). If in doubt say N.
6c90c872 1660
eb33575c 1661config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1662 bool
e80d6a24 1663
05944d74
RK
1664config ARCH_SPARSEMEM_ENABLE
1665 bool
1666
07a2f737
RK
1667config ARCH_SPARSEMEM_DEFAULT
1668 def_bool ARCH_SPARSEMEM_ENABLE
1669
05944d74 1670config ARCH_SELECT_MEMORY_MODEL
be370302 1671 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1672
7b7bf499
WD
1673config HAVE_ARCH_PFN_VALID
1674 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1675
b8cd51af
SC
1676config HAVE_GENERIC_RCU_GUP
1677 def_bool y
1678 depends on ARM_LPAE
1679
053a96ca 1680config HIGHMEM
e8db89a2
RK
1681 bool "High Memory Support"
1682 depends on MMU
053a96ca
NP
1683 help
1684 The address space of ARM processors is only 4 Gigabytes large
1685 and it has to accommodate user address space, kernel address
1686 space as well as some memory mapped IO. That means that, if you
1687 have a large amount of physical memory and/or IO, not all of the
1688 memory can be "permanently mapped" by the kernel. The physical
1689 memory that is not permanently mapped is called "high memory".
1690
1691 Depending on the selected kernel/user memory split, minimum
1692 vmalloc space and actual amount of RAM, you may not need this
1693 option which should result in a slightly faster kernel.
1694
1695 If unsure, say n.
1696
65cec8e3
RK
1697config HIGHPTE
1698 bool "Allocate 2nd-level pagetables from highmem"
1699 depends on HIGHMEM
b4d103d1
RK
1700 help
1701 The VM uses one page of physical memory for each page table.
1702 For systems with a lot of processes, this can use a lot of
1703 precious low memory, eventually leading to low memory being
1704 consumed by page tables. Setting this option will allow
1705 user-space 2nd level page tables to reside in high memory.
65cec8e3 1706
a5e090ac
RK
1707config CPU_SW_DOMAIN_PAN
1708 bool "Enable use of CPU domains to implement privileged no-access"
1709 depends on MMU && !ARM_LPAE
1b8873a0
JI
1710 default y
1711 help
a5e090ac
RK
1712 Increase kernel security by ensuring that normal kernel accesses
1713 are unable to access userspace addresses. This can help prevent
1714 use-after-free bugs becoming an exploitable privilege escalation
1715 by ensuring that magic values (such as LIST_POISON) will always
1716 fault when dereferenced.
1717
1718 CPUs with low-vector mappings use a best-efforts implementation.
1719 Their lower 1MB needs to remain accessible for the vectors, but
1720 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1721
1b8873a0 1722config HW_PERF_EVENTS
fa8ad788
MR
1723 def_bool y
1724 depends on ARM_PMU
1b8873a0 1725
1355e2a6
CM
1726config SYS_SUPPORTS_HUGETLBFS
1727 def_bool y
1728 depends on ARM_LPAE
1729
8d962507
CM
1730config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1731 def_bool y
1732 depends on ARM_LPAE
1733
4bfab203
SC
1734config ARCH_WANT_GENERAL_HUGETLB
1735 def_bool y
1736
7d485f64
AB
1737config ARM_MODULE_PLTS
1738 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1739 depends on MODULES
1740 help
1741 Allocate PLTs when loading modules so that jumps and calls whose
1742 targets are too far away for their relative offsets to be encoded
1743 in the instructions themselves can be bounced via veneers in the
1744 module's PLT. This allows modules to be allocated in the generic
1745 vmalloc area after the dedicated module memory area has been
1746 exhausted. The modules will use slightly more memory, but after
1747 rounding up to page size, the actual memory footprint is usually
1748 the same.
1749
1750 Say y if you are getting out of memory errors while loading modules
1751
3f22ab27
DH
1752source "mm/Kconfig"
1753
c1b2d970 1754config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1755 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1756 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1757 default "12" if SOC_AM33XX
6d85e2b0 1758 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1759 default "11"
1760 help
1761 The kernel memory allocator divides physically contiguous memory
1762 blocks into "zones", where each zone is a power of two number of
1763 pages. This option selects the largest power of two that the kernel
1764 keeps in the memory allocator. If you need to allocate very large
1765 blocks of physically contiguous memory, then you may need to
1766 increase this value.
1767
1768 This config option is actually maximum order plus one. For example,
1769 a value of 11 means that the largest free memory block is 2^10 pages.
1770
1da177e4
LT
1771config ALIGNMENT_TRAP
1772 bool
f12d0d7c 1773 depends on CPU_CP15_MMU
1da177e4 1774 default y if !ARCH_EBSA110
e119bfff 1775 select HAVE_PROC_CPU if PROC_FS
1da177e4 1776 help
84eb8d06 1777 ARM processors cannot fetch/store information which is not
1da177e4
LT
1778 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1779 address divisible by 4. On 32-bit ARM processors, these non-aligned
1780 fetch/store instructions will be emulated in software if you say
1781 here, which has a severe performance impact. This is necessary for
1782 correct operation of some network protocols. With an IP-only
1783 configuration it is safe to say N, otherwise say Y.
1784
39ec58f3 1785config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1786 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1787 depends on MMU
39ec58f3
LB
1788 default y if CPU_FEROCEON
1789 help
1790 Implement faster copy_to_user and clear_user methods for CPU
1791 cores where a 8-word STM instruction give significantly higher
1792 memory write throughput than a sequence of individual 32bit stores.
1793
1794 A possible side effect is a slight increase in scheduling latency
1795 between threads sharing the same address space if they invoke
1796 such copy operations with large buffers.
1797
1798 However, if the CPU data cache is using a write-allocate mode,
1799 this option is unlikely to provide any performance gain.
1800
70c70d97
NP
1801config SECCOMP
1802 bool
1803 prompt "Enable seccomp to safely compute untrusted bytecode"
1804 ---help---
1805 This kernel feature is useful for number crunching applications
1806 that may need to compute untrusted bytecode during their
1807 execution. By using pipes or other transports made available to
1808 the process as file descriptors supporting the read/write
1809 syscalls, it's possible to isolate those applications in
1810 their own address space using seccomp. Once seccomp is
1811 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1812 and the task is only allowed to execute a few safe syscalls
1813 defined by each seccomp mode.
1814
06e6295b
SS
1815config SWIOTLB
1816 def_bool y
1817
1818config IOMMU_HELPER
1819 def_bool SWIOTLB
1820
eff8d644
SS
1821config XEN_DOM0
1822 def_bool y
1823 depends on XEN
1824
1825config XEN
c2ba1f7d 1826 bool "Xen guest support on ARM"
85323a99 1827 depends on ARM && AEABI && OF
f880b67d 1828 depends on CPU_V7 && !CPU_V6
85323a99 1829 depends on !GENERIC_ATOMIC64
7693decc 1830 depends on MMU
51aaf81f 1831 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1832 select ARM_PSCI
83862ccf 1833 select SWIOTLB_XEN
eff8d644
SS
1834 help
1835 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1836
1da177e4
LT
1837endmenu
1838
1839menu "Boot options"
1840
9eb8f674
GL
1841config USE_OF
1842 bool "Flattened Device Tree support"
b1b3f49c 1843 select IRQ_DOMAIN
9eb8f674
GL
1844 select OF
1845 select OF_EARLY_FLATTREE
bcedb5f9 1846 select OF_RESERVED_MEM
9eb8f674
GL
1847 help
1848 Include support for flattened device tree machine descriptions.
1849
bd51e2f5
NP
1850config ATAGS
1851 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1852 default y
1853 help
1854 This is the traditional way of passing data to the kernel at boot
1855 time. If you are solely relying on the flattened device tree (or
1856 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1857 to remove ATAGS support from your kernel binary. If unsure,
1858 leave this to y.
1859
1860config DEPRECATED_PARAM_STRUCT
1861 bool "Provide old way to pass kernel parameters"
1862 depends on ATAGS
1863 help
1864 This was deprecated in 2001 and announced to live on for 5 years.
1865 Some old boot loaders still use this way.
1866
1da177e4
LT
1867# Compressed boot loader in ROM. Yes, we really want to ask about
1868# TEXT and BSS so we preserve their values in the config files.
1869config ZBOOT_ROM_TEXT
1870 hex "Compressed ROM boot loader base address"
1871 default "0"
1872 help
1873 The physical address at which the ROM-able zImage is to be
1874 placed in the target. Platforms which normally make use of
1875 ROM-able zImage formats normally set this to a suitable
1876 value in their defconfig file.
1877
1878 If ZBOOT_ROM is not enabled, this has no effect.
1879
1880config ZBOOT_ROM_BSS
1881 hex "Compressed ROM boot loader BSS address"
1882 default "0"
1883 help
f8c440b2
DF
1884 The base address of an area of read/write memory in the target
1885 for the ROM-able zImage which must be available while the
1886 decompressor is running. It must be large enough to hold the
1887 entire decompressed kernel plus an additional 128 KiB.
1888 Platforms which normally make use of ROM-able zImage formats
1889 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1890
1891 If ZBOOT_ROM is not enabled, this has no effect.
1892
1893config ZBOOT_ROM
1894 bool "Compressed boot loader in ROM/flash"
1895 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1896 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1897 help
1898 Say Y here if you intend to execute your compressed kernel image
1899 (zImage) directly from ROM or flash. If unsure, say N.
1900
e2a6a3aa
JB
1901config ARM_APPENDED_DTB
1902 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1903 depends on OF
e2a6a3aa
JB
1904 help
1905 With this option, the boot code will look for a device tree binary
1906 (DTB) appended to zImage
1907 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1908
1909 This is meant as a backward compatibility convenience for those
1910 systems with a bootloader that can't be upgraded to accommodate
1911 the documented boot protocol using a device tree.
1912
1913 Beware that there is very little in terms of protection against
1914 this option being confused by leftover garbage in memory that might
1915 look like a DTB header after a reboot if no actual DTB is appended
1916 to zImage. Do not leave this option active in a production kernel
1917 if you don't intend to always append a DTB. Proper passing of the
1918 location into r2 of a bootloader provided DTB is always preferable
1919 to this option.
1920
b90b9a38
NP
1921config ARM_ATAG_DTB_COMPAT
1922 bool "Supplement the appended DTB with traditional ATAG information"
1923 depends on ARM_APPENDED_DTB
1924 help
1925 Some old bootloaders can't be updated to a DTB capable one, yet
1926 they provide ATAGs with memory configuration, the ramdisk address,
1927 the kernel cmdline string, etc. Such information is dynamically
1928 provided by the bootloader and can't always be stored in a static
1929 DTB. To allow a device tree enabled kernel to be used with such
1930 bootloaders, this option allows zImage to extract the information
1931 from the ATAG list and store it at run time into the appended DTB.
1932
d0f34a11
GR
1933choice
1934 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1935 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1936
1937config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1938 bool "Use bootloader kernel arguments if available"
1939 help
1940 Uses the command-line options passed by the boot loader instead of
1941 the device tree bootargs property. If the boot loader doesn't provide
1942 any, the device tree bootargs property will be used.
1943
1944config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1945 bool "Extend with bootloader kernel arguments"
1946 help
1947 The command-line arguments provided by the boot loader will be
1948 appended to the the device tree bootargs property.
1949
1950endchoice
1951
1da177e4
LT
1952config CMDLINE
1953 string "Default kernel command string"
1954 default ""
1955 help
1956 On some architectures (EBSA110 and CATS), there is currently no way
1957 for the boot loader to pass arguments to the kernel. For these
1958 architectures, you should supply some command-line options at build
1959 time by entering them here. As a minimum, you should specify the
1960 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1961
4394c124
VB
1962choice
1963 prompt "Kernel command line type" if CMDLINE != ""
1964 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1965 depends on ATAGS
4394c124
VB
1966
1967config CMDLINE_FROM_BOOTLOADER
1968 bool "Use bootloader kernel arguments if available"
1969 help
1970 Uses the command-line options passed by the boot loader. If
1971 the boot loader doesn't provide any, the default kernel command
1972 string provided in CMDLINE will be used.
1973
1974config CMDLINE_EXTEND
1975 bool "Extend bootloader kernel arguments"
1976 help
1977 The command-line arguments provided by the boot loader will be
1978 appended to the default kernel command string.
1979
92d2040d
AH
1980config CMDLINE_FORCE
1981 bool "Always use the default kernel command string"
92d2040d
AH
1982 help
1983 Always use the default kernel command string, even if the boot
1984 loader passes other arguments to the kernel.
1985 This is useful if you cannot or don't want to change the
1986 command-line options your boot loader passes to the kernel.
4394c124 1987endchoice
92d2040d 1988
1da177e4
LT
1989config XIP_KERNEL
1990 bool "Kernel Execute-In-Place from ROM"
10968131 1991 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1992 help
1993 Execute-In-Place allows the kernel to run from non-volatile storage
1994 directly addressable by the CPU, such as NOR flash. This saves RAM
1995 space since the text section of the kernel is not loaded from flash
1996 to RAM. Read-write sections, such as the data section and stack,
1997 are still copied to RAM. The XIP kernel is not compressed since
1998 it has to run directly from flash, so it will take more space to
1999 store it. The flash address used to link the kernel object files,
2000 and for storing it, is configuration dependent. Therefore, if you
2001 say Y here, you must know the proper physical address where to
2002 store the kernel image depending on your own flash memory usage.
2003
2004 Also note that the make target becomes "make xipImage" rather than
2005 "make zImage" or "make Image". The final kernel binary to put in
2006 ROM memory will be arch/arm/boot/xipImage.
2007
2008 If unsure, say N.
2009
2010config XIP_PHYS_ADDR
2011 hex "XIP Kernel Physical Location"
2012 depends on XIP_KERNEL
2013 default "0x00080000"
2014 help
2015 This is the physical address in your flash memory the kernel will
2016 be linked for and stored to. This address is dependent on your
2017 own flash usage.
2018
c587e4a6
RP
2019config KEXEC
2020 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2021 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2022 depends on !CPU_V7M
2965faa5 2023 select KEXEC_CORE
c587e4a6
RP
2024 help
2025 kexec is a system call that implements the ability to shutdown your
2026 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2027 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2028 you can start any kernel with it, not just Linux.
2029
2030 It is an ongoing process to be certain the hardware in a machine
2031 is properly shutdown, so do not be surprised if this code does not
bf220695 2032 initially work for you.
c587e4a6 2033
4cd9d6f7
RP
2034config ATAGS_PROC
2035 bool "Export atags in procfs"
bd51e2f5 2036 depends on ATAGS && KEXEC
b98d7291 2037 default y
4cd9d6f7
RP
2038 help
2039 Should the atags used to boot the kernel be exported in an "atags"
2040 file in procfs. Useful with kexec.
2041
cb5d39b3
MW
2042config CRASH_DUMP
2043 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2044 help
2045 Generate crash dump after being started by kexec. This should
2046 be normally only set in special crash dump kernels which are
2047 loaded in the main kernel with kexec-tools into a specially
2048 reserved region and then later executed after a crash by
2049 kdump/kexec. The crash dump kernel must be compiled to a
2050 memory address not used by the main kernel
2051
2052 For more details see Documentation/kdump/kdump.txt
2053
e69edc79
EM
2054config AUTO_ZRELADDR
2055 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2056 help
2057 ZRELADDR is the physical address where the decompressed kernel
2058 image will be placed. If AUTO_ZRELADDR is selected, the address
2059 will be determined at run-time by masking the current IP with
2060 0xf8000000. This assumes the zImage being placed in the first 128MB
2061 from start of memory.
2062
1da177e4
LT
2063endmenu
2064
ac9d7efc 2065menu "CPU Power Management"
1da177e4 2066
1da177e4 2067source "drivers/cpufreq/Kconfig"
1da177e4 2068
ac9d7efc
RK
2069source "drivers/cpuidle/Kconfig"
2070
2071endmenu
2072
1da177e4
LT
2073menu "Floating point emulation"
2074
2075comment "At least one emulation must be selected"
2076
2077config FPE_NWFPE
2078 bool "NWFPE math emulation"
593c252a 2079 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2080 ---help---
2081 Say Y to include the NWFPE floating point emulator in the kernel.
2082 This is necessary to run most binaries. Linux does not currently
2083 support floating point hardware so you need to say Y here even if
2084 your machine has an FPA or floating point co-processor podule.
2085
2086 You may say N here if you are going to load the Acorn FPEmulator
2087 early in the bootup.
2088
2089config FPE_NWFPE_XP
2090 bool "Support extended precision"
bedf142b 2091 depends on FPE_NWFPE
1da177e4
LT
2092 help
2093 Say Y to include 80-bit support in the kernel floating-point
2094 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2095 Note that gcc does not generate 80-bit operations by default,
2096 so in most cases this option only enlarges the size of the
2097 floating point emulator without any good reason.
2098
2099 You almost surely want to say N here.
2100
2101config FPE_FASTFPE
2102 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2103 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2104 ---help---
2105 Say Y here to include the FAST floating point emulator in the kernel.
2106 This is an experimental much faster emulator which now also has full
2107 precision for the mantissa. It does not support any exceptions.
2108 It is very simple, and approximately 3-6 times faster than NWFPE.
2109
2110 It should be sufficient for most programs. It may be not suitable
2111 for scientific calculations, but you have to check this for yourself.
2112 If you do not feel you need a faster FP emulation you should better
2113 choose NWFPE.
2114
2115config VFP
2116 bool "VFP-format floating point maths"
e399b1a4 2117 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2118 help
2119 Say Y to include VFP support code in the kernel. This is needed
2120 if your hardware includes a VFP unit.
2121
2122 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2123 release notes and additional status information.
2124
2125 Say N if your target does not have VFP hardware.
2126
25ebee02
CM
2127config VFPv3
2128 bool
2129 depends on VFP
2130 default y if CPU_V7
2131
b5872db4
CM
2132config NEON
2133 bool "Advanced SIMD (NEON) Extension support"
2134 depends on VFPv3 && CPU_V7
2135 help
2136 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2137 Extension.
2138
73c132c1
AB
2139config KERNEL_MODE_NEON
2140 bool "Support for NEON in kernel mode"
c4a30c3b 2141 depends on NEON && AEABI
73c132c1
AB
2142 help
2143 Say Y to include support for NEON in kernel mode.
2144
1da177e4
LT
2145endmenu
2146
2147menu "Userspace binary formats"
2148
2149source "fs/Kconfig.binfmt"
2150
1da177e4
LT
2151endmenu
2152
2153menu "Power management options"
2154
eceab4ac 2155source "kernel/power/Kconfig"
1da177e4 2156
f4cb5700 2157config ARCH_SUSPEND_POSSIBLE
19a0519d 2158 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2159 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2160 def_bool y
2161
15e0d9e3
AB
2162config ARM_CPU_SUSPEND
2163 def_bool PM_SLEEP
2164
603fb42a
SC
2165config ARCH_HIBERNATION_POSSIBLE
2166 bool
2167 depends on MMU
2168 default y if ARCH_SUSPEND_POSSIBLE
2169
1da177e4
LT
2170endmenu
2171
d5950b43
SR
2172source "net/Kconfig"
2173
ac25150f 2174source "drivers/Kconfig"
1da177e4 2175
916f743d
KG
2176source "drivers/firmware/Kconfig"
2177
1da177e4
LT
2178source "fs/Kconfig"
2179
1da177e4
LT
2180source "arch/arm/Kconfig.debug"
2181
2182source "security/Kconfig"
2183
2184source "crypto/Kconfig"
652ccae5
AB
2185if CRYPTO
2186source "arch/arm/crypto/Kconfig"
2187endif
1da177e4
LT
2188
2189source "lib/Kconfig"
749cf76c
CD
2190
2191source "arch/arm/kvm/Kconfig"