powerpc/mm: Drop VM_BUG_ON in get_region_id()
[linux-2.6-block.git] / arch / arm / Kconfig
CommitLineData
b2441318 1# SPDX-License-Identifier: GPL-2.0
1da177e4
LT
2config ARM
3 bool
4 default y
942fa985 5 select ARCH_32BIT_OFF_T
1d8f51d4 6 select ARCH_CLOCKSOURCE_DATA
ec80eb46 7 select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC
c7780ab5 8 select ARCH_HAS_DEBUG_VIRTUAL if MMU
21266be9 9 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 10 select ARCH_HAS_ELF_RANDOMIZE
ee333554 11 select ARCH_HAS_FORTIFY_SOURCE
75851720 12 select ARCH_HAS_KCOV
e69244d2 13 select ARCH_HAS_MEMBARRIER_SYNC_CORE
3010a5ea 14 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
ea8c64ac 15 select ARCH_HAS_PHYS_TO_DMA
347cb6af 16 select ARCH_HAS_SETUP_DMA_OPS
75851720 17 select ARCH_HAS_SET_MEMORY
ad21fc4f
LA
18 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
19 select ARCH_HAS_STRICT_MODULE_RWX if MMU
dc2acded 20 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
3d06770e 21 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 22 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 23 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 24 select ARCH_MIGHT_HAVE_PC_PARPORT
7c703e54 25 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
ad21fc4f
LA
26 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
27 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
4badad35 28 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 29 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 30 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 31 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 32 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 33 select CLONE_BACKWARDS
f00790aa 34 select CPU_PM if SUSPEND || CPU_IDLE
dce5c9e3 35 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
ff4c25f2 36 select DMA_DECLARE_COHERENT
f0edfea8 37 select DMA_REMAP if MMU
b01aec9b
BP
38 select EDAC_SUPPORT
39 select EDAC_ATOMIC_SCRUB
36d0fd21 40 select GENERIC_ALLOCATOR
2ef7a295 41 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
f00790aa 42 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
b1b3f49c 43 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
ea2d9a96 44 select GENERIC_CPU_AUTOPROBE
2937367b 45 select GENERIC_EARLY_IOREMAP
171b3f0d 46 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
47 select GENERIC_IRQ_PROBE
48 select GENERIC_IRQ_SHOW
7c07005e 49 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 50 select GENERIC_PCI_IOMAP
38ff87f7 51 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
52 select GENERIC_SMP_IDLE_THREAD
53 select GENERIC_STRNCPY_FROM_USER
54 select GENERIC_STRNLEN_USER
a71b092a 55 select HANDLE_DOMAIN_IRQ
b1b3f49c 56 select HARDIRQS_SW_RESEND
f00790aa 57 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
0b7857db 58 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
59 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
60 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 61 select HAVE_ARCH_MMAP_RND_BITS if MMU
f00790aa 62 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
08626a60 63 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
0693bf68 64 select HAVE_ARCH_TRACEHOOK
b329f95d 65 select HAVE_ARM_SMCCC if CPU_V7
39c13c20 66 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
171b3f0d 67 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
68 select HAVE_C_RECORDMCOUNT
69 select HAVE_DEBUG_KMEMLEAK
b1b3f49c 70 select HAVE_DMA_CONTIGUOUS if MMU
f00790aa 71 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
620176f3 72 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
dce5c9e3 73 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
5f56a5df 74 select HAVE_EXIT_THREAD
f00790aa 75 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
50362162 76 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
f00790aa 77 select HAVE_FUNCTION_TRACER if !XIP_KERNEL
6b90bd4b 78 select HAVE_GCC_PLUGINS
f00790aa 79 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
b1b3f49c 80 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 81 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 82 select HAVE_KERNEL_GZIP
f9b493ac 83 select HAVE_KERNEL_LZ4
6e8699f7 84 select HAVE_KERNEL_LZMA
b1b3f49c 85 select HAVE_KERNEL_LZO
a7f464f3 86 select HAVE_KERNEL_XZ
cb1293e2 87 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
f00790aa 88 select HAVE_KRETPROBES if HAVE_KPROBES
7d485f64 89 select HAVE_MOD_ARCH_SPECIFIC
42a0bb3f 90 select HAVE_NMI
f00790aa 91 select HAVE_OPROFILE if HAVE_PERF_EVENTS
0dc016db 92 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 93 select HAVE_PERF_EVENTS
49863894
WD
94 select HAVE_PERF_REGS
95 select HAVE_PERF_USER_STACK_DUMP
f00790aa 96 select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE
e513f8bf 97 select HAVE_REGS_AND_STACK_ACCESS_API
9800b9dc 98 select HAVE_RSEQ
d148eac0 99 select HAVE_STACKPROTECTOR
b1b3f49c 100 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 101 select HAVE_UID16
31c1fc81 102 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 103 select IRQ_FORCED_THREADING
171b3f0d 104 select MODULES_USE_ELF_REL
f616ab59 105 select NEED_DMA_MAP_STATE
aa7d5f18 106 select OF_EARLY_FLATTREE if OF
171b3f0d
RK
107 select OLD_SIGACTION
108 select OLD_SIGSUSPEND3
20f1b79d 109 select PCI_SYSCALL if PCI
b1b3f49c 110 select PERF_USE_VMALLOC
b26d07a0 111 select REFCOUNT_FULL
b1b3f49c
RK
112 select RTC_LIB
113 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
114 # Above selects are sorted alphabetically; please add new ones
115 # according to that. Thanks.
1da177e4
LT
116 help
117 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 118 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 119 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 120 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
121 Europe. There is an ARM Linux project with a web page at
122 <http://www.arm.linux.org.uk/>.
123
74facffe
RK
124config ARM_HAS_SG_CHAIN
125 bool
126
4ce63fcd 127config ARM_DMA_USE_IOMMU
4ce63fcd 128 bool
b1b3f49c
RK
129 select ARM_HAS_SG_CHAIN
130 select NEED_SG_DMA_LENGTH
4ce63fcd 131
60460abf
SWK
132if ARM_DMA_USE_IOMMU
133
134config ARM_DMA_IOMMU_ALIGNMENT
135 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
136 range 4 9
137 default 8
138 help
139 DMA mapping framework by default aligns all buffers to the smallest
140 PAGE_SIZE order which is greater than or equal to the requested buffer
141 size. This works well for buffers up to a few hundreds kilobytes, but
142 for larger buffers it just a waste of address space. Drivers which has
143 relatively small addressing window (like 64Mib) might run out of
144 virtual space with just a few allocations.
145
146 With this parameter you can specify the maximum PAGE_SIZE order for
147 DMA IOMMU buffers. Larger buffers will be aligned only to this
148 specified order. The order is expressed as a power of two multiplied
149 by the PAGE_SIZE.
150
151endif
152
75e7153a
RB
153config SYS_SUPPORTS_APM_EMULATION
154 bool
155
bc581770
LW
156config HAVE_TCM
157 bool
158 select GENERIC_ALLOCATOR
159
e119bfff
RK
160config HAVE_PROC_CPU
161 bool
162
ce816fa8 163config NO_IOPORT_MAP
5ea81769 164 bool
5ea81769 165
1da177e4
LT
166config SBUS
167 bool
168
f16fb1ec
RK
169config STACKTRACE_SUPPORT
170 bool
171 default y
172
173config LOCKDEP_SUPPORT
174 bool
175 default y
176
7ad1bcb2
RK
177config TRACE_IRQFLAGS_SUPPORT
178 bool
cb1293e2 179 default !CPU_V7M
7ad1bcb2 180
f0d1b0b3
DH
181config ARCH_HAS_ILOG2_U32
182 bool
f0d1b0b3
DH
183
184config ARCH_HAS_ILOG2_U64
185 bool
f0d1b0b3 186
4a1b5733
EV
187config ARCH_HAS_BANDGAP
188 bool
189
a5f4c561
SA
190config FIX_EARLYCON_MEM
191 def_bool y if MMU
192
b89c3b16
AM
193config GENERIC_HWEIGHT
194 bool
195 default y
196
1da177e4
LT
197config GENERIC_CALIBRATE_DELAY
198 bool
199 default y
200
a08b6b79
Z
201config ARCH_MAY_HAVE_PC_FDC
202 bool
203
5ac6da66
CL
204config ZONE_DMA
205 bool
5ac6da66 206
c7edc9e3
DL
207config ARCH_SUPPORTS_UPROBES
208 def_bool y
209
58af4a24
RH
210config ARCH_HAS_DMA_SET_COHERENT_MASK
211 bool
212
1da177e4
LT
213config GENERIC_ISA_DMA
214 bool
215
1da177e4
LT
216config FIQ
217 bool
218
13a5045d
RH
219config NEED_RET_TO_USER
220 bool
221
034d2f5a
AV
222config ARCH_MTD_XIP
223 bool
224
dc21af99 225config ARM_PATCH_PHYS_VIRT
c1becedc
RK
226 bool "Patch physical to virtual translations at runtime" if EMBEDDED
227 default y
b511d75d 228 depends on !XIP_KERNEL && MMU
dc21af99 229 help
111e9a5c
RK
230 Patch phys-to-virt and virt-to-phys translation functions at
231 boot and module load time according to the position of the
232 kernel in system memory.
dc21af99 233
111e9a5c 234 This can only be used with non-XIP MMU kernels where the base
daece596 235 of physical memory is at a 16MB boundary.
dc21af99 236
c1becedc
RK
237 Only disable this option if you know that you do not require
238 this feature (eg, building a kernel for a single machine) and
239 you need to shrink the kernel to the minimal size.
dc21af99 240
c334bc15
RH
241config NEED_MACH_IO_H
242 bool
243 help
244 Select this when mach/io.h is required to provide special
245 definitions for this platform. The need for mach/io.h should
246 be avoided when possible.
247
0cdc8b92 248config NEED_MACH_MEMORY_H
1b9f95f8
NP
249 bool
250 help
0cdc8b92
NP
251 Select this when mach/memory.h is required to provide special
252 definitions for this platform. The need for mach/memory.h should
253 be avoided when possible.
dc21af99 254
1b9f95f8 255config PHYS_OFFSET
974c0724 256 hex "Physical address of main memory" if MMU
c6f54a9b 257 depends on !ARM_PATCH_PHYS_VIRT
974c0724 258 default DRAM_BASE if !MMU
c6f54a9b 259 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
260 ARCH_FOOTBRIDGE || \
261 ARCH_INTEGRATOR || \
262 ARCH_IOP13XX || \
263 ARCH_KS8695 || \
8f2c0062 264 ARCH_REALVIEW
c6f54a9b
UKK
265 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
266 default 0x20000000 if ARCH_S5PV210
b8824c9a 267 default 0xc0000000 if ARCH_SA1100
111e9a5c 268 help
1b9f95f8
NP
269 Please provide the physical address corresponding to the
270 location of main memory in your system.
cada3c08 271
87e040b6
SG
272config GENERIC_BUG
273 def_bool y
274 depends on BUG
275
1bcad26e
KS
276config PGTABLE_LEVELS
277 int
278 default 3 if ARM_LPAE
279 default 2
280
1da177e4
LT
281menu "System Type"
282
3c427975
HC
283config MMU
284 bool "MMU-based Paged Memory Management Support"
285 default y
286 help
287 Select if you want MMU-based virtualised addressing space
288 support by paged memory management. If unsure, say 'Y'.
289
e0c25d95
DC
290config ARCH_MMAP_RND_BITS_MIN
291 default 8
292
293config ARCH_MMAP_RND_BITS_MAX
294 default 14 if PAGE_OFFSET=0x40000000
295 default 15 if PAGE_OFFSET=0x80000000
296 default 16
297
ccf50e23
RK
298#
299# The "ARM system type" choice list is ordered alphabetically by option
300# text. Please add new entries in the option alphabetic order.
301#
1da177e4
LT
302choice
303 prompt "ARM system type"
70722803 304 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 305 default ARCH_MULTIPLATFORM if MMU
1da177e4 306
387798b3
RH
307config ARCH_MULTIPLATFORM
308 bool "Allow multiple platforms to be selected"
b1b3f49c 309 depends on MMU
42dc836d 310 select ARM_HAS_SG_CHAIN
387798b3
RH
311 select ARM_PATCH_PHYS_VIRT
312 select AUTO_ZRELADDR
bb0eb050 313 select TIMER_OF
66314223 314 select COMMON_CLK
ddb902cc 315 select GENERIC_CLOCKEVENTS
4c301f9b 316 select GENERIC_IRQ_MULTI_HANDLER
eb01d42a 317 select HAVE_PCI
2eac9c2d 318 select PCI_DOMAINS_GENERIC if PCI
66314223
DN
319 select SPARSE_IRQ
320 select USE_OF
66314223 321
9c77bc43
SA
322config ARM_SINGLE_ARMV7M
323 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
324 depends on !MMU
9c77bc43 325 select ARM_NVIC
499f1640 326 select AUTO_ZRELADDR
bb0eb050 327 select TIMER_OF
9c77bc43
SA
328 select COMMON_CLK
329 select CPU_V7M
330 select GENERIC_CLOCKEVENTS
331 select NO_IOPORT_MAP
332 select SPARSE_IRQ
333 select USE_OF
334
1da177e4
LT
335config ARCH_EBSA110
336 bool "EBSA-110"
b1b3f49c 337 select ARCH_USES_GETTIMEOFFSET
c750815e 338 select CPU_SA110
f7e68bbf 339 select ISA
c334bc15 340 select NEED_MACH_IO_H
0cdc8b92 341 select NEED_MACH_MEMORY_H
ce816fa8 342 select NO_IOPORT_MAP
1da177e4
LT
343 help
344 This is an evaluation board for the StrongARM processor available
f6c8965a 345 from Digital. It has limited hardware on-board, including an
1da177e4
LT
346 Ethernet interface, two PCMCIA sockets, two serial ports and a
347 parallel port.
348
e7736d47
LB
349config ARCH_EP93XX
350 bool "EP93xx-based"
80320927 351 select ARCH_SPARSEMEM_ENABLE
e7736d47 352 select ARM_AMBA
cd5bad41 353 imply ARM_PATCH_PHYS_VIRT
e7736d47 354 select ARM_VIC
b8824c9a 355 select AUTO_ZRELADDR
6d803ba7 356 select CLKDEV_LOOKUP
000bc178 357 select CLKSRC_MMIO
b1b3f49c 358 select CPU_ARM920T
000bc178 359 select GENERIC_CLOCKEVENTS
5c34a4e8 360 select GPIOLIB
e7736d47
LB
361 help
362 This enables support for the Cirrus EP93xx series of CPUs.
363
1da177e4
LT
364config ARCH_FOOTBRIDGE
365 bool "FootBridge"
c750815e 366 select CPU_SA110
1da177e4 367 select FOOTBRIDGE
4e8d7637 368 select GENERIC_CLOCKEVENTS
d0ee9f40 369 select HAVE_IDE
8ef6e620 370 select NEED_MACH_IO_H if !MMU
0cdc8b92 371 select NEED_MACH_MEMORY_H
f999b8bd
MM
372 help
373 Support for systems based on the DC21285 companion chip
374 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 375
4af6fee1
DS
376config ARCH_NETX
377 bool "Hilscher NetX based"
b1b3f49c 378 select ARM_VIC
234b6ced 379 select CLKSRC_MMIO
c750815e 380 select CPU_ARM926T
2fcfe6b8 381 select GENERIC_CLOCKEVENTS
f999b8bd 382 help
4af6fee1
DS
383 This enables support for systems based on the Hilscher NetX Soc
384
3b938be6
RK
385config ARCH_IOP13XX
386 bool "IOP13xx-based"
387 depends on MMU
b1b3f49c 388 select CPU_XSC3
0cdc8b92 389 select NEED_MACH_MEMORY_H
13a5045d 390 select NEED_RET_TO_USER
eb01d42a 391 select FORCE_PCI
b1b3f49c
RK
392 select PLAT_IOP
393 select VMSPLIT_1G
37ebbcff 394 select SPARSE_IRQ
3b938be6
RK
395 help
396 Support for Intel's IOP13XX (XScale) family of processors.
397
3f7e5815
LB
398config ARCH_IOP32X
399 bool "IOP32x-based"
a4f7e763 400 depends on MMU
c750815e 401 select CPU_XSCALE
e9004f50 402 select GPIO_IOP
5c34a4e8 403 select GPIOLIB
13a5045d 404 select NEED_RET_TO_USER
eb01d42a 405 select FORCE_PCI
b1b3f49c 406 select PLAT_IOP
f999b8bd 407 help
3f7e5815
LB
408 Support for Intel's 80219 and IOP32X (XScale) family of
409 processors.
410
411config ARCH_IOP33X
412 bool "IOP33x-based"
413 depends on MMU
c750815e 414 select CPU_XSCALE
e9004f50 415 select GPIO_IOP
5c34a4e8 416 select GPIOLIB
13a5045d 417 select NEED_RET_TO_USER
eb01d42a 418 select FORCE_PCI
b1b3f49c 419 select PLAT_IOP
3f7e5815
LB
420 help
421 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 422
3b938be6
RK
423config ARCH_IXP4XX
424 bool "IXP4xx-based"
a4f7e763 425 depends on MMU
58af4a24 426 select ARCH_HAS_DMA_SET_COHERENT_MASK
51aaf81f 427 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 428 select CLKSRC_MMIO
c750815e 429 select CPU_XSCALE
b1b3f49c 430 select DMABOUNCE if PCI
3b938be6 431 select GENERIC_CLOCKEVENTS
5c34a4e8 432 select GPIOLIB
eb01d42a 433 select HAVE_PCI
c334bc15 434 select NEED_MACH_IO_H
9296d94d 435 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 436 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 437 help
3b938be6 438 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 439
edabd38e
SB
440config ARCH_DOVE
441 bool "Marvell Dove"
756b2531 442 select CPU_PJ4
edabd38e 443 select GENERIC_CLOCKEVENTS
4c301f9b 444 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 445 select GPIOLIB
eb01d42a 446 select HAVE_PCI
171b3f0d 447 select MVEBU_MBUS
9139acd1
SH
448 select PINCTRL
449 select PINCTRL_DOVE
abcda1dc 450 select PLAT_ORION_LEGACY
0bd86961 451 select SPARSE_IRQ
c5d431e8 452 select PM_GENERIC_DOMAINS if PM
788c9700 453 help
edabd38e 454 Support for the Marvell Dove SoC 88AP510
788c9700
RK
455
456config ARCH_KS8695
457 bool "Micrel/Kendin KS8695"
c7e783d6 458 select CLKSRC_MMIO
b1b3f49c 459 select CPU_ARM922T
c7e783d6 460 select GENERIC_CLOCKEVENTS
5c34a4e8 461 select GPIOLIB
b1b3f49c 462 select NEED_MACH_MEMORY_H
788c9700
RK
463 help
464 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
465 System-on-Chip devices.
466
788c9700
RK
467config ARCH_W90X900
468 bool "Nuvoton W90X900 CPU"
6d803ba7 469 select CLKDEV_LOOKUP
6fa5d5f7 470 select CLKSRC_MMIO
b1b3f49c 471 select CPU_ARM926T
58b5369e 472 select GENERIC_CLOCKEVENTS
5c34a4e8 473 select GPIOLIB
788c9700 474 help
a8bc4ead 475 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
476 At present, the w90x900 has been renamed nuc900, regarding
477 the ARM series product line, you can login the following
478 link address to know more.
479
480 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
481 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 482
93e22567
RK
483config ARCH_LPC32XX
484 bool "NXP LPC32XX"
93e22567
RK
485 select ARM_AMBA
486 select CLKDEV_LOOKUP
c227f127
VZ
487 select CLKSRC_LPC32XX
488 select COMMON_CLK
93e22567
RK
489 select CPU_ARM926T
490 select GENERIC_CLOCKEVENTS
4c301f9b 491 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 492 select GPIOLIB
8cb17b5e 493 select SPARSE_IRQ
93e22567
RK
494 select USE_OF
495 help
496 Support for the NXP LPC32XX family of processors
497
1da177e4 498config ARCH_PXA
2c8086a5 499 bool "PXA2xx/PXA3xx-based"
a4f7e763 500 depends on MMU
b1b3f49c 501 select ARCH_MTD_XIP
b1b3f49c
RK
502 select ARM_CPU_SUSPEND if PM
503 select AUTO_ZRELADDR
a1c0a6ad 504 select COMMON_CLK
6d803ba7 505 select CLKDEV_LOOKUP
389d9b58 506 select CLKSRC_PXA
234b6ced 507 select CLKSRC_MMIO
bb0eb050 508 select TIMER_OF
2f202861 509 select CPU_XSCALE if !CPU_XSC3
981d0f39 510 select GENERIC_CLOCKEVENTS
4c301f9b 511 select GENERIC_IRQ_MULTI_HANDLER
157d2644 512 select GPIO_PXA
5c34a4e8 513 select GPIOLIB
d0ee9f40 514 select HAVE_IDE
d6cf30ca 515 select IRQ_DOMAIN
b1b3f49c
RK
516 select PLAT_PXA
517 select SPARSE_IRQ
f999b8bd 518 help
2c8086a5 519 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
520
521config ARCH_RPC
522 bool "RiscPC"
868e87cc 523 depends on MMU
1da177e4 524 select ARCH_ACORN
a08b6b79 525 select ARCH_MAY_HAVE_PC_FDC
07f841b7 526 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 527 select ARCH_USES_GETTIMEOFFSET
fa04e209 528 select CPU_SA110
b1b3f49c 529 select FIQ
d0ee9f40 530 select HAVE_IDE
b1b3f49c
RK
531 select HAVE_PATA_PLATFORM
532 select ISA_DMA_API
c334bc15 533 select NEED_MACH_IO_H
0cdc8b92 534 select NEED_MACH_MEMORY_H
ce816fa8 535 select NO_IOPORT_MAP
1da177e4
LT
536 help
537 On the Acorn Risc-PC, Linux can support the internal IDE disk and
538 CD-ROM interface, serial and parallel port, and the floppy drive.
539
540config ARCH_SA1100
541 bool "SA1100-based"
b1b3f49c 542 select ARCH_MTD_XIP
b1b3f49c
RK
543 select ARCH_SPARSEMEM_ENABLE
544 select CLKDEV_LOOKUP
545 select CLKSRC_MMIO
389d9b58 546 select CLKSRC_PXA
bb0eb050 547 select TIMER_OF if OF
1937f5b9 548 select CPU_FREQ
b1b3f49c 549 select CPU_SA1100
3e238be2 550 select GENERIC_CLOCKEVENTS
4c301f9b 551 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 552 select GPIOLIB
d0ee9f40 553 select HAVE_IDE
1eca42b4 554 select IRQ_DOMAIN
b1b3f49c 555 select ISA
0cdc8b92 556 select NEED_MACH_MEMORY_H
375dec92 557 select SPARSE_IRQ
f999b8bd
MM
558 help
559 Support for StrongARM 11x0 based boards.
1da177e4 560
b130d5c2
KK
561config ARCH_S3C24XX
562 bool "Samsung S3C24XX SoCs"
335cce74 563 select ATAGS
b1b3f49c 564 select CLKDEV_LOOKUP
4280506a 565 select CLKSRC_SAMSUNG_PWM
7f78b6eb 566 select GENERIC_CLOCKEVENTS
880cf071 567 select GPIO_SAMSUNG
5c34a4e8 568 select GPIOLIB
4c301f9b 569 select GENERIC_IRQ_MULTI_HANDLER
20676c15 570 select HAVE_S3C2410_I2C if I2C
b130d5c2 571 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 572 select HAVE_S3C_RTC if RTC_CLASS
c334bc15 573 select NEED_MACH_IO_H
cd8dc7ae 574 select SAMSUNG_ATAGS
ea04d6b4 575 select USE_OF
1da177e4 576 help
b130d5c2
KK
577 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
578 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
579 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
580 Samsung SMDK2410 development board (and derivatives).
63b1f51b 581
7c6337e2
KH
582config ARCH_DAVINCI
583 bool "TI DaVinci"
b1b3f49c 584 select ARCH_HAS_HOLES_MEMORYMODEL
27823278 585 select COMMON_CLK
ce32c5c5 586 select CPU_ARM926T
20e9969b 587 select GENERIC_ALLOCATOR
b1b3f49c 588 select GENERIC_CLOCKEVENTS
dc7ad3b3 589 select GENERIC_IRQ_CHIP
d0064594 590 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 591 select GPIOLIB
b1b3f49c 592 select HAVE_IDE
27823278
DL
593 select PM_GENERIC_DOMAINS if PM
594 select PM_GENERIC_DOMAINS_OF if PM && OF
2dbed152 595 select REGMAP_MMIO
27823278 596 select RESET_CONTROLLER
e87addec 597 select SPARSE_IRQ
689e331f 598 select USE_OF
b1b3f49c 599 select ZONE_DMA
7c6337e2
KH
600 help
601 Support for TI's DaVinci platform.
602
a0694861
TL
603config ARCH_OMAP1
604 bool "TI OMAP1"
00a36698 605 depends on MMU
9af915da 606 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 607 select ARCH_OMAP
b1b3f49c 608 select CLKDEV_LOOKUP
d6e15d78 609 select CLKSRC_MMIO
b1b3f49c 610 select GENERIC_CLOCKEVENTS
a0694861 611 select GENERIC_IRQ_CHIP
4c301f9b 612 select GENERIC_IRQ_MULTI_HANDLER
5c34a4e8 613 select GPIOLIB
a0694861
TL
614 select HAVE_IDE
615 select IRQ_DOMAIN
616 select NEED_MACH_IO_H if PCCARD
617 select NEED_MACH_MEMORY_H
685e2d08 618 select SPARSE_IRQ
21f47fbc 619 help
a0694861 620 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 621
1da177e4
LT
622endchoice
623
387798b3
RH
624menu "Multiple platform selection"
625 depends on ARCH_MULTIPLATFORM
626
627comment "CPU Core family selection"
628
f8afae40
AB
629config ARCH_MULTI_V4
630 bool "ARMv4 based platforms (FA526)"
631 depends on !ARCH_MULTI_V6_V7
632 select ARCH_MULTI_V4_V5
633 select CPU_FA526
634
387798b3
RH
635config ARCH_MULTI_V4T
636 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 637 depends on !ARCH_MULTI_V6_V7
b1b3f49c 638 select ARCH_MULTI_V4_V5
24e860fb
AB
639 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
640 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
641 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
642
643config ARCH_MULTI_V5
644 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 645 depends on !ARCH_MULTI_V6_V7
b1b3f49c 646 select ARCH_MULTI_V4_V5
12567bbd 647 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
648 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
649 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
650
651config ARCH_MULTI_V4_V5
652 bool
653
654config ARCH_MULTI_V6
8dda05cc 655 bool "ARMv6 based platforms (ARM11)"
387798b3 656 select ARCH_MULTI_V6_V7
42f4754a 657 select CPU_V6K
387798b3
RH
658
659config ARCH_MULTI_V7
8dda05cc 660 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
661 default y
662 select ARCH_MULTI_V6_V7
b1b3f49c 663 select CPU_V7
90bc8ac7 664 select HAVE_SMP
387798b3
RH
665
666config ARCH_MULTI_V6_V7
667 bool
9352b05b 668 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
669
670config ARCH_MULTI_CPU_AUTO
671 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
672 select ARCH_MULTI_V5
673
674endmenu
675
05e2a3de 676config ARCH_VIRT
e3246542
MY
677 bool "Dummy Virtual Machine"
678 depends on ARCH_MULTI_V7
4b8b5f25 679 select ARM_AMBA
05e2a3de 680 select ARM_GIC
3ee80364 681 select ARM_GIC_V2M if PCI
0b28f1db 682 select ARM_GIC_V3
bb29cecb 683 select ARM_GIC_V3_ITS if PCI
05e2a3de 684 select ARM_PSCI
4b8b5f25 685 select HAVE_ARM_ARCH_TIMER
8e2649d0 686 select ARCH_SUPPORTS_BIG_ENDIAN
05e2a3de 687
ccf50e23
RK
688#
689# This is sorted alphabetically by mach-* pathname. However, plat-*
690# Kconfigs may be included either alphabetically (according to the
691# plat- suffix) or along side the corresponding mach-* source.
692#
6bb8536c
AF
693source "arch/arm/mach-actions/Kconfig"
694
445d9b30
TZ
695source "arch/arm/mach-alpine/Kconfig"
696
590b460c
LP
697source "arch/arm/mach-artpec/Kconfig"
698
d9bfc86d
OR
699source "arch/arm/mach-asm9260/Kconfig"
700
a66c51f9
AB
701source "arch/arm/mach-aspeed/Kconfig"
702
95b8f20f
RK
703source "arch/arm/mach-at91/Kconfig"
704
1d22924e
AB
705source "arch/arm/mach-axxia/Kconfig"
706
8ac49e04
CD
707source "arch/arm/mach-bcm/Kconfig"
708
1c37fa10
SH
709source "arch/arm/mach-berlin/Kconfig"
710
1da177e4
LT
711source "arch/arm/mach-clps711x/Kconfig"
712
d94f944e
AV
713source "arch/arm/mach-cns3xxx/Kconfig"
714
95b8f20f
RK
715source "arch/arm/mach-davinci/Kconfig"
716
df8d742e
BS
717source "arch/arm/mach-digicolor/Kconfig"
718
95b8f20f
RK
719source "arch/arm/mach-dove/Kconfig"
720
e7736d47
LB
721source "arch/arm/mach-ep93xx/Kconfig"
722
a66c51f9
AB
723source "arch/arm/mach-exynos/Kconfig"
724source "arch/arm/plat-samsung/Kconfig"
725
1da177e4
LT
726source "arch/arm/mach-footbridge/Kconfig"
727
59d3a193
PZ
728source "arch/arm/mach-gemini/Kconfig"
729
387798b3
RH
730source "arch/arm/mach-highbank/Kconfig"
731
389ee0c2
HZ
732source "arch/arm/mach-hisi/Kconfig"
733
a66c51f9
AB
734source "arch/arm/mach-imx/Kconfig"
735
1da177e4
LT
736source "arch/arm/mach-integrator/Kconfig"
737
a66c51f9
AB
738source "arch/arm/mach-iop13xx/Kconfig"
739
3f7e5815
LB
740source "arch/arm/mach-iop32x/Kconfig"
741
742source "arch/arm/mach-iop33x/Kconfig"
1da177e4
LT
743
744source "arch/arm/mach-ixp4xx/Kconfig"
745
828989ad
SS
746source "arch/arm/mach-keystone/Kconfig"
747
95b8f20f
RK
748source "arch/arm/mach-ks8695/Kconfig"
749
a66c51f9
AB
750source "arch/arm/mach-mediatek/Kconfig"
751
3b8f5030
CC
752source "arch/arm/mach-meson/Kconfig"
753
9fb29c73
ST
754source "arch/arm/mach-milbeaut/Kconfig"
755
a66c51f9 756source "arch/arm/mach-mmp/Kconfig"
17723fd3 757
a66c51f9 758source "arch/arm/mach-moxart/Kconfig"
8c2ed9bc 759
794d15b2
SS
760source "arch/arm/mach-mv78xx0/Kconfig"
761
a66c51f9 762source "arch/arm/mach-mvebu/Kconfig"
f682a218 763
1d3f33d5
SG
764source "arch/arm/mach-mxs/Kconfig"
765
95b8f20f 766source "arch/arm/mach-netx/Kconfig"
49cbe786 767
95b8f20f 768source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 769
7bffa14c
BH
770source "arch/arm/mach-npcm/Kconfig"
771
9851ca57
DT
772source "arch/arm/mach-nspire/Kconfig"
773
d48af15e
TL
774source "arch/arm/plat-omap/Kconfig"
775
776source "arch/arm/mach-omap1/Kconfig"
1da177e4 777
1dbae815
TL
778source "arch/arm/mach-omap2/Kconfig"
779
9dd0b194 780source "arch/arm/mach-orion5x/Kconfig"
585cf175 781
a66c51f9
AB
782source "arch/arm/mach-oxnas/Kconfig"
783
387798b3
RH
784source "arch/arm/mach-picoxcell/Kconfig"
785
a66c51f9
AB
786source "arch/arm/mach-prima2/Kconfig"
787
95b8f20f
RK
788source "arch/arm/mach-pxa/Kconfig"
789source "arch/arm/plat-pxa/Kconfig"
585cf175 790
8fc1b0f8
KG
791source "arch/arm/mach-qcom/Kconfig"
792
78e3dbc1
AF
793source "arch/arm/mach-rda/Kconfig"
794
95b8f20f
RK
795source "arch/arm/mach-realview/Kconfig"
796
d63dc051
HS
797source "arch/arm/mach-rockchip/Kconfig"
798
a66c51f9
AB
799source "arch/arm/mach-s3c24xx/Kconfig"
800
801source "arch/arm/mach-s3c64xx/Kconfig"
802
803source "arch/arm/mach-s5pv210/Kconfig"
804
95b8f20f 805source "arch/arm/mach-sa1100/Kconfig"
edabd38e 806
a66c51f9
AB
807source "arch/arm/mach-shmobile/Kconfig"
808
387798b3
RH
809source "arch/arm/mach-socfpga/Kconfig"
810
a7ed099f 811source "arch/arm/mach-spear/Kconfig"
a21765a7 812
65ebcc11
SK
813source "arch/arm/mach-sti/Kconfig"
814
bcb84fb4
AT
815source "arch/arm/mach-stm32/Kconfig"
816
3b52634f
MR
817source "arch/arm/mach-sunxi/Kconfig"
818
d6de5b02
MG
819source "arch/arm/mach-tango/Kconfig"
820
c5f80065
EG
821source "arch/arm/mach-tegra/Kconfig"
822
95b8f20f 823source "arch/arm/mach-u300/Kconfig"
1da177e4 824
ba56a987
MY
825source "arch/arm/mach-uniphier/Kconfig"
826
95b8f20f 827source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
828
829source "arch/arm/mach-versatile/Kconfig"
830
ceade897 831source "arch/arm/mach-vexpress/Kconfig"
420c34e4 832source "arch/arm/plat-versatile/Kconfig"
ceade897 833
6f35f9a9
TP
834source "arch/arm/mach-vt8500/Kconfig"
835
7ec80ddf 836source "arch/arm/mach-w90x900/Kconfig"
837
acede515
JN
838source "arch/arm/mach-zx/Kconfig"
839
9a45eb69
JC
840source "arch/arm/mach-zynq/Kconfig"
841
499f1640
SA
842# ARMv7-M architecture
843config ARCH_EFM32
844 bool "Energy Micro efm32"
845 depends on ARM_SINGLE_ARMV7M
5c34a4e8 846 select GPIOLIB
499f1640
SA
847 help
848 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
849 processors.
850
851config ARCH_LPC18XX
852 bool "NXP LPC18xx/LPC43xx"
853 depends on ARM_SINGLE_ARMV7M
854 select ARCH_HAS_RESET_CONTROLLER
855 select ARM_AMBA
856 select CLKSRC_LPC32XX
857 select PINCTRL
858 help
859 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
860 high performance microcontrollers.
861
1847119d 862config ARCH_MPS2
17bd274e 863 bool "ARM MPS2 platform"
1847119d
VM
864 depends on ARM_SINGLE_ARMV7M
865 select ARM_AMBA
866 select CLKSRC_MPS2
867 help
868 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
869 with a range of available cores like Cortex-M3/M4/M7.
870
871 Please, note that depends which Application Note is used memory map
872 for the platform may vary, so adjustment of RAM base might be needed.
873
1da177e4
LT
874# Definitions to make life easier
875config ARCH_ACORN
876 bool
877
7ae1f7ec
LB
878config PLAT_IOP
879 bool
469d3044 880 select GENERIC_CLOCKEVENTS
7ae1f7ec 881
69b02f6a
LB
882config PLAT_ORION
883 bool
bfe45e0b 884 select CLKSRC_MMIO
b1b3f49c 885 select COMMON_CLK
dc7ad3b3 886 select GENERIC_IRQ_CHIP
278b45b0 887 select IRQ_DOMAIN
69b02f6a 888
abcda1dc
TP
889config PLAT_ORION_LEGACY
890 bool
891 select PLAT_ORION
892
bd5ce433
EM
893config PLAT_PXA
894 bool
895
f4b8b319
RK
896config PLAT_VERSATILE
897 bool
898
d9a1beaa
AC
899source "arch/arm/firmware/Kconfig"
900
8636a1f9 901source "arch/arm/mm/Kconfig"
1da177e4 902
afe4b25e 903config IWMMXT
d93003e8
SH
904 bool "Enable iWMMXt support"
905 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
906 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
907 help
908 Enable support for iWMMXt context switching at run time if
909 running on a CPU that supports it.
910
3b93e7b0
HC
911if !MMU
912source "arch/arm/Kconfig-nommu"
913endif
914
3e0a07f8
GC
915config PJ4B_ERRATA_4742
916 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
917 depends on CPU_PJ4B && MACH_ARMADA_370
918 default y
919 help
920 When coming out of either a Wait for Interrupt (WFI) or a Wait for
921 Event (WFE) IDLE states, a specific timing sensitivity exists between
922 the retiring WFI/WFE instructions and the newly issued subsequent
923 instructions. This sensitivity can result in a CPU hang scenario.
924 Workaround:
925 The software must insert either a Data Synchronization Barrier (DSB)
926 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
927 instruction
928
f0c4b8d6
WD
929config ARM_ERRATA_326103
930 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
931 depends on CPU_V6
932 help
933 Executing a SWP instruction to read-only memory does not set bit 11
934 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
935 treat the access as a read, preventing a COW from occurring and
936 causing the faulting task to livelock.
937
9cba3ccc
CM
938config ARM_ERRATA_411920
939 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 940 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
941 help
942 Invalidation of the Instruction Cache operation can
943 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
944 It does not affect the MPCore. This option enables the ARM Ltd.
945 recommended workaround.
946
7ce236fc
CM
947config ARM_ERRATA_430973
948 bool "ARM errata: Stale prediction on replaced interworking branch"
949 depends on CPU_V7
950 help
951 This option enables the workaround for the 430973 Cortex-A8
79403cda 952 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
953 interworking branch is replaced with another code sequence at the
954 same virtual address, whether due to self-modifying code or virtual
955 to physical address re-mapping, Cortex-A8 does not recover from the
956 stale interworking branch prediction. This results in Cortex-A8
957 executing the new code sequence in the incorrect ARM or Thumb state.
958 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
959 and also flushes the branch target cache at every context switch.
960 Note that setting specific bits in the ACTLR register may not be
961 available in non-secure mode.
962
855c551f
CM
963config ARM_ERRATA_458693
964 bool "ARM errata: Processor deadlock when a false hazard is created"
965 depends on CPU_V7
62e4d357 966 depends on !ARCH_MULTIPLATFORM
855c551f
CM
967 help
968 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
969 erratum. For very specific sequences of memory operations, it is
970 possible for a hazard condition intended for a cache line to instead
971 be incorrectly associated with a different cache line. This false
972 hazard might then cause a processor deadlock. The workaround enables
973 the L1 caching of the NEON accesses and disables the PLD instruction
974 in the ACTLR register. Note that setting specific bits in the ACTLR
975 register may not be available in non-secure mode.
976
0516e464
CM
977config ARM_ERRATA_460075
978 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
979 depends on CPU_V7
62e4d357 980 depends on !ARCH_MULTIPLATFORM
0516e464
CM
981 help
982 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
983 erratum. Any asynchronous access to the L2 cache may encounter a
984 situation in which recent store transactions to the L2 cache are lost
985 and overwritten with stale memory contents from external memory. The
986 workaround disables the write-allocate mode for the L2 cache via the
987 ACTLR register. Note that setting specific bits in the ACTLR register
988 may not be available in non-secure mode.
989
9f05027c
WD
990config ARM_ERRATA_742230
991 bool "ARM errata: DMB operation may be faulty"
992 depends on CPU_V7 && SMP
62e4d357 993 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
994 help
995 This option enables the workaround for the 742230 Cortex-A9
996 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
997 between two write operations may not ensure the correct visibility
998 ordering of the two writes. This workaround sets a specific bit in
999 the diagnostic register of the Cortex-A9 which causes the DMB
1000 instruction to behave as a DSB, ensuring the correct behaviour of
1001 the two writes.
1002
a672e99b
WD
1003config ARM_ERRATA_742231
1004 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1005 depends on CPU_V7 && SMP
62e4d357 1006 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1007 help
1008 This option enables the workaround for the 742231 Cortex-A9
1009 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1010 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1011 accessing some data located in the same cache line, may get corrupted
1012 data due to bad handling of the address hazard when the line gets
1013 replaced from one of the CPUs at the same time as another CPU is
1014 accessing it. This workaround sets specific bits in the diagnostic
1015 register of the Cortex-A9 which reduces the linefill issuing
1016 capabilities of the processor.
1017
69155794
JM
1018config ARM_ERRATA_643719
1019 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1020 depends on CPU_V7 && SMP
e5a5de44 1021 default y
69155794
JM
1022 help
1023 This option enables the workaround for the 643719 Cortex-A9 (prior to
1024 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1025 register returns zero when it should return one. The workaround
1026 corrects this value, ensuring cache maintenance operations which use
1027 it behave as intended and avoiding data corruption.
1028
cdf357f1
WD
1029config ARM_ERRATA_720789
1030 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1031 depends on CPU_V7
cdf357f1
WD
1032 help
1033 This option enables the workaround for the 720789 Cortex-A9 (prior to
1034 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1035 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1036 As a consequence of this erratum, some TLB entries which should be
1037 invalidated are not, resulting in an incoherency in the system page
1038 tables. The workaround changes the TLB flushing routines to invalidate
1039 entries regardless of the ASID.
475d92fc
WD
1040
1041config ARM_ERRATA_743622
1042 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1043 depends on CPU_V7
62e4d357 1044 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1045 help
1046 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1047 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1048 optimisation in the Cortex-A9 Store Buffer may lead to data
1049 corruption. This workaround sets a specific bit in the diagnostic
1050 register of the Cortex-A9 which disables the Store Buffer
1051 optimisation, preventing the defect from occurring. This has no
1052 visible impact on the overall performance or power consumption of the
1053 processor.
1054
9a27c27c
WD
1055config ARM_ERRATA_751472
1056 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1057 depends on CPU_V7
62e4d357 1058 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1059 help
1060 This option enables the workaround for the 751472 Cortex-A9 (prior
1061 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1062 completion of a following broadcasted operation if the second
1063 operation is received by a CPU before the ICIALLUIS has completed,
1064 potentially leading to corrupted entries in the cache or TLB.
1065
fcbdc5fe
WD
1066config ARM_ERRATA_754322
1067 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1068 depends on CPU_V7
1069 help
1070 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1071 r3p*) erratum. A speculative memory access may cause a page table walk
1072 which starts prior to an ASID switch but completes afterwards. This
1073 can populate the micro-TLB with a stale entry which may be hit with
1074 the new ASID. This workaround places two dsb instructions in the mm
1075 switching code so that no page table walks can cross the ASID switch.
1076
5dab26af
WD
1077config ARM_ERRATA_754327
1078 bool "ARM errata: no automatic Store Buffer drain"
1079 depends on CPU_V7 && SMP
1080 help
1081 This option enables the workaround for the 754327 Cortex-A9 (prior to
1082 r2p0) erratum. The Store Buffer does not have any automatic draining
1083 mechanism and therefore a livelock may occur if an external agent
1084 continuously polls a memory location waiting to observe an update.
1085 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1086 written polling loops from denying visibility of updates to memory.
1087
145e10e1
CM
1088config ARM_ERRATA_364296
1089 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1090 depends on CPU_V6
145e10e1
CM
1091 help
1092 This options enables the workaround for the 364296 ARM1136
1093 r0p2 erratum (possible cache data corruption with
1094 hit-under-miss enabled). It sets the undocumented bit 31 in
1095 the auxiliary control register and the FI bit in the control
1096 register, thus disabling hit-under-miss without putting the
1097 processor into full low interrupt latency mode. ARM11MPCore
1098 is not affected.
1099
f630c1bd
WD
1100config ARM_ERRATA_764369
1101 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1102 depends on CPU_V7 && SMP
1103 help
1104 This option enables the workaround for erratum 764369
1105 affecting Cortex-A9 MPCore with two or more processors (all
1106 current revisions). Under certain timing circumstances, a data
1107 cache line maintenance operation by MVA targeting an Inner
1108 Shareable memory region may fail to proceed up to either the
1109 Point of Coherency or to the Point of Unification of the
1110 system. This workaround adds a DSB instruction before the
1111 relevant cache maintenance functions and sets a specific bit
1112 in the diagnostic control register of the SCU.
1113
7253b85c
SH
1114config ARM_ERRATA_775420
1115 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1116 depends on CPU_V7
1117 help
1118 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1119 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1120 operation aborts with MMU exception, it might cause the processor
1121 to deadlock. This workaround puts DSB before executing ISB if
1122 an abort may occur on cache maintenance.
1123
93dc6887
CM
1124config ARM_ERRATA_798181
1125 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1126 depends on CPU_V7 && SMP
1127 help
1128 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1129 adequately shooting down all use of the old entries. This
1130 option enables the Linux kernel workaround for this erratum
1131 which sends an IPI to the CPUs that are running the same ASID
1132 as the one being invalidated.
1133
84b6504f
WD
1134config ARM_ERRATA_773022
1135 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1136 depends on CPU_V7
1137 help
1138 This option enables the workaround for the 773022 Cortex-A15
1139 (up to r0p4) erratum. In certain rare sequences of code, the
1140 loop buffer may deliver incorrect instructions. This
1141 workaround disables the loop buffer to avoid the erratum.
1142
62c0f4a5
DA
1143config ARM_ERRATA_818325_852422
1144 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1145 depends on CPU_V7
1146 help
1147 This option enables the workaround for:
1148 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1149 instruction might deadlock. Fixed in r0p1.
1150 - Cortex-A12 852422: Execution of a sequence of instructions might
1151 lead to either a data corruption or a CPU deadlock. Not fixed in
1152 any Cortex-A12 cores yet.
1153 This workaround for all both errata involves setting bit[12] of the
1154 Feature Register. This bit disables an optimisation applied to a
1155 sequence of 2 instructions that use opposing condition codes.
1156
416bcf21
DA
1157config ARM_ERRATA_821420
1158 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1159 depends on CPU_V7
1160 help
1161 This option enables the workaround for the 821420 Cortex-A12
1162 (all revs) erratum. In very rare timing conditions, a sequence
1163 of VMOV to Core registers instructions, for which the second
1164 one is in the shadow of a branch or abort, can lead to a
1165 deadlock when the VMOV instructions are issued out-of-order.
1166
9f6f9354
DA
1167config ARM_ERRATA_825619
1168 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1169 depends on CPU_V7
1170 help
1171 This option enables the workaround for the 825619 Cortex-A12
1172 (all revs) erratum. Within rare timing constraints, executing a
1173 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1174 and Device/Strongly-Ordered loads and stores might cause deadlock
1175
1176config ARM_ERRATA_852421
1177 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1178 depends on CPU_V7
1179 help
1180 This option enables the workaround for the 852421 Cortex-A17
1181 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1182 execution of a DMB ST instruction might fail to properly order
1183 stores from GroupA and stores from GroupB.
1184
62c0f4a5
DA
1185config ARM_ERRATA_852423
1186 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1187 depends on CPU_V7
1188 help
1189 This option enables the workaround for:
1190 - Cortex-A17 852423: Execution of a sequence of instructions might
1191 lead to either a data corruption or a CPU deadlock. Not fixed in
1192 any Cortex-A17 cores yet.
1193 This is identical to Cortex-A12 erratum 852422. It is a separate
1194 config option from the A12 erratum due to the way errata are checked
1195 for and handled.
1196
1da177e4
LT
1197endmenu
1198
1199source "arch/arm/common/Kconfig"
1200
1da177e4
LT
1201menu "Bus support"
1202
1da177e4
LT
1203config ISA
1204 bool
1da177e4
LT
1205 help
1206 Find out whether you have ISA slots on your motherboard. ISA is the
1207 name of a bus system, i.e. the way the CPU talks to the other stuff
1208 inside your box. Other bus systems are PCI, EISA, MicroChannel
1209 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1210 newer boards don't support it. If you have ISA, say Y, otherwise N.
1211
065909b9 1212# Select ISA DMA controller support
1da177e4
LT
1213config ISA_DMA
1214 bool
065909b9 1215 select ISA_DMA_API
1da177e4 1216
065909b9 1217# Select ISA DMA interface
5cae841b
AV
1218config ISA_DMA_API
1219 bool
5cae841b 1220
b080ac8a
MRJ
1221config PCI_NANOENGINE
1222 bool "BSE nanoEngine PCI support"
1223 depends on SA1100_NANOENGINE
1224 help
1225 Enable PCI on the BSE nanoEngine board.
1226
a0113a99
MR
1227config PCI_HOST_ITE8152
1228 bool
1229 depends on PCI && MACH_ARMCORE
1230 default y
1231 select DMABOUNCE
1232
1da177e4
LT
1233endmenu
1234
1235menu "Kernel Features"
1236
3b55658a
DM
1237config HAVE_SMP
1238 bool
1239 help
1240 This option should be selected by machines which have an SMP-
1241 capable CPU.
1242
1243 The only effect of this option is to make the SMP-related
1244 options available to the user for configuration.
1245
1da177e4 1246config SMP
bb2d8130 1247 bool "Symmetric Multi-Processing"
fbb4ddac 1248 depends on CPU_V6K || CPU_V7
bc28248e 1249 depends on GENERIC_CLOCKEVENTS
3b55658a 1250 depends on HAVE_SMP
801bb21c 1251 depends on MMU || ARM_MPU
0361748f 1252 select IRQ_WORK
1da177e4
LT
1253 help
1254 This enables support for systems with more than one CPU. If you have
4a474157
RG
1255 a system with only one CPU, say N. If you have a system with more
1256 than one CPU, say Y.
1da177e4 1257
4a474157 1258 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1259 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1260 you say Y here, the kernel will run on many, but not all,
1261 uniprocessor machines. On a uniprocessor machine, the kernel
1262 will run faster if you say N here.
1da177e4 1263
395cf969 1264 See also <file:Documentation/x86/i386/IO-APIC.txt>,
ecf38679 1265 <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
50a23e6e 1266 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1267
1268 If you don't know what to do here, say N.
1269
f00ec48f 1270config SMP_ON_UP
5744ff43 1271 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1272 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1273 default y
1274 help
1275 SMP kernels contain instructions which fail on non-SMP processors.
1276 Enabling this option allows the kernel to modify itself to make
1277 these instructions safe. Disabling it allows about 1K of space
1278 savings.
1279
1280 If you don't know what to do here, say Y.
1281
c9018aab
VG
1282config ARM_CPU_TOPOLOGY
1283 bool "Support cpu topology definition"
1284 depends on SMP && CPU_V7
1285 default y
1286 help
1287 Support ARM cpu topology definition. The MPIDR register defines
1288 affinity between processors which is then used to describe the cpu
1289 topology of an ARM System.
1290
1291config SCHED_MC
1292 bool "Multi-core scheduler support"
1293 depends on ARM_CPU_TOPOLOGY
1294 help
1295 Multi-core scheduler support improves the CPU scheduler's decision
1296 making when dealing with multi-core CPU chips at a cost of slightly
1297 increased overhead in some places. If unsure say N here.
1298
1299config SCHED_SMT
1300 bool "SMT scheduler support"
1301 depends on ARM_CPU_TOPOLOGY
1302 help
1303 Improves the CPU scheduler's decision making when dealing with
1304 MultiThreading at a cost of slightly increased overhead in some
1305 places. If unsure say N here.
1306
a8cbcd92
RK
1307config HAVE_ARM_SCU
1308 bool
a8cbcd92 1309 help
8f433ec4 1310 This option enables support for the ARM snoop control unit
a8cbcd92 1311
8a4da6e3 1312config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1313 bool "Architected timer support"
1314 depends on CPU_V7
8a4da6e3 1315 select ARM_ARCH_TIMER
0c403462 1316 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1317 help
1318 This option enables support for the ARM architected timer
1319
f32f4ce2
RK
1320config HAVE_ARM_TWD
1321 bool
f32f4ce2
RK
1322 help
1323 This options enables support for the ARM timer and watchdog unit
1324
e8db288e
NP
1325config MCPM
1326 bool "Multi-Cluster Power Management"
1327 depends on CPU_V7 && SMP
1328 help
1329 This option provides the common power management infrastructure
1330 for (multi-)cluster based systems, such as big.LITTLE based
1331 systems.
1332
ebf4a5c5
HZ
1333config MCPM_QUAD_CLUSTER
1334 bool
1335 depends on MCPM
1336 help
1337 To avoid wasting resources unnecessarily, MCPM only supports up
1338 to 2 clusters by default.
1339 Platforms with 3 or 4 clusters that use MCPM must select this
1340 option to allow the additional clusters to be managed.
1341
1c33be57
NP
1342config BIG_LITTLE
1343 bool "big.LITTLE support (Experimental)"
1344 depends on CPU_V7 && SMP
1345 select MCPM
1346 help
1347 This option enables support selections for the big.LITTLE
1348 system architecture.
1349
1350config BL_SWITCHER
1351 bool "big.LITTLE switcher support"
6c044fec 1352 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
51aaf81f 1353 select CPU_PM
1c33be57
NP
1354 help
1355 The big.LITTLE "switcher" provides the core functionality to
1356 transparently handle transition between a cluster of A15's
1357 and a cluster of A7's in a big.LITTLE system.
1358
b22537c6
NP
1359config BL_SWITCHER_DUMMY_IF
1360 tristate "Simple big.LITTLE switcher user interface"
1361 depends on BL_SWITCHER && DEBUG_KERNEL
1362 help
1363 This is a simple and dummy char dev interface to control
1364 the big.LITTLE switcher core code. It is meant for
1365 debugging purposes only.
1366
8d5796d2
LB
1367choice
1368 prompt "Memory split"
006fa259 1369 depends on MMU
8d5796d2
LB
1370 default VMSPLIT_3G
1371 help
1372 Select the desired split between kernel and user memory.
1373
1374 If you are not absolutely sure what you are doing, leave this
1375 option alone!
1376
1377 config VMSPLIT_3G
1378 bool "3G/1G user/kernel split"
63ce446c 1379 config VMSPLIT_3G_OPT
bbeedfda 1380 depends on !ARM_LPAE
63ce446c 1381 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1382 config VMSPLIT_2G
1383 bool "2G/2G user/kernel split"
1384 config VMSPLIT_1G
1385 bool "1G/3G user/kernel split"
1386endchoice
1387
1388config PAGE_OFFSET
1389 hex
006fa259 1390 default PHYS_OFFSET if !MMU
8d5796d2
LB
1391 default 0x40000000 if VMSPLIT_1G
1392 default 0x80000000 if VMSPLIT_2G
63ce446c 1393 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1394 default 0xC0000000
1395
1da177e4
LT
1396config NR_CPUS
1397 int "Maximum number of CPUs (2-32)"
1398 range 2 32
1399 depends on SMP
1400 default "4"
1401
a054a811 1402config HOTPLUG_CPU
00b7dede 1403 bool "Support for hot-pluggable CPUs"
40b31360 1404 depends on SMP
1b5ba350 1405 select GENERIC_IRQ_MIGRATION
a054a811
RK
1406 help
1407 Say Y here to experiment with turning CPUs off and on. CPUs
1408 can be controlled through /sys/devices/system/cpu.
1409
2bdd424f
WD
1410config ARM_PSCI
1411 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1412 depends on HAVE_ARM_SMCCC
be120397 1413 select ARM_PSCI_FW
2bdd424f
WD
1414 help
1415 Say Y here if you want Linux to communicate with system firmware
1416 implementing the PSCI specification for CPU-centric power
1417 management operations described in ARM document number ARM DEN
1418 0022A ("Power State Coordination Interface System Software on
1419 ARM processors").
1420
2a6ad871
MR
1421# The GPIO number here must be sorted by descending number. In case of
1422# a multiplatform kernel, we just want the highest value required by the
1423# selected platforms.
44986ab0
PDSN
1424config ARCH_NR_GPIO
1425 int
139358be 1426 default 2048 if ARCH_SOCFPGA
d9be9ceb 1427 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
b35d2e56 1428 ARCH_ZYNQ
aa42587a
TF
1429 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1430 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1431 default 416 if ARCH_SUNXI
06b851e5 1432 default 392 if ARCH_U8500
01bb914c 1433 default 352 if ARCH_VT8500
7b5da4c3 1434 default 288 if ARCH_ROCKCHIP
2a6ad871 1435 default 264 if MACH_H4700
44986ab0
PDSN
1436 default 0
1437 help
1438 Maximum number of GPIOs in the system.
1439
1440 If unsure, leave the default value.
1441
c9218b16 1442config HZ_FIXED
f8065813 1443 int
da6b21e9 1444 default 200 if ARCH_EBSA110
1164f672 1445 default 128 if SOC_AT91RM9200
47d84682 1446 default 0
c9218b16
RK
1447
1448choice
47d84682 1449 depends on HZ_FIXED = 0
c9218b16
RK
1450 prompt "Timer frequency"
1451
1452config HZ_100
1453 bool "100 Hz"
1454
1455config HZ_200
1456 bool "200 Hz"
1457
1458config HZ_250
1459 bool "250 Hz"
1460
1461config HZ_300
1462 bool "300 Hz"
1463
1464config HZ_500
1465 bool "500 Hz"
1466
1467config HZ_1000
1468 bool "1000 Hz"
1469
1470endchoice
1471
1472config HZ
1473 int
47d84682 1474 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1475 default 100 if HZ_100
1476 default 200 if HZ_200
1477 default 250 if HZ_250
1478 default 300 if HZ_300
1479 default 500 if HZ_500
1480 default 1000
1481
1482config SCHED_HRTICK
1483 def_bool HIGH_RES_TIMERS
f8065813 1484
16c79651 1485config THUMB2_KERNEL
bc7dea00 1486 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1487 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1488 default y if CPU_THUMBONLY
89bace65 1489 select ARM_UNWIND
16c79651
CM
1490 help
1491 By enabling this option, the kernel will be compiled in
75fea300 1492 Thumb-2 mode.
16c79651
CM
1493
1494 If unsure, say N.
1495
6f685c5c
DM
1496config THUMB2_AVOID_R_ARM_THM_JUMP11
1497 bool "Work around buggy Thumb-2 short branch relocations in gas"
1498 depends on THUMB2_KERNEL && MODULES
1499 default y
1500 help
1501 Various binutils versions can resolve Thumb-2 branches to
1502 locally-defined, preemptible global symbols as short-range "b.n"
1503 branch instructions.
1504
1505 This is a problem, because there's no guarantee the final
1506 destination of the symbol, or any candidate locations for a
1507 trampoline, are within range of the branch. For this reason, the
1508 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1509 relocation in modules at all, and it makes little sense to add
1510 support.
1511
1512 The symptom is that the kernel fails with an "unsupported
1513 relocation" error when loading some modules.
1514
1515 Until fixed tools are available, passing
1516 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1517 code which hits this problem, at the cost of a bit of extra runtime
1518 stack usage in some cases.
1519
1520 The problem is described in more detail at:
1521 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1522
1523 Only Thumb-2 kernels are affected.
1524
1525 Unless you are sure your tools don't have this problem, say Y.
1526
42f25bdd
NP
1527config ARM_PATCH_IDIV
1528 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1529 depends on CPU_32v7 && !XIP_KERNEL
1530 default y
1531 help
1532 The ARM compiler inserts calls to __aeabi_idiv() and
1533 __aeabi_uidiv() when it needs to perform division on signed
1534 and unsigned integers. Some v7 CPUs have support for the sdiv
1535 and udiv instructions that can be used to implement those
1536 functions.
1537
1538 Enabling this option allows the kernel to modify itself to
1539 replace the first two instructions of these library functions
1540 with the sdiv or udiv plus "bx lr" instructions when the CPU
1541 it is running on supports them. Typically this will be faster
1542 and less power intensive than running the original library
1543 code to do integer division.
1544
704bdda0 1545config AEABI
49460970
RK
1546 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
1547 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
704bdda0
NP
1548 help
1549 This option allows for the kernel to be compiled using the latest
1550 ARM ABI (aka EABI). This is only useful if you are using a user
1551 space environment that is also compiled with EABI.
1552
1553 Since there are major incompatibilities between the legacy ABI and
1554 EABI, especially with regard to structure member alignment, this
1555 option also changes the kernel syscall calling convention to
1556 disambiguate both ABIs and allow for backward compatibility support
1557 (selected with CONFIG_OABI_COMPAT).
1558
1559 To use this you need GCC version 4.0.0 or later.
1560
6c90c872 1561config OABI_COMPAT
a73a3ff1 1562 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1563 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1564 help
1565 This option preserves the old syscall interface along with the
1566 new (ARM EABI) one. It also provides a compatibility layer to
1567 intercept syscalls that have structure arguments which layout
1568 in memory differs between the legacy ABI and the new ARM EABI
1569 (only for non "thumb" binaries). This option adds a tiny
1570 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1571
1572 The seccomp filter system will not be available when this is
1573 selected, since there is no way yet to sensibly distinguish
1574 between calling conventions during filtering.
1575
6c90c872
NP
1576 If you know you'll be using only pure EABI user space then you
1577 can say N here. If this option is not selected and you attempt
1578 to execute a legacy ABI binary then the result will be
1579 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1580 at all). If in doubt say N.
6c90c872 1581
eb33575c 1582config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1583 bool
e80d6a24 1584
05944d74
RK
1585config ARCH_SPARSEMEM_ENABLE
1586 bool
1587
07a2f737
RK
1588config ARCH_SPARSEMEM_DEFAULT
1589 def_bool ARCH_SPARSEMEM_ENABLE
1590
05944d74 1591config ARCH_SELECT_MEMORY_MODEL
be370302 1592 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1593
7b7bf499
WD
1594config HAVE_ARCH_PFN_VALID
1595 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1596
e585513b 1597config HAVE_GENERIC_GUP
b8cd51af
SC
1598 def_bool y
1599 depends on ARM_LPAE
1600
053a96ca 1601config HIGHMEM
e8db89a2
RK
1602 bool "High Memory Support"
1603 depends on MMU
053a96ca
NP
1604 help
1605 The address space of ARM processors is only 4 Gigabytes large
1606 and it has to accommodate user address space, kernel address
1607 space as well as some memory mapped IO. That means that, if you
1608 have a large amount of physical memory and/or IO, not all of the
1609 memory can be "permanently mapped" by the kernel. The physical
1610 memory that is not permanently mapped is called "high memory".
1611
1612 Depending on the selected kernel/user memory split, minimum
1613 vmalloc space and actual amount of RAM, you may not need this
1614 option which should result in a slightly faster kernel.
1615
1616 If unsure, say n.
1617
65cec8e3 1618config HIGHPTE
9a431bd5 1619 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1620 depends on HIGHMEM
9a431bd5 1621 default y
b4d103d1
RK
1622 help
1623 The VM uses one page of physical memory for each page table.
1624 For systems with a lot of processes, this can use a lot of
1625 precious low memory, eventually leading to low memory being
1626 consumed by page tables. Setting this option will allow
1627 user-space 2nd level page tables to reside in high memory.
65cec8e3 1628
a5e090ac
RK
1629config CPU_SW_DOMAIN_PAN
1630 bool "Enable use of CPU domains to implement privileged no-access"
1631 depends on MMU && !ARM_LPAE
1b8873a0
JI
1632 default y
1633 help
a5e090ac
RK
1634 Increase kernel security by ensuring that normal kernel accesses
1635 are unable to access userspace addresses. This can help prevent
1636 use-after-free bugs becoming an exploitable privilege escalation
1637 by ensuring that magic values (such as LIST_POISON) will always
1638 fault when dereferenced.
1639
1640 CPUs with low-vector mappings use a best-efforts implementation.
1641 Their lower 1MB needs to remain accessible for the vectors, but
1642 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1643
1b8873a0 1644config HW_PERF_EVENTS
fa8ad788
MR
1645 def_bool y
1646 depends on ARM_PMU
1b8873a0 1647
1355e2a6
CM
1648config SYS_SUPPORTS_HUGETLBFS
1649 def_bool y
1650 depends on ARM_LPAE
1651
8d962507
CM
1652config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1653 def_bool y
1654 depends on ARM_LPAE
1655
4bfab203
SC
1656config ARCH_WANT_GENERAL_HUGETLB
1657 def_bool y
1658
7d485f64
AB
1659config ARM_MODULE_PLTS
1660 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1661 depends on MODULES
e7229f7d 1662 default y
7d485f64
AB
1663 help
1664 Allocate PLTs when loading modules so that jumps and calls whose
1665 targets are too far away for their relative offsets to be encoded
1666 in the instructions themselves can be bounced via veneers in the
1667 module's PLT. This allows modules to be allocated in the generic
1668 vmalloc area after the dedicated module memory area has been
1669 exhausted. The modules will use slightly more memory, but after
1670 rounding up to page size, the actual memory footprint is usually
1671 the same.
1672
e7229f7d
AR
1673 Disabling this is usually safe for small single-platform
1674 configurations. If unsure, say y.
7d485f64 1675
c1b2d970 1676config FORCE_MAX_ZONEORDER
36d6c928 1677 int "Maximum zone order"
898f08e1 1678 default "12" if SOC_AM33XX
6d85e2b0 1679 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1680 default "11"
1681 help
1682 The kernel memory allocator divides physically contiguous memory
1683 blocks into "zones", where each zone is a power of two number of
1684 pages. This option selects the largest power of two that the kernel
1685 keeps in the memory allocator. If you need to allocate very large
1686 blocks of physically contiguous memory, then you may need to
1687 increase this value.
1688
1689 This config option is actually maximum order plus one. For example,
1690 a value of 11 means that the largest free memory block is 2^10 pages.
1691
1da177e4
LT
1692config ALIGNMENT_TRAP
1693 bool
f12d0d7c 1694 depends on CPU_CP15_MMU
1da177e4 1695 default y if !ARCH_EBSA110
e119bfff 1696 select HAVE_PROC_CPU if PROC_FS
1da177e4 1697 help
84eb8d06 1698 ARM processors cannot fetch/store information which is not
1da177e4
LT
1699 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1700 address divisible by 4. On 32-bit ARM processors, these non-aligned
1701 fetch/store instructions will be emulated in software if you say
1702 here, which has a severe performance impact. This is necessary for
1703 correct operation of some network protocols. With an IP-only
1704 configuration it is safe to say N, otherwise say Y.
1705
39ec58f3 1706config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1707 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1708 depends on MMU
39ec58f3
LB
1709 default y if CPU_FEROCEON
1710 help
1711 Implement faster copy_to_user and clear_user methods for CPU
1712 cores where a 8-word STM instruction give significantly higher
1713 memory write throughput than a sequence of individual 32bit stores.
1714
1715 A possible side effect is a slight increase in scheduling latency
1716 between threads sharing the same address space if they invoke
1717 such copy operations with large buffers.
1718
1719 However, if the CPU data cache is using a write-allocate mode,
1720 this option is unlikely to provide any performance gain.
1721
70c70d97
NP
1722config SECCOMP
1723 bool
1724 prompt "Enable seccomp to safely compute untrusted bytecode"
1725 ---help---
1726 This kernel feature is useful for number crunching applications
1727 that may need to compute untrusted bytecode during their
1728 execution. By using pipes or other transports made available to
1729 the process as file descriptors supporting the read/write
1730 syscalls, it's possible to isolate those applications in
1731 their own address space using seccomp. Once seccomp is
1732 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1733 and the task is only allowed to execute a few safe syscalls
1734 defined by each seccomp mode.
1735
02c2433b
SS
1736config PARAVIRT
1737 bool "Enable paravirtualization code"
1738 help
1739 This changes the kernel so it can modify itself when it is run
1740 under a hypervisor, potentially improving performance significantly
1741 over full virtualization.
1742
1743config PARAVIRT_TIME_ACCOUNTING
1744 bool "Paravirtual steal time accounting"
1745 select PARAVIRT
02c2433b
SS
1746 help
1747 Select this option to enable fine granularity task steal time
1748 accounting. Time spent executing other tasks in parallel with
1749 the current vCPU is discounted from the vCPU power. To account for
1750 that, there can be a small performance impact.
1751
1752 If in doubt, say N here.
1753
eff8d644
SS
1754config XEN_DOM0
1755 def_bool y
1756 depends on XEN
1757
1758config XEN
c2ba1f7d 1759 bool "Xen guest support on ARM"
85323a99 1760 depends on ARM && AEABI && OF
f880b67d 1761 depends on CPU_V7 && !CPU_V6
85323a99 1762 depends on !GENERIC_ATOMIC64
7693decc 1763 depends on MMU
51aaf81f 1764 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1765 select ARM_PSCI
f21254cd 1766 select SWIOTLB
83862ccf 1767 select SWIOTLB_XEN
02c2433b 1768 select PARAVIRT
eff8d644
SS
1769 help
1770 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1771
189af465
AB
1772config STACKPROTECTOR_PER_TASK
1773 bool "Use a unique stack canary value for each task"
1774 depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1775 select GCC_PLUGIN_ARM_SSP_PER_TASK
1776 default y
1777 help
1778 Due to the fact that GCC uses an ordinary symbol reference from
1779 which to load the value of the stack canary, this value can only
1780 change at reboot time on SMP systems, and all tasks running in the
1781 kernel's address space are forced to use the same canary value for
1782 the entire duration that the system is up.
1783
1784 Enable this option to switch to a different method that uses a
1785 different canary value for each task.
1786
1da177e4
LT
1787endmenu
1788
1789menu "Boot options"
1790
9eb8f674
GL
1791config USE_OF
1792 bool "Flattened Device Tree support"
b1b3f49c 1793 select IRQ_DOMAIN
9eb8f674 1794 select OF
9eb8f674
GL
1795 help
1796 Include support for flattened device tree machine descriptions.
1797
bd51e2f5
NP
1798config ATAGS
1799 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1800 default y
1801 help
1802 This is the traditional way of passing data to the kernel at boot
1803 time. If you are solely relying on the flattened device tree (or
1804 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1805 to remove ATAGS support from your kernel binary. If unsure,
1806 leave this to y.
1807
1808config DEPRECATED_PARAM_STRUCT
1809 bool "Provide old way to pass kernel parameters"
1810 depends on ATAGS
1811 help
1812 This was deprecated in 2001 and announced to live on for 5 years.
1813 Some old boot loaders still use this way.
1814
1da177e4
LT
1815# Compressed boot loader in ROM. Yes, we really want to ask about
1816# TEXT and BSS so we preserve their values in the config files.
1817config ZBOOT_ROM_TEXT
1818 hex "Compressed ROM boot loader base address"
1819 default "0"
1820 help
1821 The physical address at which the ROM-able zImage is to be
1822 placed in the target. Platforms which normally make use of
1823 ROM-able zImage formats normally set this to a suitable
1824 value in their defconfig file.
1825
1826 If ZBOOT_ROM is not enabled, this has no effect.
1827
1828config ZBOOT_ROM_BSS
1829 hex "Compressed ROM boot loader BSS address"
1830 default "0"
1831 help
f8c440b2
DF
1832 The base address of an area of read/write memory in the target
1833 for the ROM-able zImage which must be available while the
1834 decompressor is running. It must be large enough to hold the
1835 entire decompressed kernel plus an additional 128 KiB.
1836 Platforms which normally make use of ROM-able zImage formats
1837 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1838
1839 If ZBOOT_ROM is not enabled, this has no effect.
1840
1841config ZBOOT_ROM
1842 bool "Compressed boot loader in ROM/flash"
1843 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1844 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1845 help
1846 Say Y here if you intend to execute your compressed kernel image
1847 (zImage) directly from ROM or flash. If unsure, say N.
1848
e2a6a3aa
JB
1849config ARM_APPENDED_DTB
1850 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1851 depends on OF
e2a6a3aa
JB
1852 help
1853 With this option, the boot code will look for a device tree binary
1854 (DTB) appended to zImage
1855 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1856
1857 This is meant as a backward compatibility convenience for those
1858 systems with a bootloader that can't be upgraded to accommodate
1859 the documented boot protocol using a device tree.
1860
1861 Beware that there is very little in terms of protection against
1862 this option being confused by leftover garbage in memory that might
1863 look like a DTB header after a reboot if no actual DTB is appended
1864 to zImage. Do not leave this option active in a production kernel
1865 if you don't intend to always append a DTB. Proper passing of the
1866 location into r2 of a bootloader provided DTB is always preferable
1867 to this option.
1868
b90b9a38
NP
1869config ARM_ATAG_DTB_COMPAT
1870 bool "Supplement the appended DTB with traditional ATAG information"
1871 depends on ARM_APPENDED_DTB
1872 help
1873 Some old bootloaders can't be updated to a DTB capable one, yet
1874 they provide ATAGs with memory configuration, the ramdisk address,
1875 the kernel cmdline string, etc. Such information is dynamically
1876 provided by the bootloader and can't always be stored in a static
1877 DTB. To allow a device tree enabled kernel to be used with such
1878 bootloaders, this option allows zImage to extract the information
1879 from the ATAG list and store it at run time into the appended DTB.
1880
d0f34a11
GR
1881choice
1882 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1883 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1884
1885config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1886 bool "Use bootloader kernel arguments if available"
1887 help
1888 Uses the command-line options passed by the boot loader instead of
1889 the device tree bootargs property. If the boot loader doesn't provide
1890 any, the device tree bootargs property will be used.
1891
1892config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1893 bool "Extend with bootloader kernel arguments"
1894 help
1895 The command-line arguments provided by the boot loader will be
1896 appended to the the device tree bootargs property.
1897
1898endchoice
1899
1da177e4
LT
1900config CMDLINE
1901 string "Default kernel command string"
1902 default ""
1903 help
1904 On some architectures (EBSA110 and CATS), there is currently no way
1905 for the boot loader to pass arguments to the kernel. For these
1906 architectures, you should supply some command-line options at build
1907 time by entering them here. As a minimum, you should specify the
1908 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1909
4394c124
VB
1910choice
1911 prompt "Kernel command line type" if CMDLINE != ""
1912 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1913 depends on ATAGS
4394c124
VB
1914
1915config CMDLINE_FROM_BOOTLOADER
1916 bool "Use bootloader kernel arguments if available"
1917 help
1918 Uses the command-line options passed by the boot loader. If
1919 the boot loader doesn't provide any, the default kernel command
1920 string provided in CMDLINE will be used.
1921
1922config CMDLINE_EXTEND
1923 bool "Extend bootloader kernel arguments"
1924 help
1925 The command-line arguments provided by the boot loader will be
1926 appended to the default kernel command string.
1927
92d2040d
AH
1928config CMDLINE_FORCE
1929 bool "Always use the default kernel command string"
92d2040d
AH
1930 help
1931 Always use the default kernel command string, even if the boot
1932 loader passes other arguments to the kernel.
1933 This is useful if you cannot or don't want to change the
1934 command-line options your boot loader passes to the kernel.
4394c124 1935endchoice
92d2040d 1936
1da177e4
LT
1937config XIP_KERNEL
1938 bool "Kernel Execute-In-Place from ROM"
10968131 1939 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1940 help
1941 Execute-In-Place allows the kernel to run from non-volatile storage
1942 directly addressable by the CPU, such as NOR flash. This saves RAM
1943 space since the text section of the kernel is not loaded from flash
1944 to RAM. Read-write sections, such as the data section and stack,
1945 are still copied to RAM. The XIP kernel is not compressed since
1946 it has to run directly from flash, so it will take more space to
1947 store it. The flash address used to link the kernel object files,
1948 and for storing it, is configuration dependent. Therefore, if you
1949 say Y here, you must know the proper physical address where to
1950 store the kernel image depending on your own flash memory usage.
1951
1952 Also note that the make target becomes "make xipImage" rather than
1953 "make zImage" or "make Image". The final kernel binary to put in
1954 ROM memory will be arch/arm/boot/xipImage.
1955
1956 If unsure, say N.
1957
1958config XIP_PHYS_ADDR
1959 hex "XIP Kernel Physical Location"
1960 depends on XIP_KERNEL
1961 default "0x00080000"
1962 help
1963 This is the physical address in your flash memory the kernel will
1964 be linked for and stored to. This address is dependent on your
1965 own flash usage.
1966
ca8b5d97
NP
1967config XIP_DEFLATED_DATA
1968 bool "Store kernel .data section compressed in ROM"
1969 depends on XIP_KERNEL
1970 select ZLIB_INFLATE
1971 help
1972 Before the kernel is actually executed, its .data section has to be
1973 copied to RAM from ROM. This option allows for storing that data
1974 in compressed form and decompressed to RAM rather than merely being
1975 copied, saving some precious ROM space. A possible drawback is a
1976 slightly longer boot delay.
1977
c587e4a6
RP
1978config KEXEC
1979 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 1980 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 1981 depends on !CPU_V7M
2965faa5 1982 select KEXEC_CORE
c587e4a6
RP
1983 help
1984 kexec is a system call that implements the ability to shutdown your
1985 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1986 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1987 you can start any kernel with it, not just Linux.
1988
1989 It is an ongoing process to be certain the hardware in a machine
1990 is properly shutdown, so do not be surprised if this code does not
bf220695 1991 initially work for you.
c587e4a6 1992
4cd9d6f7
RP
1993config ATAGS_PROC
1994 bool "Export atags in procfs"
bd51e2f5 1995 depends on ATAGS && KEXEC
b98d7291 1996 default y
4cd9d6f7
RP
1997 help
1998 Should the atags used to boot the kernel be exported in an "atags"
1999 file in procfs. Useful with kexec.
2000
cb5d39b3
MW
2001config CRASH_DUMP
2002 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2003 help
2004 Generate crash dump after being started by kexec. This should
2005 be normally only set in special crash dump kernels which are
2006 loaded in the main kernel with kexec-tools into a specially
2007 reserved region and then later executed after a crash by
2008 kdump/kexec. The crash dump kernel must be compiled to a
2009 memory address not used by the main kernel
2010
2011 For more details see Documentation/kdump/kdump.txt
2012
e69edc79
EM
2013config AUTO_ZRELADDR
2014 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2015 help
2016 ZRELADDR is the physical address where the decompressed kernel
2017 image will be placed. If AUTO_ZRELADDR is selected, the address
2018 will be determined at run-time by masking the current IP with
2019 0xf8000000. This assumes the zImage being placed in the first 128MB
2020 from start of memory.
2021
81a0bc39
RF
2022config EFI_STUB
2023 bool
2024
2025config EFI
2026 bool "UEFI runtime support"
2027 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2028 select UCS2_STRING
2029 select EFI_PARAMS_FROM_FDT
2030 select EFI_STUB
2031 select EFI_ARMSTUB
2032 select EFI_RUNTIME_WRAPPERS
2033 ---help---
2034 This option provides support for runtime services provided
2035 by UEFI firmware (such as non-volatile variables, realtime
2036 clock, and platform reset). A UEFI stub is also provided to
2037 allow the kernel to be booted as an EFI application. This
2038 is only useful for kernels that may run on systems that have
2039 UEFI firmware.
2040
bb817bef
AB
2041config DMI
2042 bool "Enable support for SMBIOS (DMI) tables"
2043 depends on EFI
2044 default y
2045 help
2046 This enables SMBIOS/DMI feature for systems.
2047
2048 This option is only useful on systems that have UEFI firmware.
2049 However, even with this option, the resultant kernel should
2050 continue to boot on existing non-UEFI platforms.
2051
2052 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2053 i.e., the the practice of identifying the platform via DMI to
2054 decide whether certain workarounds for buggy hardware and/or
2055 firmware need to be enabled. This would require the DMI subsystem
2056 to be enabled much earlier than we do on ARM, which is non-trivial.
2057
1da177e4
LT
2058endmenu
2059
ac9d7efc 2060menu "CPU Power Management"
1da177e4 2061
1da177e4 2062source "drivers/cpufreq/Kconfig"
1da177e4 2063
ac9d7efc
RK
2064source "drivers/cpuidle/Kconfig"
2065
2066endmenu
2067
1da177e4
LT
2068menu "Floating point emulation"
2069
2070comment "At least one emulation must be selected"
2071
2072config FPE_NWFPE
2073 bool "NWFPE math emulation"
593c252a 2074 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2075 ---help---
2076 Say Y to include the NWFPE floating point emulator in the kernel.
2077 This is necessary to run most binaries. Linux does not currently
2078 support floating point hardware so you need to say Y here even if
2079 your machine has an FPA or floating point co-processor podule.
2080
2081 You may say N here if you are going to load the Acorn FPEmulator
2082 early in the bootup.
2083
2084config FPE_NWFPE_XP
2085 bool "Support extended precision"
bedf142b 2086 depends on FPE_NWFPE
1da177e4
LT
2087 help
2088 Say Y to include 80-bit support in the kernel floating-point
2089 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2090 Note that gcc does not generate 80-bit operations by default,
2091 so in most cases this option only enlarges the size of the
2092 floating point emulator without any good reason.
2093
2094 You almost surely want to say N here.
2095
2096config FPE_FASTFPE
2097 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2098 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2099 ---help---
2100 Say Y here to include the FAST floating point emulator in the kernel.
2101 This is an experimental much faster emulator which now also has full
2102 precision for the mantissa. It does not support any exceptions.
2103 It is very simple, and approximately 3-6 times faster than NWFPE.
2104
2105 It should be sufficient for most programs. It may be not suitable
2106 for scientific calculations, but you have to check this for yourself.
2107 If you do not feel you need a faster FP emulation you should better
2108 choose NWFPE.
2109
2110config VFP
2111 bool "VFP-format floating point maths"
e399b1a4 2112 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2113 help
2114 Say Y to include VFP support code in the kernel. This is needed
2115 if your hardware includes a VFP unit.
2116
2117 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2118 release notes and additional status information.
2119
2120 Say N if your target does not have VFP hardware.
2121
25ebee02
CM
2122config VFPv3
2123 bool
2124 depends on VFP
2125 default y if CPU_V7
2126
b5872db4
CM
2127config NEON
2128 bool "Advanced SIMD (NEON) Extension support"
2129 depends on VFPv3 && CPU_V7
2130 help
2131 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2132 Extension.
2133
73c132c1
AB
2134config KERNEL_MODE_NEON
2135 bool "Support for NEON in kernel mode"
c4a30c3b 2136 depends on NEON && AEABI
73c132c1
AB
2137 help
2138 Say Y to include support for NEON in kernel mode.
2139
1da177e4
LT
2140endmenu
2141
1da177e4
LT
2142menu "Power management options"
2143
eceab4ac 2144source "kernel/power/Kconfig"
1da177e4 2145
f4cb5700 2146config ARCH_SUSPEND_POSSIBLE
19a0519d 2147 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2148 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2149 def_bool y
2150
15e0d9e3 2151config ARM_CPU_SUSPEND
8b6f2499 2152 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1b9bdf5c 2153 depends on ARCH_SUSPEND_POSSIBLE
15e0d9e3 2154
603fb42a
SC
2155config ARCH_HIBERNATION_POSSIBLE
2156 bool
2157 depends on MMU
2158 default y if ARCH_SUSPEND_POSSIBLE
2159
1da177e4
LT
2160endmenu
2161
916f743d
KG
2162source "drivers/firmware/Kconfig"
2163
652ccae5
AB
2164if CRYPTO
2165source "arch/arm/crypto/Kconfig"
2166endif
1da177e4 2167
749cf76c 2168source "arch/arm/kvm/Kconfig"