staging: rtl8723bs: drop test
[linux-2.6-block.git] / arch / arm / Kconfig
CommitLineData
b2441318 1# SPDX-License-Identifier: GPL-2.0
1da177e4
LT
2config ARM
3 bool
4 default y
1d8f51d4 5 select ARCH_CLOCKSOURCE_DATA
ec80eb46 6 select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC
c7780ab5 7 select ARCH_HAS_DEBUG_VIRTUAL if MMU
21266be9 8 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 9 select ARCH_HAS_ELF_RANDOMIZE
ee333554 10 select ARCH_HAS_FORTIFY_SOURCE
75851720 11 select ARCH_HAS_KCOV
3010a5ea 12 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
ea8c64ac 13 select ARCH_HAS_PHYS_TO_DMA
75851720 14 select ARCH_HAS_SET_MEMORY
ad21fc4f
LA
15 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
16 select ARCH_HAS_STRICT_MODULE_RWX if MMU
3d06770e 17 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 18 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 19 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 20 select ARCH_MIGHT_HAVE_PC_PARPORT
ad21fc4f
LA
21 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
22 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
4badad35 23 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 24 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 25 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 26 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 27 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 28 select CLONE_BACKWARDS
b1b3f49c 29 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 30 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
002e6745 31 select DMA_DIRECT_OPS if !MMU
b01aec9b
BP
32 select EDAC_SUPPORT
33 select EDAC_ATOMIC_SCRUB
36d0fd21 34 select GENERIC_ALLOCATOR
2ef7a295 35 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
4477ca45 36 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 37 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
ea2d9a96 38 select GENERIC_CPU_AUTOPROBE
2937367b 39 select GENERIC_EARLY_IOREMAP
171b3f0d 40 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
41 select GENERIC_IRQ_PROBE
42 select GENERIC_IRQ_SHOW
7c07005e 43 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 44 select GENERIC_PCI_IOMAP
38ff87f7 45 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
46 select GENERIC_SMP_IDLE_THREAD
47 select GENERIC_STRNCPY_FROM_USER
48 select GENERIC_STRNLEN_USER
a71b092a 49 select HANDLE_DOMAIN_IRQ
b1b3f49c 50 select HARDIRQS_SW_RESEND
7a017721 51 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 52 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
53 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
54 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 55 select HAVE_ARCH_MMAP_RND_BITS if MMU
91702175 56 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
08626a60 57 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
0693bf68 58 select HAVE_ARCH_TRACEHOOK
b329f95d 59 select HAVE_ARM_SMCCC if CPU_V7
39c13c20 60 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
171b3f0d 61 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
62 select HAVE_C_RECORDMCOUNT
63 select HAVE_DEBUG_KMEMLEAK
b1b3f49c 64 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 65 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
620176f3 66 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
dce5c9e3 67 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
5f56a5df 68 select HAVE_EXIT_THREAD
b1b3f49c 69 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 70 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 71 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
6b90bd4b 72 select HAVE_GCC_PLUGINS
1fe53268 73 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
74 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
75 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 76 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 77 select HAVE_KERNEL_GZIP
f9b493ac 78 select HAVE_KERNEL_LZ4
6e8699f7 79 select HAVE_KERNEL_LZMA
b1b3f49c 80 select HAVE_KERNEL_LZO
a7f464f3 81 select HAVE_KERNEL_XZ
cb1293e2 82 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
83 select HAVE_KRETPROBES if (HAVE_KPROBES)
84 select HAVE_MEMBLOCK
7d485f64 85 select HAVE_MOD_ARCH_SPECIFIC
42a0bb3f 86 select HAVE_NMI
b1b3f49c 87 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 88 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 89 select HAVE_PERF_EVENTS
49863894
WD
90 select HAVE_PERF_REGS
91 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 92 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 93 select HAVE_REGS_AND_STACK_ACCESS_API
9800b9dc 94 select HAVE_RSEQ
d148eac0 95 select HAVE_STACKPROTECTOR
b1b3f49c 96 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 97 select HAVE_UID16
31c1fc81 98 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 99 select IRQ_FORCED_THREADING
171b3f0d 100 select MODULES_USE_ELF_REL
f616ab59 101 select NEED_DMA_MAP_STATE
84f452b1 102 select NO_BOOTMEM
aa7d5f18
AB
103 select OF_EARLY_FLATTREE if OF
104 select OF_RESERVED_MEM if OF
171b3f0d
RK
105 select OLD_SIGACTION
106 select OLD_SIGSUSPEND3
b1b3f49c 107 select PERF_USE_VMALLOC
b26d07a0 108 select REFCOUNT_FULL
b1b3f49c
RK
109 select RTC_LIB
110 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
111 # Above selects are sorted alphabetically; please add new ones
112 # according to that. Thanks.
1da177e4
LT
113 help
114 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 115 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 116 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 117 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
118 Europe. There is an ARM Linux project with a web page at
119 <http://www.arm.linux.org.uk/>.
120
74facffe 121config ARM_HAS_SG_CHAIN
308c09f1 122 select ARCH_HAS_SG_CHAIN
74facffe
RK
123 bool
124
4ce63fcd 125config ARM_DMA_USE_IOMMU
4ce63fcd 126 bool
b1b3f49c
RK
127 select ARM_HAS_SG_CHAIN
128 select NEED_SG_DMA_LENGTH
4ce63fcd 129
60460abf
SWK
130if ARM_DMA_USE_IOMMU
131
132config ARM_DMA_IOMMU_ALIGNMENT
133 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
134 range 4 9
135 default 8
136 help
137 DMA mapping framework by default aligns all buffers to the smallest
138 PAGE_SIZE order which is greater than or equal to the requested buffer
139 size. This works well for buffers up to a few hundreds kilobytes, but
140 for larger buffers it just a waste of address space. Drivers which has
141 relatively small addressing window (like 64Mib) might run out of
142 virtual space with just a few allocations.
143
144 With this parameter you can specify the maximum PAGE_SIZE order for
145 DMA IOMMU buffers. Larger buffers will be aligned only to this
146 specified order. The order is expressed as a power of two multiplied
147 by the PAGE_SIZE.
148
149endif
150
0b05da72
HUK
151config MIGHT_HAVE_PCI
152 bool
153
75e7153a
RB
154config SYS_SUPPORTS_APM_EMULATION
155 bool
156
bc581770
LW
157config HAVE_TCM
158 bool
159 select GENERIC_ALLOCATOR
160
e119bfff
RK
161config HAVE_PROC_CPU
162 bool
163
ce816fa8 164config NO_IOPORT_MAP
5ea81769 165 bool
5ea81769 166
1da177e4
LT
167config EISA
168 bool
169 ---help---
170 The Extended Industry Standard Architecture (EISA) bus was
171 developed as an open alternative to the IBM MicroChannel bus.
172
173 The EISA bus provided some of the features of the IBM MicroChannel
174 bus while maintaining backward compatibility with cards made for
175 the older ISA bus. The EISA bus saw limited use between 1988 and
176 1995 when it was made obsolete by the PCI bus.
177
178 Say Y here if you are building a kernel for an EISA-based machine.
179
180 Otherwise, say N.
181
182config SBUS
183 bool
184
f16fb1ec
RK
185config STACKTRACE_SUPPORT
186 bool
187 default y
188
189config LOCKDEP_SUPPORT
190 bool
191 default y
192
7ad1bcb2
RK
193config TRACE_IRQFLAGS_SUPPORT
194 bool
cb1293e2 195 default !CPU_V7M
7ad1bcb2 196
1da177e4
LT
197config RWSEM_XCHGADD_ALGORITHM
198 bool
8a87411b 199 default y
1da177e4 200
f0d1b0b3
DH
201config ARCH_HAS_ILOG2_U32
202 bool
f0d1b0b3
DH
203
204config ARCH_HAS_ILOG2_U64
205 bool
f0d1b0b3 206
4a1b5733
EV
207config ARCH_HAS_BANDGAP
208 bool
209
a5f4c561
SA
210config FIX_EARLYCON_MEM
211 def_bool y if MMU
212
b89c3b16
AM
213config GENERIC_HWEIGHT
214 bool
215 default y
216
1da177e4
LT
217config GENERIC_CALIBRATE_DELAY
218 bool
219 default y
220
a08b6b79
Z
221config ARCH_MAY_HAVE_PC_FDC
222 bool
223
5ac6da66
CL
224config ZONE_DMA
225 bool
5ac6da66 226
c7edc9e3
DL
227config ARCH_SUPPORTS_UPROBES
228 def_bool y
229
58af4a24
RH
230config ARCH_HAS_DMA_SET_COHERENT_MASK
231 bool
232
1da177e4
LT
233config GENERIC_ISA_DMA
234 bool
235
1da177e4
LT
236config FIQ
237 bool
238
13a5045d
RH
239config NEED_RET_TO_USER
240 bool
241
034d2f5a
AV
242config ARCH_MTD_XIP
243 bool
244
dc21af99 245config ARM_PATCH_PHYS_VIRT
c1becedc
RK
246 bool "Patch physical to virtual translations at runtime" if EMBEDDED
247 default y
b511d75d 248 depends on !XIP_KERNEL && MMU
dc21af99 249 help
111e9a5c
RK
250 Patch phys-to-virt and virt-to-phys translation functions at
251 boot and module load time according to the position of the
252 kernel in system memory.
dc21af99 253
111e9a5c 254 This can only be used with non-XIP MMU kernels where the base
daece596 255 of physical memory is at a 16MB boundary.
dc21af99 256
c1becedc
RK
257 Only disable this option if you know that you do not require
258 this feature (eg, building a kernel for a single machine) and
259 you need to shrink the kernel to the minimal size.
dc21af99 260
c334bc15
RH
261config NEED_MACH_IO_H
262 bool
263 help
264 Select this when mach/io.h is required to provide special
265 definitions for this platform. The need for mach/io.h should
266 be avoided when possible.
267
0cdc8b92 268config NEED_MACH_MEMORY_H
1b9f95f8
NP
269 bool
270 help
0cdc8b92
NP
271 Select this when mach/memory.h is required to provide special
272 definitions for this platform. The need for mach/memory.h should
273 be avoided when possible.
dc21af99 274
1b9f95f8 275config PHYS_OFFSET
974c0724 276 hex "Physical address of main memory" if MMU
c6f54a9b 277 depends on !ARM_PATCH_PHYS_VIRT
974c0724 278 default DRAM_BASE if !MMU
c6f54a9b 279 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
280 ARCH_FOOTBRIDGE || \
281 ARCH_INTEGRATOR || \
282 ARCH_IOP13XX || \
283 ARCH_KS8695 || \
8f2c0062 284 ARCH_REALVIEW
c6f54a9b
UKK
285 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
286 default 0x20000000 if ARCH_S5PV210
b8824c9a 287 default 0xc0000000 if ARCH_SA1100
111e9a5c 288 help
1b9f95f8
NP
289 Please provide the physical address corresponding to the
290 location of main memory in your system.
cada3c08 291
87e040b6
SG
292config GENERIC_BUG
293 def_bool y
294 depends on BUG
295
1bcad26e
KS
296config PGTABLE_LEVELS
297 int
298 default 3 if ARM_LPAE
299 default 2
300
1da177e4
LT
301source "init/Kconfig"
302
dc52ddc0
MH
303source "kernel/Kconfig.freezer"
304
1da177e4
LT
305menu "System Type"
306
3c427975
HC
307config MMU
308 bool "MMU-based Paged Memory Management Support"
309 default y
310 help
311 Select if you want MMU-based virtualised addressing space
312 support by paged memory management. If unsure, say 'Y'.
313
e0c25d95
DC
314config ARCH_MMAP_RND_BITS_MIN
315 default 8
316
317config ARCH_MMAP_RND_BITS_MAX
318 default 14 if PAGE_OFFSET=0x40000000
319 default 15 if PAGE_OFFSET=0x80000000
320 default 16
321
ccf50e23
RK
322#
323# The "ARM system type" choice list is ordered alphabetically by option
324# text. Please add new entries in the option alphabetic order.
325#
1da177e4
LT
326choice
327 prompt "ARM system type"
70722803 328 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 329 default ARCH_MULTIPLATFORM if MMU
1da177e4 330
387798b3
RH
331config ARCH_MULTIPLATFORM
332 bool "Allow multiple platforms to be selected"
b1b3f49c 333 depends on MMU
42dc836d 334 select ARM_HAS_SG_CHAIN
387798b3
RH
335 select ARM_PATCH_PHYS_VIRT
336 select AUTO_ZRELADDR
bb0eb050 337 select TIMER_OF
66314223 338 select COMMON_CLK
ddb902cc 339 select GENERIC_CLOCKEVENTS
08d38beb 340 select MIGHT_HAVE_PCI
387798b3 341 select MULTI_IRQ_HANDLER
e13688fe 342 select PCI_DOMAINS if PCI
66314223
DN
343 select SPARSE_IRQ
344 select USE_OF
66314223 345
9c77bc43
SA
346config ARM_SINGLE_ARMV7M
347 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
348 depends on !MMU
9c77bc43 349 select ARM_NVIC
499f1640 350 select AUTO_ZRELADDR
bb0eb050 351 select TIMER_OF
9c77bc43
SA
352 select COMMON_CLK
353 select CPU_V7M
354 select GENERIC_CLOCKEVENTS
355 select NO_IOPORT_MAP
356 select SPARSE_IRQ
357 select USE_OF
358
1da177e4
LT
359config ARCH_EBSA110
360 bool "EBSA-110"
b1b3f49c 361 select ARCH_USES_GETTIMEOFFSET
c750815e 362 select CPU_SA110
f7e68bbf 363 select ISA
c334bc15 364 select NEED_MACH_IO_H
0cdc8b92 365 select NEED_MACH_MEMORY_H
ce816fa8 366 select NO_IOPORT_MAP
1da177e4
LT
367 help
368 This is an evaluation board for the StrongARM processor available
f6c8965a 369 from Digital. It has limited hardware on-board, including an
1da177e4
LT
370 Ethernet interface, two PCMCIA sockets, two serial ports and a
371 parallel port.
372
e7736d47
LB
373config ARCH_EP93XX
374 bool "EP93xx-based"
80320927 375 select ARCH_SPARSEMEM_ENABLE
e7736d47 376 select ARM_AMBA
cd5bad41 377 imply ARM_PATCH_PHYS_VIRT
e7736d47 378 select ARM_VIC
b8824c9a 379 select AUTO_ZRELADDR
6d803ba7 380 select CLKDEV_LOOKUP
000bc178 381 select CLKSRC_MMIO
b1b3f49c 382 select CPU_ARM920T
000bc178 383 select GENERIC_CLOCKEVENTS
5c34a4e8 384 select GPIOLIB
e7736d47
LB
385 help
386 This enables support for the Cirrus EP93xx series of CPUs.
387
1da177e4
LT
388config ARCH_FOOTBRIDGE
389 bool "FootBridge"
c750815e 390 select CPU_SA110
1da177e4 391 select FOOTBRIDGE
4e8d7637 392 select GENERIC_CLOCKEVENTS
d0ee9f40 393 select HAVE_IDE
8ef6e620 394 select NEED_MACH_IO_H if !MMU
0cdc8b92 395 select NEED_MACH_MEMORY_H
f999b8bd
MM
396 help
397 Support for systems based on the DC21285 companion chip
398 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 399
4af6fee1
DS
400config ARCH_NETX
401 bool "Hilscher NetX based"
b1b3f49c 402 select ARM_VIC
234b6ced 403 select CLKSRC_MMIO
c750815e 404 select CPU_ARM926T
2fcfe6b8 405 select GENERIC_CLOCKEVENTS
f999b8bd 406 help
4af6fee1
DS
407 This enables support for systems based on the Hilscher NetX Soc
408
3b938be6
RK
409config ARCH_IOP13XX
410 bool "IOP13xx-based"
411 depends on MMU
b1b3f49c 412 select CPU_XSC3
0cdc8b92 413 select NEED_MACH_MEMORY_H
13a5045d 414 select NEED_RET_TO_USER
b1b3f49c
RK
415 select PCI
416 select PLAT_IOP
417 select VMSPLIT_1G
37ebbcff 418 select SPARSE_IRQ
3b938be6
RK
419 help
420 Support for Intel's IOP13XX (XScale) family of processors.
421
3f7e5815
LB
422config ARCH_IOP32X
423 bool "IOP32x-based"
a4f7e763 424 depends on MMU
c750815e 425 select CPU_XSCALE
e9004f50 426 select GPIO_IOP
5c34a4e8 427 select GPIOLIB
13a5045d 428 select NEED_RET_TO_USER
f7e68bbf 429 select PCI
b1b3f49c 430 select PLAT_IOP
f999b8bd 431 help
3f7e5815
LB
432 Support for Intel's 80219 and IOP32X (XScale) family of
433 processors.
434
435config ARCH_IOP33X
436 bool "IOP33x-based"
437 depends on MMU
c750815e 438 select CPU_XSCALE
e9004f50 439 select GPIO_IOP
5c34a4e8 440 select GPIOLIB
13a5045d 441 select NEED_RET_TO_USER
3f7e5815 442 select PCI
b1b3f49c 443 select PLAT_IOP
3f7e5815
LB
444 help
445 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 446
3b938be6
RK
447config ARCH_IXP4XX
448 bool "IXP4xx-based"
a4f7e763 449 depends on MMU
58af4a24 450 select ARCH_HAS_DMA_SET_COHERENT_MASK
51aaf81f 451 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 452 select CLKSRC_MMIO
c750815e 453 select CPU_XSCALE
b1b3f49c 454 select DMABOUNCE if PCI
3b938be6 455 select GENERIC_CLOCKEVENTS
5c34a4e8 456 select GPIOLIB
0b05da72 457 select MIGHT_HAVE_PCI
c334bc15 458 select NEED_MACH_IO_H
9296d94d 459 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 460 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 461 help
3b938be6 462 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 463
edabd38e
SB
464config ARCH_DOVE
465 bool "Marvell Dove"
756b2531 466 select CPU_PJ4
edabd38e 467 select GENERIC_CLOCKEVENTS
5c34a4e8 468 select GPIOLIB
0f81bd43 469 select MIGHT_HAVE_PCI
b8cd337c 470 select MULTI_IRQ_HANDLER
171b3f0d 471 select MVEBU_MBUS
9139acd1
SH
472 select PINCTRL
473 select PINCTRL_DOVE
abcda1dc 474 select PLAT_ORION_LEGACY
0bd86961 475 select SPARSE_IRQ
c5d431e8 476 select PM_GENERIC_DOMAINS if PM
788c9700 477 help
edabd38e 478 Support for the Marvell Dove SoC 88AP510
788c9700
RK
479
480config ARCH_KS8695
481 bool "Micrel/Kendin KS8695"
c7e783d6 482 select CLKSRC_MMIO
b1b3f49c 483 select CPU_ARM922T
c7e783d6 484 select GENERIC_CLOCKEVENTS
5c34a4e8 485 select GPIOLIB
b1b3f49c 486 select NEED_MACH_MEMORY_H
788c9700
RK
487 help
488 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
489 System-on-Chip devices.
490
788c9700
RK
491config ARCH_W90X900
492 bool "Nuvoton W90X900 CPU"
6d803ba7 493 select CLKDEV_LOOKUP
6fa5d5f7 494 select CLKSRC_MMIO
b1b3f49c 495 select CPU_ARM926T
58b5369e 496 select GENERIC_CLOCKEVENTS
5c34a4e8 497 select GPIOLIB
788c9700 498 help
a8bc4ead 499 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
500 At present, the w90x900 has been renamed nuc900, regarding
501 the ARM series product line, you can login the following
502 link address to know more.
503
504 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
505 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 506
93e22567
RK
507config ARCH_LPC32XX
508 bool "NXP LPC32XX"
93e22567
RK
509 select ARM_AMBA
510 select CLKDEV_LOOKUP
c227f127
VZ
511 select CLKSRC_LPC32XX
512 select COMMON_CLK
93e22567
RK
513 select CPU_ARM926T
514 select GENERIC_CLOCKEVENTS
5c34a4e8 515 select GPIOLIB
8cb17b5e
VZ
516 select MULTI_IRQ_HANDLER
517 select SPARSE_IRQ
93e22567
RK
518 select USE_OF
519 help
520 Support for the NXP LPC32XX family of processors
521
1da177e4 522config ARCH_PXA
2c8086a5 523 bool "PXA2xx/PXA3xx-based"
a4f7e763 524 depends on MMU
b1b3f49c 525 select ARCH_MTD_XIP
b1b3f49c
RK
526 select ARM_CPU_SUSPEND if PM
527 select AUTO_ZRELADDR
a1c0a6ad 528 select COMMON_CLK
6d803ba7 529 select CLKDEV_LOOKUP
389d9b58 530 select CLKSRC_PXA
234b6ced 531 select CLKSRC_MMIO
bb0eb050 532 select TIMER_OF
2f202861 533 select CPU_XSCALE if !CPU_XSC3
981d0f39 534 select GENERIC_CLOCKEVENTS
157d2644 535 select GPIO_PXA
5c34a4e8 536 select GPIOLIB
d0ee9f40 537 select HAVE_IDE
d6cf30ca 538 select IRQ_DOMAIN
b1b3f49c 539 select MULTI_IRQ_HANDLER
b1b3f49c
RK
540 select PLAT_PXA
541 select SPARSE_IRQ
f999b8bd 542 help
2c8086a5 543 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
544
545config ARCH_RPC
546 bool "RiscPC"
868e87cc 547 depends on MMU
1da177e4 548 select ARCH_ACORN
a08b6b79 549 select ARCH_MAY_HAVE_PC_FDC
07f841b7 550 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 551 select ARCH_USES_GETTIMEOFFSET
fa04e209 552 select CPU_SA110
b1b3f49c 553 select FIQ
d0ee9f40 554 select HAVE_IDE
b1b3f49c
RK
555 select HAVE_PATA_PLATFORM
556 select ISA_DMA_API
c334bc15 557 select NEED_MACH_IO_H
0cdc8b92 558 select NEED_MACH_MEMORY_H
ce816fa8 559 select NO_IOPORT_MAP
1da177e4
LT
560 help
561 On the Acorn Risc-PC, Linux can support the internal IDE disk and
562 CD-ROM interface, serial and parallel port, and the floppy drive.
563
564config ARCH_SA1100
565 bool "SA1100-based"
b1b3f49c 566 select ARCH_MTD_XIP
b1b3f49c
RK
567 select ARCH_SPARSEMEM_ENABLE
568 select CLKDEV_LOOKUP
569 select CLKSRC_MMIO
389d9b58 570 select CLKSRC_PXA
bb0eb050 571 select TIMER_OF if OF
1937f5b9 572 select CPU_FREQ
b1b3f49c 573 select CPU_SA1100
3e238be2 574 select GENERIC_CLOCKEVENTS
5c34a4e8 575 select GPIOLIB
d0ee9f40 576 select HAVE_IDE
1eca42b4 577 select IRQ_DOMAIN
b1b3f49c 578 select ISA
affcab32 579 select MULTI_IRQ_HANDLER
0cdc8b92 580 select NEED_MACH_MEMORY_H
375dec92 581 select SPARSE_IRQ
f999b8bd
MM
582 help
583 Support for StrongARM 11x0 based boards.
1da177e4 584
b130d5c2
KK
585config ARCH_S3C24XX
586 bool "Samsung S3C24XX SoCs"
335cce74 587 select ATAGS
b1b3f49c 588 select CLKDEV_LOOKUP
4280506a 589 select CLKSRC_SAMSUNG_PWM
7f78b6eb 590 select GENERIC_CLOCKEVENTS
880cf071 591 select GPIO_SAMSUNG
5c34a4e8 592 select GPIOLIB
20676c15 593 select HAVE_S3C2410_I2C if I2C
b130d5c2 594 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 595 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 596 select MULTI_IRQ_HANDLER
c334bc15 597 select NEED_MACH_IO_H
cd8dc7ae 598 select SAMSUNG_ATAGS
ea04d6b4 599 select USE_OF
1da177e4 600 help
b130d5c2
KK
601 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
602 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
603 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
604 Samsung SMDK2410 development board (and derivatives).
63b1f51b 605
7c6337e2
KH
606config ARCH_DAVINCI
607 bool "TI DaVinci"
b1b3f49c 608 select ARCH_HAS_HOLES_MEMORYMODEL
6d803ba7 609 select CLKDEV_LOOKUP
ce32c5c5 610 select CPU_ARM926T
20e9969b 611 select GENERIC_ALLOCATOR
b1b3f49c 612 select GENERIC_CLOCKEVENTS
dc7ad3b3 613 select GENERIC_IRQ_CHIP
5c34a4e8 614 select GPIOLIB
b1b3f49c 615 select HAVE_IDE
689e331f 616 select USE_OF
b1b3f49c 617 select ZONE_DMA
7c6337e2
KH
618 help
619 Support for TI's DaVinci platform.
620
a0694861
TL
621config ARCH_OMAP1
622 bool "TI OMAP1"
00a36698 623 depends on MMU
9af915da 624 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 625 select ARCH_OMAP
b1b3f49c 626 select CLKDEV_LOOKUP
d6e15d78 627 select CLKSRC_MMIO
b1b3f49c 628 select GENERIC_CLOCKEVENTS
a0694861 629 select GENERIC_IRQ_CHIP
5c34a4e8 630 select GPIOLIB
a0694861
TL
631 select HAVE_IDE
632 select IRQ_DOMAIN
b694331c 633 select MULTI_IRQ_HANDLER
a0694861
TL
634 select NEED_MACH_IO_H if PCCARD
635 select NEED_MACH_MEMORY_H
685e2d08 636 select SPARSE_IRQ
21f47fbc 637 help
a0694861 638 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 639
1da177e4
LT
640endchoice
641
387798b3
RH
642menu "Multiple platform selection"
643 depends on ARCH_MULTIPLATFORM
644
645comment "CPU Core family selection"
646
f8afae40
AB
647config ARCH_MULTI_V4
648 bool "ARMv4 based platforms (FA526)"
649 depends on !ARCH_MULTI_V6_V7
650 select ARCH_MULTI_V4_V5
651 select CPU_FA526
652
387798b3
RH
653config ARCH_MULTI_V4T
654 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 655 depends on !ARCH_MULTI_V6_V7
b1b3f49c 656 select ARCH_MULTI_V4_V5
24e860fb
AB
657 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
658 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
659 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
660
661config ARCH_MULTI_V5
662 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 663 depends on !ARCH_MULTI_V6_V7
b1b3f49c 664 select ARCH_MULTI_V4_V5
12567bbd 665 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
666 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
667 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
668
669config ARCH_MULTI_V4_V5
670 bool
671
672config ARCH_MULTI_V6
8dda05cc 673 bool "ARMv6 based platforms (ARM11)"
387798b3 674 select ARCH_MULTI_V6_V7
42f4754a 675 select CPU_V6K
387798b3
RH
676
677config ARCH_MULTI_V7
8dda05cc 678 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
679 default y
680 select ARCH_MULTI_V6_V7
b1b3f49c 681 select CPU_V7
90bc8ac7 682 select HAVE_SMP
387798b3
RH
683
684config ARCH_MULTI_V6_V7
685 bool
9352b05b 686 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
687
688config ARCH_MULTI_CPU_AUTO
689 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
690 select ARCH_MULTI_V5
691
692endmenu
693
05e2a3de 694config ARCH_VIRT
e3246542
MY
695 bool "Dummy Virtual Machine"
696 depends on ARCH_MULTI_V7
4b8b5f25 697 select ARM_AMBA
05e2a3de 698 select ARM_GIC
3ee80364 699 select ARM_GIC_V2M if PCI
0b28f1db 700 select ARM_GIC_V3
bb29cecb 701 select ARM_GIC_V3_ITS if PCI
05e2a3de 702 select ARM_PSCI
4b8b5f25 703 select HAVE_ARM_ARCH_TIMER
05e2a3de 704
ccf50e23
RK
705#
706# This is sorted alphabetically by mach-* pathname. However, plat-*
707# Kconfigs may be included either alphabetically (according to the
708# plat- suffix) or along side the corresponding mach-* source.
709#
6bb8536c
AF
710source "arch/arm/mach-actions/Kconfig"
711
445d9b30
TZ
712source "arch/arm/mach-alpine/Kconfig"
713
590b460c
LP
714source "arch/arm/mach-artpec/Kconfig"
715
d9bfc86d
OR
716source "arch/arm/mach-asm9260/Kconfig"
717
a66c51f9
AB
718source "arch/arm/mach-aspeed/Kconfig"
719
95b8f20f
RK
720source "arch/arm/mach-at91/Kconfig"
721
1d22924e
AB
722source "arch/arm/mach-axxia/Kconfig"
723
8ac49e04
CD
724source "arch/arm/mach-bcm/Kconfig"
725
1c37fa10
SH
726source "arch/arm/mach-berlin/Kconfig"
727
1da177e4
LT
728source "arch/arm/mach-clps711x/Kconfig"
729
d94f944e
AV
730source "arch/arm/mach-cns3xxx/Kconfig"
731
95b8f20f
RK
732source "arch/arm/mach-davinci/Kconfig"
733
df8d742e
BS
734source "arch/arm/mach-digicolor/Kconfig"
735
95b8f20f
RK
736source "arch/arm/mach-dove/Kconfig"
737
e7736d47
LB
738source "arch/arm/mach-ep93xx/Kconfig"
739
a66c51f9
AB
740source "arch/arm/mach-exynos/Kconfig"
741source "arch/arm/plat-samsung/Kconfig"
742
1da177e4
LT
743source "arch/arm/mach-footbridge/Kconfig"
744
59d3a193
PZ
745source "arch/arm/mach-gemini/Kconfig"
746
387798b3
RH
747source "arch/arm/mach-highbank/Kconfig"
748
389ee0c2
HZ
749source "arch/arm/mach-hisi/Kconfig"
750
a66c51f9
AB
751source "arch/arm/mach-imx/Kconfig"
752
1da177e4
LT
753source "arch/arm/mach-integrator/Kconfig"
754
a66c51f9
AB
755source "arch/arm/mach-iop13xx/Kconfig"
756
3f7e5815
LB
757source "arch/arm/mach-iop32x/Kconfig"
758
759source "arch/arm/mach-iop33x/Kconfig"
1da177e4
LT
760
761source "arch/arm/mach-ixp4xx/Kconfig"
762
828989ad
SS
763source "arch/arm/mach-keystone/Kconfig"
764
95b8f20f
RK
765source "arch/arm/mach-ks8695/Kconfig"
766
a66c51f9
AB
767source "arch/arm/mach-mediatek/Kconfig"
768
3b8f5030
CC
769source "arch/arm/mach-meson/Kconfig"
770
a66c51f9 771source "arch/arm/mach-mmp/Kconfig"
17723fd3 772
a66c51f9 773source "arch/arm/mach-moxart/Kconfig"
8c2ed9bc 774
794d15b2
SS
775source "arch/arm/mach-mv78xx0/Kconfig"
776
a66c51f9 777source "arch/arm/mach-mvebu/Kconfig"
f682a218 778
1d3f33d5
SG
779source "arch/arm/mach-mxs/Kconfig"
780
95b8f20f 781source "arch/arm/mach-netx/Kconfig"
49cbe786 782
95b8f20f 783source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 784
7bffa14c
BH
785source "arch/arm/mach-npcm/Kconfig"
786
9851ca57
DT
787source "arch/arm/mach-nspire/Kconfig"
788
d48af15e
TL
789source "arch/arm/plat-omap/Kconfig"
790
791source "arch/arm/mach-omap1/Kconfig"
1da177e4 792
1dbae815
TL
793source "arch/arm/mach-omap2/Kconfig"
794
9dd0b194 795source "arch/arm/mach-orion5x/Kconfig"
585cf175 796
a66c51f9
AB
797source "arch/arm/mach-oxnas/Kconfig"
798
387798b3
RH
799source "arch/arm/mach-picoxcell/Kconfig"
800
a66c51f9
AB
801source "arch/arm/mach-prima2/Kconfig"
802
95b8f20f
RK
803source "arch/arm/mach-pxa/Kconfig"
804source "arch/arm/plat-pxa/Kconfig"
585cf175 805
8fc1b0f8
KG
806source "arch/arm/mach-qcom/Kconfig"
807
95b8f20f
RK
808source "arch/arm/mach-realview/Kconfig"
809
d63dc051
HS
810source "arch/arm/mach-rockchip/Kconfig"
811
a66c51f9
AB
812source "arch/arm/mach-s3c24xx/Kconfig"
813
814source "arch/arm/mach-s3c64xx/Kconfig"
815
816source "arch/arm/mach-s5pv210/Kconfig"
817
95b8f20f 818source "arch/arm/mach-sa1100/Kconfig"
edabd38e 819
a66c51f9
AB
820source "arch/arm/mach-shmobile/Kconfig"
821
387798b3
RH
822source "arch/arm/mach-socfpga/Kconfig"
823
a7ed099f 824source "arch/arm/mach-spear/Kconfig"
a21765a7 825
65ebcc11
SK
826source "arch/arm/mach-sti/Kconfig"
827
bcb84fb4
AT
828source "arch/arm/mach-stm32/Kconfig"
829
3b52634f
MR
830source "arch/arm/mach-sunxi/Kconfig"
831
d6de5b02
MG
832source "arch/arm/mach-tango/Kconfig"
833
c5f80065
EG
834source "arch/arm/mach-tegra/Kconfig"
835
95b8f20f 836source "arch/arm/mach-u300/Kconfig"
1da177e4 837
ba56a987
MY
838source "arch/arm/mach-uniphier/Kconfig"
839
95b8f20f 840source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
841
842source "arch/arm/mach-versatile/Kconfig"
843
ceade897 844source "arch/arm/mach-vexpress/Kconfig"
420c34e4 845source "arch/arm/plat-versatile/Kconfig"
ceade897 846
6f35f9a9
TP
847source "arch/arm/mach-vt8500/Kconfig"
848
7ec80ddf 849source "arch/arm/mach-w90x900/Kconfig"
850
acede515
JN
851source "arch/arm/mach-zx/Kconfig"
852
9a45eb69
JC
853source "arch/arm/mach-zynq/Kconfig"
854
499f1640
SA
855# ARMv7-M architecture
856config ARCH_EFM32
857 bool "Energy Micro efm32"
858 depends on ARM_SINGLE_ARMV7M
5c34a4e8 859 select GPIOLIB
499f1640
SA
860 help
861 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
862 processors.
863
864config ARCH_LPC18XX
865 bool "NXP LPC18xx/LPC43xx"
866 depends on ARM_SINGLE_ARMV7M
867 select ARCH_HAS_RESET_CONTROLLER
868 select ARM_AMBA
869 select CLKSRC_LPC32XX
870 select PINCTRL
871 help
872 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
873 high performance microcontrollers.
874
1847119d 875config ARCH_MPS2
17bd274e 876 bool "ARM MPS2 platform"
1847119d
VM
877 depends on ARM_SINGLE_ARMV7M
878 select ARM_AMBA
879 select CLKSRC_MPS2
880 help
881 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
882 with a range of available cores like Cortex-M3/M4/M7.
883
884 Please, note that depends which Application Note is used memory map
885 for the platform may vary, so adjustment of RAM base might be needed.
886
1da177e4
LT
887# Definitions to make life easier
888config ARCH_ACORN
889 bool
890
7ae1f7ec
LB
891config PLAT_IOP
892 bool
469d3044 893 select GENERIC_CLOCKEVENTS
7ae1f7ec 894
69b02f6a
LB
895config PLAT_ORION
896 bool
bfe45e0b 897 select CLKSRC_MMIO
b1b3f49c 898 select COMMON_CLK
dc7ad3b3 899 select GENERIC_IRQ_CHIP
278b45b0 900 select IRQ_DOMAIN
69b02f6a 901
abcda1dc
TP
902config PLAT_ORION_LEGACY
903 bool
904 select PLAT_ORION
905
bd5ce433
EM
906config PLAT_PXA
907 bool
908
f4b8b319
RK
909config PLAT_VERSATILE
910 bool
911
d9a1beaa
AC
912source "arch/arm/firmware/Kconfig"
913
1da177e4
LT
914source arch/arm/mm/Kconfig
915
afe4b25e 916config IWMMXT
d93003e8
SH
917 bool "Enable iWMMXt support"
918 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
919 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
920 help
921 Enable support for iWMMXt context switching at run time if
922 running on a CPU that supports it.
923
52108641 924config MULTI_IRQ_HANDLER
925 bool
926 help
927 Allow each machine to specify it's own IRQ handler at run time.
928
3b93e7b0
HC
929if !MMU
930source "arch/arm/Kconfig-nommu"
931endif
932
3e0a07f8
GC
933config PJ4B_ERRATA_4742
934 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
935 depends on CPU_PJ4B && MACH_ARMADA_370
936 default y
937 help
938 When coming out of either a Wait for Interrupt (WFI) or a Wait for
939 Event (WFE) IDLE states, a specific timing sensitivity exists between
940 the retiring WFI/WFE instructions and the newly issued subsequent
941 instructions. This sensitivity can result in a CPU hang scenario.
942 Workaround:
943 The software must insert either a Data Synchronization Barrier (DSB)
944 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
945 instruction
946
f0c4b8d6
WD
947config ARM_ERRATA_326103
948 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
949 depends on CPU_V6
950 help
951 Executing a SWP instruction to read-only memory does not set bit 11
952 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
953 treat the access as a read, preventing a COW from occurring and
954 causing the faulting task to livelock.
955
9cba3ccc
CM
956config ARM_ERRATA_411920
957 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 958 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
959 help
960 Invalidation of the Instruction Cache operation can
961 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
962 It does not affect the MPCore. This option enables the ARM Ltd.
963 recommended workaround.
964
7ce236fc
CM
965config ARM_ERRATA_430973
966 bool "ARM errata: Stale prediction on replaced interworking branch"
967 depends on CPU_V7
968 help
969 This option enables the workaround for the 430973 Cortex-A8
79403cda 970 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
971 interworking branch is replaced with another code sequence at the
972 same virtual address, whether due to self-modifying code or virtual
973 to physical address re-mapping, Cortex-A8 does not recover from the
974 stale interworking branch prediction. This results in Cortex-A8
975 executing the new code sequence in the incorrect ARM or Thumb state.
976 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
977 and also flushes the branch target cache at every context switch.
978 Note that setting specific bits in the ACTLR register may not be
979 available in non-secure mode.
980
855c551f
CM
981config ARM_ERRATA_458693
982 bool "ARM errata: Processor deadlock when a false hazard is created"
983 depends on CPU_V7
62e4d357 984 depends on !ARCH_MULTIPLATFORM
855c551f
CM
985 help
986 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
987 erratum. For very specific sequences of memory operations, it is
988 possible for a hazard condition intended for a cache line to instead
989 be incorrectly associated with a different cache line. This false
990 hazard might then cause a processor deadlock. The workaround enables
991 the L1 caching of the NEON accesses and disables the PLD instruction
992 in the ACTLR register. Note that setting specific bits in the ACTLR
993 register may not be available in non-secure mode.
994
0516e464
CM
995config ARM_ERRATA_460075
996 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
997 depends on CPU_V7
62e4d357 998 depends on !ARCH_MULTIPLATFORM
0516e464
CM
999 help
1000 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1001 erratum. Any asynchronous access to the L2 cache may encounter a
1002 situation in which recent store transactions to the L2 cache are lost
1003 and overwritten with stale memory contents from external memory. The
1004 workaround disables the write-allocate mode for the L2 cache via the
1005 ACTLR register. Note that setting specific bits in the ACTLR register
1006 may not be available in non-secure mode.
1007
9f05027c
WD
1008config ARM_ERRATA_742230
1009 bool "ARM errata: DMB operation may be faulty"
1010 depends on CPU_V7 && SMP
62e4d357 1011 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1012 help
1013 This option enables the workaround for the 742230 Cortex-A9
1014 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1015 between two write operations may not ensure the correct visibility
1016 ordering of the two writes. This workaround sets a specific bit in
1017 the diagnostic register of the Cortex-A9 which causes the DMB
1018 instruction to behave as a DSB, ensuring the correct behaviour of
1019 the two writes.
1020
a672e99b
WD
1021config ARM_ERRATA_742231
1022 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1023 depends on CPU_V7 && SMP
62e4d357 1024 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1025 help
1026 This option enables the workaround for the 742231 Cortex-A9
1027 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1028 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1029 accessing some data located in the same cache line, may get corrupted
1030 data due to bad handling of the address hazard when the line gets
1031 replaced from one of the CPUs at the same time as another CPU is
1032 accessing it. This workaround sets specific bits in the diagnostic
1033 register of the Cortex-A9 which reduces the linefill issuing
1034 capabilities of the processor.
1035
69155794
JM
1036config ARM_ERRATA_643719
1037 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1038 depends on CPU_V7 && SMP
e5a5de44 1039 default y
69155794
JM
1040 help
1041 This option enables the workaround for the 643719 Cortex-A9 (prior to
1042 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1043 register returns zero when it should return one. The workaround
1044 corrects this value, ensuring cache maintenance operations which use
1045 it behave as intended and avoiding data corruption.
1046
cdf357f1
WD
1047config ARM_ERRATA_720789
1048 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1049 depends on CPU_V7
cdf357f1
WD
1050 help
1051 This option enables the workaround for the 720789 Cortex-A9 (prior to
1052 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1053 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1054 As a consequence of this erratum, some TLB entries which should be
1055 invalidated are not, resulting in an incoherency in the system page
1056 tables. The workaround changes the TLB flushing routines to invalidate
1057 entries regardless of the ASID.
475d92fc
WD
1058
1059config ARM_ERRATA_743622
1060 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1061 depends on CPU_V7
62e4d357 1062 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1063 help
1064 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1065 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1066 optimisation in the Cortex-A9 Store Buffer may lead to data
1067 corruption. This workaround sets a specific bit in the diagnostic
1068 register of the Cortex-A9 which disables the Store Buffer
1069 optimisation, preventing the defect from occurring. This has no
1070 visible impact on the overall performance or power consumption of the
1071 processor.
1072
9a27c27c
WD
1073config ARM_ERRATA_751472
1074 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1075 depends on CPU_V7
62e4d357 1076 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1077 help
1078 This option enables the workaround for the 751472 Cortex-A9 (prior
1079 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1080 completion of a following broadcasted operation if the second
1081 operation is received by a CPU before the ICIALLUIS has completed,
1082 potentially leading to corrupted entries in the cache or TLB.
1083
fcbdc5fe
WD
1084config ARM_ERRATA_754322
1085 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1086 depends on CPU_V7
1087 help
1088 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1089 r3p*) erratum. A speculative memory access may cause a page table walk
1090 which starts prior to an ASID switch but completes afterwards. This
1091 can populate the micro-TLB with a stale entry which may be hit with
1092 the new ASID. This workaround places two dsb instructions in the mm
1093 switching code so that no page table walks can cross the ASID switch.
1094
5dab26af
WD
1095config ARM_ERRATA_754327
1096 bool "ARM errata: no automatic Store Buffer drain"
1097 depends on CPU_V7 && SMP
1098 help
1099 This option enables the workaround for the 754327 Cortex-A9 (prior to
1100 r2p0) erratum. The Store Buffer does not have any automatic draining
1101 mechanism and therefore a livelock may occur if an external agent
1102 continuously polls a memory location waiting to observe an update.
1103 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1104 written polling loops from denying visibility of updates to memory.
1105
145e10e1
CM
1106config ARM_ERRATA_364296
1107 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1108 depends on CPU_V6
145e10e1
CM
1109 help
1110 This options enables the workaround for the 364296 ARM1136
1111 r0p2 erratum (possible cache data corruption with
1112 hit-under-miss enabled). It sets the undocumented bit 31 in
1113 the auxiliary control register and the FI bit in the control
1114 register, thus disabling hit-under-miss without putting the
1115 processor into full low interrupt latency mode. ARM11MPCore
1116 is not affected.
1117
f630c1bd
WD
1118config ARM_ERRATA_764369
1119 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1120 depends on CPU_V7 && SMP
1121 help
1122 This option enables the workaround for erratum 764369
1123 affecting Cortex-A9 MPCore with two or more processors (all
1124 current revisions). Under certain timing circumstances, a data
1125 cache line maintenance operation by MVA targeting an Inner
1126 Shareable memory region may fail to proceed up to either the
1127 Point of Coherency or to the Point of Unification of the
1128 system. This workaround adds a DSB instruction before the
1129 relevant cache maintenance functions and sets a specific bit
1130 in the diagnostic control register of the SCU.
1131
7253b85c
SH
1132config ARM_ERRATA_775420
1133 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1134 depends on CPU_V7
1135 help
1136 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1137 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1138 operation aborts with MMU exception, it might cause the processor
1139 to deadlock. This workaround puts DSB before executing ISB if
1140 an abort may occur on cache maintenance.
1141
93dc6887
CM
1142config ARM_ERRATA_798181
1143 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1144 depends on CPU_V7 && SMP
1145 help
1146 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1147 adequately shooting down all use of the old entries. This
1148 option enables the Linux kernel workaround for this erratum
1149 which sends an IPI to the CPUs that are running the same ASID
1150 as the one being invalidated.
1151
84b6504f
WD
1152config ARM_ERRATA_773022
1153 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1154 depends on CPU_V7
1155 help
1156 This option enables the workaround for the 773022 Cortex-A15
1157 (up to r0p4) erratum. In certain rare sequences of code, the
1158 loop buffer may deliver incorrect instructions. This
1159 workaround disables the loop buffer to avoid the erratum.
1160
62c0f4a5
DA
1161config ARM_ERRATA_818325_852422
1162 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1163 depends on CPU_V7
1164 help
1165 This option enables the workaround for:
1166 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1167 instruction might deadlock. Fixed in r0p1.
1168 - Cortex-A12 852422: Execution of a sequence of instructions might
1169 lead to either a data corruption or a CPU deadlock. Not fixed in
1170 any Cortex-A12 cores yet.
1171 This workaround for all both errata involves setting bit[12] of the
1172 Feature Register. This bit disables an optimisation applied to a
1173 sequence of 2 instructions that use opposing condition codes.
1174
416bcf21
DA
1175config ARM_ERRATA_821420
1176 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1177 depends on CPU_V7
1178 help
1179 This option enables the workaround for the 821420 Cortex-A12
1180 (all revs) erratum. In very rare timing conditions, a sequence
1181 of VMOV to Core registers instructions, for which the second
1182 one is in the shadow of a branch or abort, can lead to a
1183 deadlock when the VMOV instructions are issued out-of-order.
1184
9f6f9354
DA
1185config ARM_ERRATA_825619
1186 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1187 depends on CPU_V7
1188 help
1189 This option enables the workaround for the 825619 Cortex-A12
1190 (all revs) erratum. Within rare timing constraints, executing a
1191 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1192 and Device/Strongly-Ordered loads and stores might cause deadlock
1193
1194config ARM_ERRATA_852421
1195 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1196 depends on CPU_V7
1197 help
1198 This option enables the workaround for the 852421 Cortex-A17
1199 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1200 execution of a DMB ST instruction might fail to properly order
1201 stores from GroupA and stores from GroupB.
1202
62c0f4a5
DA
1203config ARM_ERRATA_852423
1204 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1205 depends on CPU_V7
1206 help
1207 This option enables the workaround for:
1208 - Cortex-A17 852423: Execution of a sequence of instructions might
1209 lead to either a data corruption or a CPU deadlock. Not fixed in
1210 any Cortex-A17 cores yet.
1211 This is identical to Cortex-A12 erratum 852422. It is a separate
1212 config option from the A12 erratum due to the way errata are checked
1213 for and handled.
1214
1da177e4
LT
1215endmenu
1216
1217source "arch/arm/common/Kconfig"
1218
1da177e4
LT
1219menu "Bus support"
1220
1da177e4
LT
1221config ISA
1222 bool
1da177e4
LT
1223 help
1224 Find out whether you have ISA slots on your motherboard. ISA is the
1225 name of a bus system, i.e. the way the CPU talks to the other stuff
1226 inside your box. Other bus systems are PCI, EISA, MicroChannel
1227 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1228 newer boards don't support it. If you have ISA, say Y, otherwise N.
1229
065909b9 1230# Select ISA DMA controller support
1da177e4
LT
1231config ISA_DMA
1232 bool
065909b9 1233 select ISA_DMA_API
1da177e4 1234
065909b9 1235# Select ISA DMA interface
5cae841b
AV
1236config ISA_DMA_API
1237 bool
5cae841b 1238
1da177e4 1239config PCI
0b05da72 1240 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1241 help
1242 Find out whether you have a PCI motherboard. PCI is the name of a
1243 bus system, i.e. the way the CPU talks to the other stuff inside
1244 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1245 VESA. If you have PCI, say Y, otherwise N.
1246
52882173
AV
1247config PCI_DOMAINS
1248 bool
1249 depends on PCI
1250
8c7d1474
LP
1251config PCI_DOMAINS_GENERIC
1252 def_bool PCI_DOMAINS
1253
b080ac8a
MRJ
1254config PCI_NANOENGINE
1255 bool "BSE nanoEngine PCI support"
1256 depends on SA1100_NANOENGINE
1257 help
1258 Enable PCI on the BSE nanoEngine board.
1259
36e23590
MW
1260config PCI_SYSCALL
1261 def_bool PCI
1262
a0113a99
MR
1263config PCI_HOST_ITE8152
1264 bool
1265 depends on PCI && MACH_ARMCORE
1266 default y
1267 select DMABOUNCE
1268
1da177e4
LT
1269source "drivers/pci/Kconfig"
1270
1271source "drivers/pcmcia/Kconfig"
1272
1273endmenu
1274
1275menu "Kernel Features"
1276
3b55658a
DM
1277config HAVE_SMP
1278 bool
1279 help
1280 This option should be selected by machines which have an SMP-
1281 capable CPU.
1282
1283 The only effect of this option is to make the SMP-related
1284 options available to the user for configuration.
1285
1da177e4 1286config SMP
bb2d8130 1287 bool "Symmetric Multi-Processing"
fbb4ddac 1288 depends on CPU_V6K || CPU_V7
bc28248e 1289 depends on GENERIC_CLOCKEVENTS
3b55658a 1290 depends on HAVE_SMP
801bb21c 1291 depends on MMU || ARM_MPU
0361748f 1292 select IRQ_WORK
1da177e4
LT
1293 help
1294 This enables support for systems with more than one CPU. If you have
4a474157
RG
1295 a system with only one CPU, say N. If you have a system with more
1296 than one CPU, say Y.
1da177e4 1297
4a474157 1298 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1299 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1300 you say Y here, the kernel will run on many, but not all,
1301 uniprocessor machines. On a uniprocessor machine, the kernel
1302 will run faster if you say N here.
1da177e4 1303
395cf969 1304 See also <file:Documentation/x86/i386/IO-APIC.txt>,
ecf38679 1305 <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
50a23e6e 1306 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1307
1308 If you don't know what to do here, say N.
1309
f00ec48f 1310config SMP_ON_UP
5744ff43 1311 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1312 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1313 default y
1314 help
1315 SMP kernels contain instructions which fail on non-SMP processors.
1316 Enabling this option allows the kernel to modify itself to make
1317 these instructions safe. Disabling it allows about 1K of space
1318 savings.
1319
1320 If you don't know what to do here, say Y.
1321
c9018aab
VG
1322config ARM_CPU_TOPOLOGY
1323 bool "Support cpu topology definition"
1324 depends on SMP && CPU_V7
1325 default y
1326 help
1327 Support ARM cpu topology definition. The MPIDR register defines
1328 affinity between processors which is then used to describe the cpu
1329 topology of an ARM System.
1330
1331config SCHED_MC
1332 bool "Multi-core scheduler support"
1333 depends on ARM_CPU_TOPOLOGY
1334 help
1335 Multi-core scheduler support improves the CPU scheduler's decision
1336 making when dealing with multi-core CPU chips at a cost of slightly
1337 increased overhead in some places. If unsure say N here.
1338
1339config SCHED_SMT
1340 bool "SMT scheduler support"
1341 depends on ARM_CPU_TOPOLOGY
1342 help
1343 Improves the CPU scheduler's decision making when dealing with
1344 MultiThreading at a cost of slightly increased overhead in some
1345 places. If unsure say N here.
1346
a8cbcd92
RK
1347config HAVE_ARM_SCU
1348 bool
a8cbcd92
RK
1349 help
1350 This option enables support for the ARM system coherency unit
1351
8a4da6e3 1352config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1353 bool "Architected timer support"
1354 depends on CPU_V7
8a4da6e3 1355 select ARM_ARCH_TIMER
0c403462 1356 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1357 help
1358 This option enables support for the ARM architected timer
1359
f32f4ce2
RK
1360config HAVE_ARM_TWD
1361 bool
bb0eb050 1362 select TIMER_OF if OF
f32f4ce2
RK
1363 help
1364 This options enables support for the ARM timer and watchdog unit
1365
e8db288e
NP
1366config MCPM
1367 bool "Multi-Cluster Power Management"
1368 depends on CPU_V7 && SMP
1369 help
1370 This option provides the common power management infrastructure
1371 for (multi-)cluster based systems, such as big.LITTLE based
1372 systems.
1373
ebf4a5c5
HZ
1374config MCPM_QUAD_CLUSTER
1375 bool
1376 depends on MCPM
1377 help
1378 To avoid wasting resources unnecessarily, MCPM only supports up
1379 to 2 clusters by default.
1380 Platforms with 3 or 4 clusters that use MCPM must select this
1381 option to allow the additional clusters to be managed.
1382
1c33be57
NP
1383config BIG_LITTLE
1384 bool "big.LITTLE support (Experimental)"
1385 depends on CPU_V7 && SMP
1386 select MCPM
1387 help
1388 This option enables support selections for the big.LITTLE
1389 system architecture.
1390
1391config BL_SWITCHER
1392 bool "big.LITTLE switcher support"
6c044fec 1393 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
51aaf81f 1394 select CPU_PM
1c33be57
NP
1395 help
1396 The big.LITTLE "switcher" provides the core functionality to
1397 transparently handle transition between a cluster of A15's
1398 and a cluster of A7's in a big.LITTLE system.
1399
b22537c6
NP
1400config BL_SWITCHER_DUMMY_IF
1401 tristate "Simple big.LITTLE switcher user interface"
1402 depends on BL_SWITCHER && DEBUG_KERNEL
1403 help
1404 This is a simple and dummy char dev interface to control
1405 the big.LITTLE switcher core code. It is meant for
1406 debugging purposes only.
1407
8d5796d2
LB
1408choice
1409 prompt "Memory split"
006fa259 1410 depends on MMU
8d5796d2
LB
1411 default VMSPLIT_3G
1412 help
1413 Select the desired split between kernel and user memory.
1414
1415 If you are not absolutely sure what you are doing, leave this
1416 option alone!
1417
1418 config VMSPLIT_3G
1419 bool "3G/1G user/kernel split"
63ce446c 1420 config VMSPLIT_3G_OPT
bbeedfda 1421 depends on !ARM_LPAE
63ce446c 1422 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1423 config VMSPLIT_2G
1424 bool "2G/2G user/kernel split"
1425 config VMSPLIT_1G
1426 bool "1G/3G user/kernel split"
1427endchoice
1428
1429config PAGE_OFFSET
1430 hex
006fa259 1431 default PHYS_OFFSET if !MMU
8d5796d2
LB
1432 default 0x40000000 if VMSPLIT_1G
1433 default 0x80000000 if VMSPLIT_2G
63ce446c 1434 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1435 default 0xC0000000
1436
1da177e4
LT
1437config NR_CPUS
1438 int "Maximum number of CPUs (2-32)"
1439 range 2 32
1440 depends on SMP
1441 default "4"
1442
a054a811 1443config HOTPLUG_CPU
00b7dede 1444 bool "Support for hot-pluggable CPUs"
40b31360 1445 depends on SMP
a054a811
RK
1446 help
1447 Say Y here to experiment with turning CPUs off and on. CPUs
1448 can be controlled through /sys/devices/system/cpu.
1449
2bdd424f
WD
1450config ARM_PSCI
1451 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1452 depends on HAVE_ARM_SMCCC
be120397 1453 select ARM_PSCI_FW
2bdd424f
WD
1454 help
1455 Say Y here if you want Linux to communicate with system firmware
1456 implementing the PSCI specification for CPU-centric power
1457 management operations described in ARM document number ARM DEN
1458 0022A ("Power State Coordination Interface System Software on
1459 ARM processors").
1460
2a6ad871
MR
1461# The GPIO number here must be sorted by descending number. In case of
1462# a multiplatform kernel, we just want the highest value required by the
1463# selected platforms.
44986ab0
PDSN
1464config ARCH_NR_GPIO
1465 int
139358be 1466 default 2048 if ARCH_SOCFPGA
d9be9ceb 1467 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
b35d2e56 1468 ARCH_ZYNQ
aa42587a
TF
1469 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1470 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1471 default 416 if ARCH_SUNXI
06b851e5 1472 default 392 if ARCH_U8500
01bb914c 1473 default 352 if ARCH_VT8500
7b5da4c3 1474 default 288 if ARCH_ROCKCHIP
2a6ad871 1475 default 264 if MACH_H4700
44986ab0
PDSN
1476 default 0
1477 help
1478 Maximum number of GPIOs in the system.
1479
1480 If unsure, leave the default value.
1481
d45a398f 1482source kernel/Kconfig.preempt
1da177e4 1483
c9218b16 1484config HZ_FIXED
f8065813 1485 int
da6b21e9 1486 default 200 if ARCH_EBSA110
1164f672 1487 default 128 if SOC_AT91RM9200
47d84682 1488 default 0
c9218b16
RK
1489
1490choice
47d84682 1491 depends on HZ_FIXED = 0
c9218b16
RK
1492 prompt "Timer frequency"
1493
1494config HZ_100
1495 bool "100 Hz"
1496
1497config HZ_200
1498 bool "200 Hz"
1499
1500config HZ_250
1501 bool "250 Hz"
1502
1503config HZ_300
1504 bool "300 Hz"
1505
1506config HZ_500
1507 bool "500 Hz"
1508
1509config HZ_1000
1510 bool "1000 Hz"
1511
1512endchoice
1513
1514config HZ
1515 int
47d84682 1516 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1517 default 100 if HZ_100
1518 default 200 if HZ_200
1519 default 250 if HZ_250
1520 default 300 if HZ_300
1521 default 500 if HZ_500
1522 default 1000
1523
1524config SCHED_HRTICK
1525 def_bool HIGH_RES_TIMERS
f8065813 1526
16c79651 1527config THUMB2_KERNEL
bc7dea00 1528 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1529 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1530 default y if CPU_THUMBONLY
89bace65 1531 select ARM_UNWIND
16c79651
CM
1532 help
1533 By enabling this option, the kernel will be compiled in
75fea300 1534 Thumb-2 mode.
16c79651
CM
1535
1536 If unsure, say N.
1537
6f685c5c
DM
1538config THUMB2_AVOID_R_ARM_THM_JUMP11
1539 bool "Work around buggy Thumb-2 short branch relocations in gas"
1540 depends on THUMB2_KERNEL && MODULES
1541 default y
1542 help
1543 Various binutils versions can resolve Thumb-2 branches to
1544 locally-defined, preemptible global symbols as short-range "b.n"
1545 branch instructions.
1546
1547 This is a problem, because there's no guarantee the final
1548 destination of the symbol, or any candidate locations for a
1549 trampoline, are within range of the branch. For this reason, the
1550 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1551 relocation in modules at all, and it makes little sense to add
1552 support.
1553
1554 The symptom is that the kernel fails with an "unsupported
1555 relocation" error when loading some modules.
1556
1557 Until fixed tools are available, passing
1558 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1559 code which hits this problem, at the cost of a bit of extra runtime
1560 stack usage in some cases.
1561
1562 The problem is described in more detail at:
1563 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1564
1565 Only Thumb-2 kernels are affected.
1566
1567 Unless you are sure your tools don't have this problem, say Y.
1568
42f25bdd
NP
1569config ARM_PATCH_IDIV
1570 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1571 depends on CPU_32v7 && !XIP_KERNEL
1572 default y
1573 help
1574 The ARM compiler inserts calls to __aeabi_idiv() and
1575 __aeabi_uidiv() when it needs to perform division on signed
1576 and unsigned integers. Some v7 CPUs have support for the sdiv
1577 and udiv instructions that can be used to implement those
1578 functions.
1579
1580 Enabling this option allows the kernel to modify itself to
1581 replace the first two instructions of these library functions
1582 with the sdiv or udiv plus "bx lr" instructions when the CPU
1583 it is running on supports them. Typically this will be faster
1584 and less power intensive than running the original library
1585 code to do integer division.
1586
704bdda0 1587config AEABI
49460970
RK
1588 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
1589 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
704bdda0
NP
1590 help
1591 This option allows for the kernel to be compiled using the latest
1592 ARM ABI (aka EABI). This is only useful if you are using a user
1593 space environment that is also compiled with EABI.
1594
1595 Since there are major incompatibilities between the legacy ABI and
1596 EABI, especially with regard to structure member alignment, this
1597 option also changes the kernel syscall calling convention to
1598 disambiguate both ABIs and allow for backward compatibility support
1599 (selected with CONFIG_OABI_COMPAT).
1600
1601 To use this you need GCC version 4.0.0 or later.
1602
6c90c872 1603config OABI_COMPAT
a73a3ff1 1604 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1605 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1606 help
1607 This option preserves the old syscall interface along with the
1608 new (ARM EABI) one. It also provides a compatibility layer to
1609 intercept syscalls that have structure arguments which layout
1610 in memory differs between the legacy ABI and the new ARM EABI
1611 (only for non "thumb" binaries). This option adds a tiny
1612 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1613
1614 The seccomp filter system will not be available when this is
1615 selected, since there is no way yet to sensibly distinguish
1616 between calling conventions during filtering.
1617
6c90c872
NP
1618 If you know you'll be using only pure EABI user space then you
1619 can say N here. If this option is not selected and you attempt
1620 to execute a legacy ABI binary then the result will be
1621 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1622 at all). If in doubt say N.
6c90c872 1623
eb33575c 1624config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1625 bool
e80d6a24 1626
05944d74
RK
1627config ARCH_SPARSEMEM_ENABLE
1628 bool
1629
07a2f737
RK
1630config ARCH_SPARSEMEM_DEFAULT
1631 def_bool ARCH_SPARSEMEM_ENABLE
1632
05944d74 1633config ARCH_SELECT_MEMORY_MODEL
be370302 1634 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1635
7b7bf499
WD
1636config HAVE_ARCH_PFN_VALID
1637 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1638
e585513b 1639config HAVE_GENERIC_GUP
b8cd51af
SC
1640 def_bool y
1641 depends on ARM_LPAE
1642
053a96ca 1643config HIGHMEM
e8db89a2
RK
1644 bool "High Memory Support"
1645 depends on MMU
053a96ca
NP
1646 help
1647 The address space of ARM processors is only 4 Gigabytes large
1648 and it has to accommodate user address space, kernel address
1649 space as well as some memory mapped IO. That means that, if you
1650 have a large amount of physical memory and/or IO, not all of the
1651 memory can be "permanently mapped" by the kernel. The physical
1652 memory that is not permanently mapped is called "high memory".
1653
1654 Depending on the selected kernel/user memory split, minimum
1655 vmalloc space and actual amount of RAM, you may not need this
1656 option which should result in a slightly faster kernel.
1657
1658 If unsure, say n.
1659
65cec8e3 1660config HIGHPTE
9a431bd5 1661 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1662 depends on HIGHMEM
9a431bd5 1663 default y
b4d103d1
RK
1664 help
1665 The VM uses one page of physical memory for each page table.
1666 For systems with a lot of processes, this can use a lot of
1667 precious low memory, eventually leading to low memory being
1668 consumed by page tables. Setting this option will allow
1669 user-space 2nd level page tables to reside in high memory.
65cec8e3 1670
a5e090ac
RK
1671config CPU_SW_DOMAIN_PAN
1672 bool "Enable use of CPU domains to implement privileged no-access"
1673 depends on MMU && !ARM_LPAE
1b8873a0
JI
1674 default y
1675 help
a5e090ac
RK
1676 Increase kernel security by ensuring that normal kernel accesses
1677 are unable to access userspace addresses. This can help prevent
1678 use-after-free bugs becoming an exploitable privilege escalation
1679 by ensuring that magic values (such as LIST_POISON) will always
1680 fault when dereferenced.
1681
1682 CPUs with low-vector mappings use a best-efforts implementation.
1683 Their lower 1MB needs to remain accessible for the vectors, but
1684 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1685
1b8873a0 1686config HW_PERF_EVENTS
fa8ad788
MR
1687 def_bool y
1688 depends on ARM_PMU
1b8873a0 1689
1355e2a6
CM
1690config SYS_SUPPORTS_HUGETLBFS
1691 def_bool y
1692 depends on ARM_LPAE
1693
8d962507
CM
1694config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1695 def_bool y
1696 depends on ARM_LPAE
1697
4bfab203
SC
1698config ARCH_WANT_GENERAL_HUGETLB
1699 def_bool y
1700
7d485f64
AB
1701config ARM_MODULE_PLTS
1702 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1703 depends on MODULES
e7229f7d 1704 default y
7d485f64
AB
1705 help
1706 Allocate PLTs when loading modules so that jumps and calls whose
1707 targets are too far away for their relative offsets to be encoded
1708 in the instructions themselves can be bounced via veneers in the
1709 module's PLT. This allows modules to be allocated in the generic
1710 vmalloc area after the dedicated module memory area has been
1711 exhausted. The modules will use slightly more memory, but after
1712 rounding up to page size, the actual memory footprint is usually
1713 the same.
1714
e7229f7d
AR
1715 Disabling this is usually safe for small single-platform
1716 configurations. If unsure, say y.
7d485f64 1717
3f22ab27
DH
1718source "mm/Kconfig"
1719
c1b2d970 1720config FORCE_MAX_ZONEORDER
36d6c928 1721 int "Maximum zone order"
898f08e1 1722 default "12" if SOC_AM33XX
6d85e2b0 1723 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1724 default "11"
1725 help
1726 The kernel memory allocator divides physically contiguous memory
1727 blocks into "zones", where each zone is a power of two number of
1728 pages. This option selects the largest power of two that the kernel
1729 keeps in the memory allocator. If you need to allocate very large
1730 blocks of physically contiguous memory, then you may need to
1731 increase this value.
1732
1733 This config option is actually maximum order plus one. For example,
1734 a value of 11 means that the largest free memory block is 2^10 pages.
1735
1da177e4
LT
1736config ALIGNMENT_TRAP
1737 bool
f12d0d7c 1738 depends on CPU_CP15_MMU
1da177e4 1739 default y if !ARCH_EBSA110
e119bfff 1740 select HAVE_PROC_CPU if PROC_FS
1da177e4 1741 help
84eb8d06 1742 ARM processors cannot fetch/store information which is not
1da177e4
LT
1743 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1744 address divisible by 4. On 32-bit ARM processors, these non-aligned
1745 fetch/store instructions will be emulated in software if you say
1746 here, which has a severe performance impact. This is necessary for
1747 correct operation of some network protocols. With an IP-only
1748 configuration it is safe to say N, otherwise say Y.
1749
39ec58f3 1750config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1751 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1752 depends on MMU
39ec58f3
LB
1753 default y if CPU_FEROCEON
1754 help
1755 Implement faster copy_to_user and clear_user methods for CPU
1756 cores where a 8-word STM instruction give significantly higher
1757 memory write throughput than a sequence of individual 32bit stores.
1758
1759 A possible side effect is a slight increase in scheduling latency
1760 between threads sharing the same address space if they invoke
1761 such copy operations with large buffers.
1762
1763 However, if the CPU data cache is using a write-allocate mode,
1764 this option is unlikely to provide any performance gain.
1765
70c70d97
NP
1766config SECCOMP
1767 bool
1768 prompt "Enable seccomp to safely compute untrusted bytecode"
1769 ---help---
1770 This kernel feature is useful for number crunching applications
1771 that may need to compute untrusted bytecode during their
1772 execution. By using pipes or other transports made available to
1773 the process as file descriptors supporting the read/write
1774 syscalls, it's possible to isolate those applications in
1775 their own address space using seccomp. Once seccomp is
1776 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1777 and the task is only allowed to execute a few safe syscalls
1778 defined by each seccomp mode.
1779
02c2433b
SS
1780config PARAVIRT
1781 bool "Enable paravirtualization code"
1782 help
1783 This changes the kernel so it can modify itself when it is run
1784 under a hypervisor, potentially improving performance significantly
1785 over full virtualization.
1786
1787config PARAVIRT_TIME_ACCOUNTING
1788 bool "Paravirtual steal time accounting"
1789 select PARAVIRT
1790 default n
1791 help
1792 Select this option to enable fine granularity task steal time
1793 accounting. Time spent executing other tasks in parallel with
1794 the current vCPU is discounted from the vCPU power. To account for
1795 that, there can be a small performance impact.
1796
1797 If in doubt, say N here.
1798
eff8d644
SS
1799config XEN_DOM0
1800 def_bool y
1801 depends on XEN
1802
1803config XEN
c2ba1f7d 1804 bool "Xen guest support on ARM"
85323a99 1805 depends on ARM && AEABI && OF
f880b67d 1806 depends on CPU_V7 && !CPU_V6
85323a99 1807 depends on !GENERIC_ATOMIC64
7693decc 1808 depends on MMU
51aaf81f 1809 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1810 select ARM_PSCI
f21254cd 1811 select SWIOTLB
83862ccf 1812 select SWIOTLB_XEN
02c2433b 1813 select PARAVIRT
eff8d644
SS
1814 help
1815 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1816
1da177e4
LT
1817endmenu
1818
1819menu "Boot options"
1820
9eb8f674
GL
1821config USE_OF
1822 bool "Flattened Device Tree support"
b1b3f49c 1823 select IRQ_DOMAIN
9eb8f674 1824 select OF
9eb8f674
GL
1825 help
1826 Include support for flattened device tree machine descriptions.
1827
bd51e2f5
NP
1828config ATAGS
1829 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1830 default y
1831 help
1832 This is the traditional way of passing data to the kernel at boot
1833 time. If you are solely relying on the flattened device tree (or
1834 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1835 to remove ATAGS support from your kernel binary. If unsure,
1836 leave this to y.
1837
1838config DEPRECATED_PARAM_STRUCT
1839 bool "Provide old way to pass kernel parameters"
1840 depends on ATAGS
1841 help
1842 This was deprecated in 2001 and announced to live on for 5 years.
1843 Some old boot loaders still use this way.
1844
1da177e4
LT
1845# Compressed boot loader in ROM. Yes, we really want to ask about
1846# TEXT and BSS so we preserve their values in the config files.
1847config ZBOOT_ROM_TEXT
1848 hex "Compressed ROM boot loader base address"
1849 default "0"
1850 help
1851 The physical address at which the ROM-able zImage is to be
1852 placed in the target. Platforms which normally make use of
1853 ROM-able zImage formats normally set this to a suitable
1854 value in their defconfig file.
1855
1856 If ZBOOT_ROM is not enabled, this has no effect.
1857
1858config ZBOOT_ROM_BSS
1859 hex "Compressed ROM boot loader BSS address"
1860 default "0"
1861 help
f8c440b2
DF
1862 The base address of an area of read/write memory in the target
1863 for the ROM-able zImage which must be available while the
1864 decompressor is running. It must be large enough to hold the
1865 entire decompressed kernel plus an additional 128 KiB.
1866 Platforms which normally make use of ROM-able zImage formats
1867 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1868
1869 If ZBOOT_ROM is not enabled, this has no effect.
1870
1871config ZBOOT_ROM
1872 bool "Compressed boot loader in ROM/flash"
1873 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1874 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1875 help
1876 Say Y here if you intend to execute your compressed kernel image
1877 (zImage) directly from ROM or flash. If unsure, say N.
1878
e2a6a3aa
JB
1879config ARM_APPENDED_DTB
1880 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1881 depends on OF
e2a6a3aa
JB
1882 help
1883 With this option, the boot code will look for a device tree binary
1884 (DTB) appended to zImage
1885 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1886
1887 This is meant as a backward compatibility convenience for those
1888 systems with a bootloader that can't be upgraded to accommodate
1889 the documented boot protocol using a device tree.
1890
1891 Beware that there is very little in terms of protection against
1892 this option being confused by leftover garbage in memory that might
1893 look like a DTB header after a reboot if no actual DTB is appended
1894 to zImage. Do not leave this option active in a production kernel
1895 if you don't intend to always append a DTB. Proper passing of the
1896 location into r2 of a bootloader provided DTB is always preferable
1897 to this option.
1898
b90b9a38
NP
1899config ARM_ATAG_DTB_COMPAT
1900 bool "Supplement the appended DTB with traditional ATAG information"
1901 depends on ARM_APPENDED_DTB
1902 help
1903 Some old bootloaders can't be updated to a DTB capable one, yet
1904 they provide ATAGs with memory configuration, the ramdisk address,
1905 the kernel cmdline string, etc. Such information is dynamically
1906 provided by the bootloader and can't always be stored in a static
1907 DTB. To allow a device tree enabled kernel to be used with such
1908 bootloaders, this option allows zImage to extract the information
1909 from the ATAG list and store it at run time into the appended DTB.
1910
d0f34a11
GR
1911choice
1912 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1913 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1914
1915config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1916 bool "Use bootloader kernel arguments if available"
1917 help
1918 Uses the command-line options passed by the boot loader instead of
1919 the device tree bootargs property. If the boot loader doesn't provide
1920 any, the device tree bootargs property will be used.
1921
1922config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1923 bool "Extend with bootloader kernel arguments"
1924 help
1925 The command-line arguments provided by the boot loader will be
1926 appended to the the device tree bootargs property.
1927
1928endchoice
1929
1da177e4
LT
1930config CMDLINE
1931 string "Default kernel command string"
1932 default ""
1933 help
1934 On some architectures (EBSA110 and CATS), there is currently no way
1935 for the boot loader to pass arguments to the kernel. For these
1936 architectures, you should supply some command-line options at build
1937 time by entering them here. As a minimum, you should specify the
1938 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1939
4394c124
VB
1940choice
1941 prompt "Kernel command line type" if CMDLINE != ""
1942 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1943 depends on ATAGS
4394c124
VB
1944
1945config CMDLINE_FROM_BOOTLOADER
1946 bool "Use bootloader kernel arguments if available"
1947 help
1948 Uses the command-line options passed by the boot loader. If
1949 the boot loader doesn't provide any, the default kernel command
1950 string provided in CMDLINE will be used.
1951
1952config CMDLINE_EXTEND
1953 bool "Extend bootloader kernel arguments"
1954 help
1955 The command-line arguments provided by the boot loader will be
1956 appended to the default kernel command string.
1957
92d2040d
AH
1958config CMDLINE_FORCE
1959 bool "Always use the default kernel command string"
92d2040d
AH
1960 help
1961 Always use the default kernel command string, even if the boot
1962 loader passes other arguments to the kernel.
1963 This is useful if you cannot or don't want to change the
1964 command-line options your boot loader passes to the kernel.
4394c124 1965endchoice
92d2040d 1966
1da177e4
LT
1967config XIP_KERNEL
1968 bool "Kernel Execute-In-Place from ROM"
10968131 1969 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1970 help
1971 Execute-In-Place allows the kernel to run from non-volatile storage
1972 directly addressable by the CPU, such as NOR flash. This saves RAM
1973 space since the text section of the kernel is not loaded from flash
1974 to RAM. Read-write sections, such as the data section and stack,
1975 are still copied to RAM. The XIP kernel is not compressed since
1976 it has to run directly from flash, so it will take more space to
1977 store it. The flash address used to link the kernel object files,
1978 and for storing it, is configuration dependent. Therefore, if you
1979 say Y here, you must know the proper physical address where to
1980 store the kernel image depending on your own flash memory usage.
1981
1982 Also note that the make target becomes "make xipImage" rather than
1983 "make zImage" or "make Image". The final kernel binary to put in
1984 ROM memory will be arch/arm/boot/xipImage.
1985
1986 If unsure, say N.
1987
1988config XIP_PHYS_ADDR
1989 hex "XIP Kernel Physical Location"
1990 depends on XIP_KERNEL
1991 default "0x00080000"
1992 help
1993 This is the physical address in your flash memory the kernel will
1994 be linked for and stored to. This address is dependent on your
1995 own flash usage.
1996
ca8b5d97
NP
1997config XIP_DEFLATED_DATA
1998 bool "Store kernel .data section compressed in ROM"
1999 depends on XIP_KERNEL
2000 select ZLIB_INFLATE
2001 help
2002 Before the kernel is actually executed, its .data section has to be
2003 copied to RAM from ROM. This option allows for storing that data
2004 in compressed form and decompressed to RAM rather than merely being
2005 copied, saving some precious ROM space. A possible drawback is a
2006 slightly longer boot delay.
2007
c587e4a6
RP
2008config KEXEC
2009 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2010 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2011 depends on !CPU_V7M
2965faa5 2012 select KEXEC_CORE
c587e4a6
RP
2013 help
2014 kexec is a system call that implements the ability to shutdown your
2015 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2016 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2017 you can start any kernel with it, not just Linux.
2018
2019 It is an ongoing process to be certain the hardware in a machine
2020 is properly shutdown, so do not be surprised if this code does not
bf220695 2021 initially work for you.
c587e4a6 2022
4cd9d6f7
RP
2023config ATAGS_PROC
2024 bool "Export atags in procfs"
bd51e2f5 2025 depends on ATAGS && KEXEC
b98d7291 2026 default y
4cd9d6f7
RP
2027 help
2028 Should the atags used to boot the kernel be exported in an "atags"
2029 file in procfs. Useful with kexec.
2030
cb5d39b3
MW
2031config CRASH_DUMP
2032 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2033 help
2034 Generate crash dump after being started by kexec. This should
2035 be normally only set in special crash dump kernels which are
2036 loaded in the main kernel with kexec-tools into a specially
2037 reserved region and then later executed after a crash by
2038 kdump/kexec. The crash dump kernel must be compiled to a
2039 memory address not used by the main kernel
2040
2041 For more details see Documentation/kdump/kdump.txt
2042
e69edc79
EM
2043config AUTO_ZRELADDR
2044 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2045 help
2046 ZRELADDR is the physical address where the decompressed kernel
2047 image will be placed. If AUTO_ZRELADDR is selected, the address
2048 will be determined at run-time by masking the current IP with
2049 0xf8000000. This assumes the zImage being placed in the first 128MB
2050 from start of memory.
2051
81a0bc39
RF
2052config EFI_STUB
2053 bool
2054
2055config EFI
2056 bool "UEFI runtime support"
2057 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2058 select UCS2_STRING
2059 select EFI_PARAMS_FROM_FDT
2060 select EFI_STUB
2061 select EFI_ARMSTUB
2062 select EFI_RUNTIME_WRAPPERS
2063 ---help---
2064 This option provides support for runtime services provided
2065 by UEFI firmware (such as non-volatile variables, realtime
2066 clock, and platform reset). A UEFI stub is also provided to
2067 allow the kernel to be booted as an EFI application. This
2068 is only useful for kernels that may run on systems that have
2069 UEFI firmware.
2070
bb817bef
AB
2071config DMI
2072 bool "Enable support for SMBIOS (DMI) tables"
2073 depends on EFI
2074 default y
2075 help
2076 This enables SMBIOS/DMI feature for systems.
2077
2078 This option is only useful on systems that have UEFI firmware.
2079 However, even with this option, the resultant kernel should
2080 continue to boot on existing non-UEFI platforms.
2081
2082 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2083 i.e., the the practice of identifying the platform via DMI to
2084 decide whether certain workarounds for buggy hardware and/or
2085 firmware need to be enabled. This would require the DMI subsystem
2086 to be enabled much earlier than we do on ARM, which is non-trivial.
2087
1da177e4
LT
2088endmenu
2089
ac9d7efc 2090menu "CPU Power Management"
1da177e4 2091
1da177e4 2092source "drivers/cpufreq/Kconfig"
1da177e4 2093
ac9d7efc
RK
2094source "drivers/cpuidle/Kconfig"
2095
2096endmenu
2097
1da177e4
LT
2098menu "Floating point emulation"
2099
2100comment "At least one emulation must be selected"
2101
2102config FPE_NWFPE
2103 bool "NWFPE math emulation"
593c252a 2104 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2105 ---help---
2106 Say Y to include the NWFPE floating point emulator in the kernel.
2107 This is necessary to run most binaries. Linux does not currently
2108 support floating point hardware so you need to say Y here even if
2109 your machine has an FPA or floating point co-processor podule.
2110
2111 You may say N here if you are going to load the Acorn FPEmulator
2112 early in the bootup.
2113
2114config FPE_NWFPE_XP
2115 bool "Support extended precision"
bedf142b 2116 depends on FPE_NWFPE
1da177e4
LT
2117 help
2118 Say Y to include 80-bit support in the kernel floating-point
2119 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2120 Note that gcc does not generate 80-bit operations by default,
2121 so in most cases this option only enlarges the size of the
2122 floating point emulator without any good reason.
2123
2124 You almost surely want to say N here.
2125
2126config FPE_FASTFPE
2127 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2128 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2129 ---help---
2130 Say Y here to include the FAST floating point emulator in the kernel.
2131 This is an experimental much faster emulator which now also has full
2132 precision for the mantissa. It does not support any exceptions.
2133 It is very simple, and approximately 3-6 times faster than NWFPE.
2134
2135 It should be sufficient for most programs. It may be not suitable
2136 for scientific calculations, but you have to check this for yourself.
2137 If you do not feel you need a faster FP emulation you should better
2138 choose NWFPE.
2139
2140config VFP
2141 bool "VFP-format floating point maths"
e399b1a4 2142 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2143 help
2144 Say Y to include VFP support code in the kernel. This is needed
2145 if your hardware includes a VFP unit.
2146
2147 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2148 release notes and additional status information.
2149
2150 Say N if your target does not have VFP hardware.
2151
25ebee02
CM
2152config VFPv3
2153 bool
2154 depends on VFP
2155 default y if CPU_V7
2156
b5872db4
CM
2157config NEON
2158 bool "Advanced SIMD (NEON) Extension support"
2159 depends on VFPv3 && CPU_V7
2160 help
2161 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2162 Extension.
2163
73c132c1
AB
2164config KERNEL_MODE_NEON
2165 bool "Support for NEON in kernel mode"
c4a30c3b 2166 depends on NEON && AEABI
73c132c1
AB
2167 help
2168 Say Y to include support for NEON in kernel mode.
2169
1da177e4
LT
2170endmenu
2171
2172menu "Userspace binary formats"
2173
2174source "fs/Kconfig.binfmt"
2175
1da177e4
LT
2176endmenu
2177
2178menu "Power management options"
2179
eceab4ac 2180source "kernel/power/Kconfig"
1da177e4 2181
f4cb5700 2182config ARCH_SUSPEND_POSSIBLE
19a0519d 2183 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2184 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2185 def_bool y
2186
15e0d9e3 2187config ARM_CPU_SUSPEND
8b6f2499 2188 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1b9bdf5c 2189 depends on ARCH_SUSPEND_POSSIBLE
15e0d9e3 2190
603fb42a
SC
2191config ARCH_HIBERNATION_POSSIBLE
2192 bool
2193 depends on MMU
2194 default y if ARCH_SUSPEND_POSSIBLE
2195
1da177e4
LT
2196endmenu
2197
d5950b43
SR
2198source "net/Kconfig"
2199
ac25150f 2200source "drivers/Kconfig"
1da177e4 2201
916f743d
KG
2202source "drivers/firmware/Kconfig"
2203
1da177e4
LT
2204source "fs/Kconfig"
2205
1da177e4
LT
2206source "arch/arm/Kconfig.debug"
2207
2208source "security/Kconfig"
2209
2210source "crypto/Kconfig"
652ccae5
AB
2211if CRYPTO
2212source "arch/arm/crypto/Kconfig"
2213endif
1da177e4
LT
2214
2215source "lib/Kconfig"
749cf76c
CD
2216
2217source "arch/arm/kvm/Kconfig"