Merge branch 'akpm' (incoming from Andrew)
[linux-2.6-block.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
a41297a0 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
f7b861b7 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
09f05d85 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 24 select HAVE_ARCH_KGDB
4095ccc3 25 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 26 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 37 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
e7db7b42 41 select HAVE_KERNEL_GZIP
6e8699f7 42 select HAVE_KERNEL_LZMA
b1b3f49c 43 select HAVE_KERNEL_LZO
a7f464f3 44 select HAVE_KERNEL_XZ
b1b3f49c
RK
45 select HAVE_KPROBES if !XIP_KERNEL
46 select HAVE_KRETPROBES if (HAVE_KPROBES)
47 select HAVE_MEMBLOCK
48 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 49 select HAVE_PERF_EVENTS
e513f8bf 50 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 51 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 52 select HAVE_UID16
3d92a71a 53 select KTIME_SCALAR
b1b3f49c
RK
54 select PERF_USE_VMALLOC
55 select RTC_LIB
56 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select MODULES_USE_ELF_REL
38a61b6b 59 select CLONE_BACKWARDS
b68fec24 60 select OLD_SIGSUSPEND3
50bcb7e4 61 select OLD_SIGACTION
1da177e4
LT
62 help
63 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 64 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 65 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 66 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
67 Europe. There is an ARM Linux project with a web page at
68 <http://www.arm.linux.org.uk/>.
69
74facffe
RK
70config ARM_HAS_SG_CHAIN
71 bool
72
4ce63fcd
MS
73config NEED_SG_DMA_LENGTH
74 bool
75
76config ARM_DMA_USE_IOMMU
4ce63fcd 77 bool
b1b3f49c
RK
78 select ARM_HAS_SG_CHAIN
79 select NEED_SG_DMA_LENGTH
4ce63fcd 80
60460abf
SWK
81if ARM_DMA_USE_IOMMU
82
83config ARM_DMA_IOMMU_ALIGNMENT
84 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
85 range 4 9
86 default 8
87 help
88 DMA mapping framework by default aligns all buffers to the smallest
89 PAGE_SIZE order which is greater than or equal to the requested buffer
90 size. This works well for buffers up to a few hundreds kilobytes, but
91 for larger buffers it just a waste of address space. Drivers which has
92 relatively small addressing window (like 64Mib) might run out of
93 virtual space with just a few allocations.
94
95 With this parameter you can specify the maximum PAGE_SIZE order for
96 DMA IOMMU buffers. Larger buffers will be aligned only to this
97 specified order. The order is expressed as a power of two multiplied
98 by the PAGE_SIZE.
99
100endif
101
1a189b97
RK
102config HAVE_PWM
103 bool
104
0b05da72
HUK
105config MIGHT_HAVE_PCI
106 bool
107
75e7153a
RB
108config SYS_SUPPORTS_APM_EMULATION
109 bool
110
0a938b97
DB
111config GENERIC_GPIO
112 bool
0a938b97 113
bc581770
LW
114config HAVE_TCM
115 bool
116 select GENERIC_ALLOCATOR
117
e119bfff
RK
118config HAVE_PROC_CPU
119 bool
120
5ea81769
AV
121config NO_IOPORT
122 bool
5ea81769 123
1da177e4
LT
124config EISA
125 bool
126 ---help---
127 The Extended Industry Standard Architecture (EISA) bus was
128 developed as an open alternative to the IBM MicroChannel bus.
129
130 The EISA bus provided some of the features of the IBM MicroChannel
131 bus while maintaining backward compatibility with cards made for
132 the older ISA bus. The EISA bus saw limited use between 1988 and
133 1995 when it was made obsolete by the PCI bus.
134
135 Say Y here if you are building a kernel for an EISA-based machine.
136
137 Otherwise, say N.
138
139config SBUS
140 bool
141
f16fb1ec
RK
142config STACKTRACE_SUPPORT
143 bool
144 default y
145
f76e9154
NP
146config HAVE_LATENCYTOP_SUPPORT
147 bool
148 depends on !SMP
149 default y
150
f16fb1ec
RK
151config LOCKDEP_SUPPORT
152 bool
153 default y
154
7ad1bcb2
RK
155config TRACE_IRQFLAGS_SUPPORT
156 bool
157 default y
158
1da177e4
LT
159config RWSEM_GENERIC_SPINLOCK
160 bool
161 default y
162
163config RWSEM_XCHGADD_ALGORITHM
164 bool
165
f0d1b0b3
DH
166config ARCH_HAS_ILOG2_U32
167 bool
f0d1b0b3
DH
168
169config ARCH_HAS_ILOG2_U64
170 bool
f0d1b0b3 171
89c52ed4
BD
172config ARCH_HAS_CPUFREQ
173 bool
174 help
175 Internal node to signify that the ARCH has CPUFREQ support
176 and that the relevant menu configurations are displayed for
177 it.
178
b89c3b16
AM
179config GENERIC_HWEIGHT
180 bool
181 default y
182
1da177e4
LT
183config GENERIC_CALIBRATE_DELAY
184 bool
185 default y
186
a08b6b79
Z
187config ARCH_MAY_HAVE_PC_FDC
188 bool
189
5ac6da66
CL
190config ZONE_DMA
191 bool
5ac6da66 192
ccd7ab7f
FT
193config NEED_DMA_MAP_STATE
194 def_bool y
195
58af4a24
RH
196config ARCH_HAS_DMA_SET_COHERENT_MASK
197 bool
198
1da177e4
LT
199config GENERIC_ISA_DMA
200 bool
201
1da177e4
LT
202config FIQ
203 bool
204
13a5045d
RH
205config NEED_RET_TO_USER
206 bool
207
034d2f5a
AV
208config ARCH_MTD_XIP
209 bool
210
c760fc19
HC
211config VECTORS_BASE
212 hex
6afd6fae 213 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
214 default DRAM_BASE if REMAP_VECTORS_TO_RAM
215 default 0x00000000
216 help
217 The base address of exception vectors.
218
dc21af99 219config ARM_PATCH_PHYS_VIRT
c1becedc
RK
220 bool "Patch physical to virtual translations at runtime" if EMBEDDED
221 default y
b511d75d 222 depends on !XIP_KERNEL && MMU
dc21af99
RK
223 depends on !ARCH_REALVIEW || !SPARSEMEM
224 help
111e9a5c
RK
225 Patch phys-to-virt and virt-to-phys translation functions at
226 boot and module load time according to the position of the
227 kernel in system memory.
dc21af99 228
111e9a5c 229 This can only be used with non-XIP MMU kernels where the base
daece596 230 of physical memory is at a 16MB boundary.
dc21af99 231
c1becedc
RK
232 Only disable this option if you know that you do not require
233 this feature (eg, building a kernel for a single machine) and
234 you need to shrink the kernel to the minimal size.
dc21af99 235
01464226
RH
236config NEED_MACH_GPIO_H
237 bool
238 help
239 Select this when mach/gpio.h is required to provide special
240 definitions for this platform. The need for mach/gpio.h should
241 be avoided when possible.
242
c334bc15
RH
243config NEED_MACH_IO_H
244 bool
245 help
246 Select this when mach/io.h is required to provide special
247 definitions for this platform. The need for mach/io.h should
248 be avoided when possible.
249
0cdc8b92 250config NEED_MACH_MEMORY_H
1b9f95f8
NP
251 bool
252 help
0cdc8b92
NP
253 Select this when mach/memory.h is required to provide special
254 definitions for this platform. The need for mach/memory.h should
255 be avoided when possible.
dc21af99 256
1b9f95f8 257config PHYS_OFFSET
974c0724 258 hex "Physical address of main memory" if MMU
0cdc8b92 259 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 260 default DRAM_BASE if !MMU
111e9a5c 261 help
1b9f95f8
NP
262 Please provide the physical address corresponding to the
263 location of main memory in your system.
cada3c08 264
87e040b6
SG
265config GENERIC_BUG
266 def_bool y
267 depends on BUG
268
1da177e4
LT
269source "init/Kconfig"
270
dc52ddc0
MH
271source "kernel/Kconfig.freezer"
272
1da177e4
LT
273menu "System Type"
274
3c427975
HC
275config MMU
276 bool "MMU-based Paged Memory Management Support"
277 default y
278 help
279 Select if you want MMU-based virtualised addressing space
280 support by paged memory management. If unsure, say 'Y'.
281
ccf50e23
RK
282#
283# The "ARM system type" choice list is ordered alphabetically by option
284# text. Please add new entries in the option alphabetic order.
285#
1da177e4
LT
286choice
287 prompt "ARM system type"
1420b22b
AB
288 default ARCH_VERSATILE if !MMU
289 default ARCH_MULTIPLATFORM if MMU
1da177e4 290
387798b3
RH
291config ARCH_MULTIPLATFORM
292 bool "Allow multiple platforms to be selected"
b1b3f49c 293 depends on MMU
387798b3
RH
294 select ARM_PATCH_PHYS_VIRT
295 select AUTO_ZRELADDR
66314223 296 select COMMON_CLK
387798b3 297 select MULTI_IRQ_HANDLER
66314223
DN
298 select SPARSE_IRQ
299 select USE_OF
66314223 300
4af6fee1
DS
301config ARCH_INTEGRATOR
302 bool "ARM Ltd. Integrator family"
89c52ed4 303 select ARCH_HAS_CPUFREQ
b1b3f49c 304 select ARM_AMBA
a613163d 305 select COMMON_CLK
f9a6aa43 306 select COMMON_CLK_VERSATILE
b1b3f49c 307 select GENERIC_CLOCKEVENTS
9904f793 308 select HAVE_TCM
c5a0adb5 309 select ICST
b1b3f49c
RK
310 select MULTI_IRQ_HANDLER
311 select NEED_MACH_MEMORY_H
f4b8b319 312 select PLAT_VERSATILE
695436e3 313 select SPARSE_IRQ
2389d501 314 select VERSATILE_FPGA_IRQ
4af6fee1
DS
315 help
316 Support for ARM's Integrator platform.
317
318config ARCH_REALVIEW
319 bool "ARM Ltd. RealView family"
b1b3f49c 320 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 321 select ARM_AMBA
b1b3f49c 322 select ARM_TIMER_SP804
f9a6aa43
LW
323 select COMMON_CLK
324 select COMMON_CLK_VERSATILE
ae30ceac 325 select GENERIC_CLOCKEVENTS
b56ba8aa 326 select GPIO_PL061 if GPIOLIB
b1b3f49c 327 select ICST
0cdc8b92 328 select NEED_MACH_MEMORY_H
b1b3f49c
RK
329 select PLAT_VERSATILE
330 select PLAT_VERSATILE_CLCD
4af6fee1
DS
331 help
332 This enables support for ARM Ltd RealView boards.
333
334config ARCH_VERSATILE
335 bool "ARM Ltd. Versatile family"
b1b3f49c 336 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 337 select ARM_AMBA
b1b3f49c 338 select ARM_TIMER_SP804
4af6fee1 339 select ARM_VIC
6d803ba7 340 select CLKDEV_LOOKUP
b1b3f49c 341 select GENERIC_CLOCKEVENTS
aa3831cf 342 select HAVE_MACH_CLKDEV
c5a0adb5 343 select ICST
f4b8b319 344 select PLAT_VERSATILE
3414ba8c 345 select PLAT_VERSATILE_CLCD
b1b3f49c 346 select PLAT_VERSATILE_CLOCK
2389d501 347 select VERSATILE_FPGA_IRQ
4af6fee1
DS
348 help
349 This enables support for ARM Ltd Versatile board.
350
8fc5ffa0
AV
351config ARCH_AT91
352 bool "Atmel AT91"
f373e8c0 353 select ARCH_REQUIRE_GPIOLIB
bd602995 354 select CLKDEV_LOOKUP
b1b3f49c 355 select HAVE_CLK
e261501d 356 select IRQ_DOMAIN
01464226 357 select NEED_MACH_GPIO_H
1ac02d79 358 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
359 select PINCTRL
360 select PINCTRL_AT91 if USE_OF
4af6fee1 361 help
929e994f
NF
362 This enables support for systems based on Atmel
363 AT91RM9200 and AT91SAM9* processors.
4af6fee1 364
ec9653b8
SA
365config ARCH_BCM2835
366 bool "Broadcom BCM2835 family"
805504ab 367 select ARCH_REQUIRE_GPIOLIB
ec9653b8
SA
368 select ARM_AMBA
369 select ARM_ERRATA_411920
370 select ARM_TIMER_SP804
371 select CLKDEV_LOOKUP
c1b724f6 372 select CLKSRC_OF
ec9653b8
SA
373 select COMMON_CLK
374 select CPU_V6
375 select GENERIC_CLOCKEVENTS
376 select MULTI_IRQ_HANDLER
805504ab
SW
377 select PINCTRL
378 select PINCTRL_BCM2835
ec9653b8
SA
379 select SPARSE_IRQ
380 select USE_OF
381 help
382 This enables support for the Broadcom BCM2835 SoC. This SoC is
383 use in the Raspberry Pi, and Roku 2 devices.
384
d94f944e
AV
385config ARCH_CNS3XXX
386 bool "Cavium Networks CNS3XXX family"
b1b3f49c 387 select ARM_GIC
00d2711d 388 select CPU_V6K
d94f944e 389 select GENERIC_CLOCKEVENTS
ce5ea9f3 390 select MIGHT_HAVE_CACHE_L2X0
0b05da72 391 select MIGHT_HAVE_PCI
5f32f7a0 392 select PCI_DOMAINS if PCI
d94f944e
AV
393 help
394 Support for Cavium Networks CNS3XXX platform.
395
93e22567
RK
396config ARCH_CLPS711X
397 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 398 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 399 select AUTO_ZRELADDR
93e22567
RK
400 select CLKDEV_LOOKUP
401 select COMMON_CLK
402 select CPU_ARM720T
4a8355c4 403 select GENERIC_CLOCKEVENTS
99f04c8f 404 select MULTI_IRQ_HANDLER
93e22567 405 select NEED_MACH_MEMORY_H
0d8be81c 406 select SPARSE_IRQ
93e22567
RK
407 help
408 Support for Cirrus Logic 711x/721x/731x based boards.
409
788c9700
RK
410config ARCH_GEMINI
411 bool "Cortina Systems Gemini"
788c9700 412 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 413 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 414 select CPU_FA526
788c9700
RK
415 help
416 Support for the Cortina Systems Gemini family SoCs
417
156a0997
BS
418config ARCH_SIRF
419 bool "CSR SiRF"
f6387092 420 select ARCH_REQUIRE_GPIOLIB
20ddfa93 421 select AUTO_ZRELADDR
198678b0 422 select COMMON_CLK
b1b3f49c 423 select GENERIC_CLOCKEVENTS
3a6cb8ce 424 select GENERIC_IRQ_CHIP
ce5ea9f3 425 select MIGHT_HAVE_CACHE_L2X0
b1b3f49c 426 select NO_IOPORT
cbd8d842
BS
427 select PINCTRL
428 select PINCTRL_SIRF
3a6cb8ce 429 select USE_OF
3a6cb8ce 430 help
156a0997 431 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 432
1da177e4
LT
433config ARCH_EBSA110
434 bool "EBSA-110"
b1b3f49c 435 select ARCH_USES_GETTIMEOFFSET
c750815e 436 select CPU_SA110
f7e68bbf 437 select ISA
c334bc15 438 select NEED_MACH_IO_H
0cdc8b92 439 select NEED_MACH_MEMORY_H
b1b3f49c 440 select NO_IOPORT
1da177e4
LT
441 help
442 This is an evaluation board for the StrongARM processor available
f6c8965a 443 from Digital. It has limited hardware on-board, including an
1da177e4
LT
444 Ethernet interface, two PCMCIA sockets, two serial ports and a
445 parallel port.
446
e7736d47
LB
447config ARCH_EP93XX
448 bool "EP93xx-based"
b1b3f49c
RK
449 select ARCH_HAS_HOLES_MEMORYMODEL
450 select ARCH_REQUIRE_GPIOLIB
451 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
452 select ARM_AMBA
453 select ARM_VIC
6d803ba7 454 select CLKDEV_LOOKUP
b1b3f49c 455 select CPU_ARM920T
5725aeae 456 select NEED_MACH_MEMORY_H
e7736d47
LB
457 help
458 This enables support for the Cirrus EP93xx series of CPUs.
459
1da177e4
LT
460config ARCH_FOOTBRIDGE
461 bool "FootBridge"
c750815e 462 select CPU_SA110
1da177e4 463 select FOOTBRIDGE
4e8d7637 464 select GENERIC_CLOCKEVENTS
d0ee9f40 465 select HAVE_IDE
8ef6e620 466 select NEED_MACH_IO_H if !MMU
0cdc8b92 467 select NEED_MACH_MEMORY_H
f999b8bd
MM
468 help
469 Support for systems based on the DC21285 companion chip
470 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 471
1d3f33d5
SG
472config ARCH_MXS
473 bool "Freescale MXS-based"
1d3f33d5 474 select ARCH_REQUIRE_GPIOLIB
b9214b97 475 select CLKDEV_LOOKUP
5c61ddcf 476 select CLKSRC_MMIO
2664681f 477 select COMMON_CLK
b1b3f49c 478 select GENERIC_CLOCKEVENTS
6abda3e1 479 select HAVE_CLK_PREPARE
4e0a1b8c 480 select MULTI_IRQ_HANDLER
a0f5e363 481 select PINCTRL
c2668206 482 select SPARSE_IRQ
6c4d4efb 483 select USE_OF
1d3f33d5
SG
484 help
485 Support for Freescale MXS-based family of processors
486
4af6fee1
DS
487config ARCH_NETX
488 bool "Hilscher NetX based"
b1b3f49c 489 select ARM_VIC
234b6ced 490 select CLKSRC_MMIO
c750815e 491 select CPU_ARM926T
2fcfe6b8 492 select GENERIC_CLOCKEVENTS
f999b8bd 493 help
4af6fee1
DS
494 This enables support for systems based on the Hilscher NetX Soc
495
496config ARCH_H720X
497 bool "Hynix HMS720x-based"
b1b3f49c 498 select ARCH_USES_GETTIMEOFFSET
c750815e 499 select CPU_ARM720T
4af6fee1
DS
500 select ISA_DMA_API
501 help
502 This enables support for systems based on the Hynix HMS720x
503
3b938be6
RK
504config ARCH_IOP13XX
505 bool "IOP13xx-based"
506 depends on MMU
3b938be6 507 select ARCH_SUPPORTS_MSI
b1b3f49c 508 select CPU_XSC3
0cdc8b92 509 select NEED_MACH_MEMORY_H
13a5045d 510 select NEED_RET_TO_USER
b1b3f49c
RK
511 select PCI
512 select PLAT_IOP
513 select VMSPLIT_1G
3b938be6
RK
514 help
515 Support for Intel's IOP13XX (XScale) family of processors.
516
3f7e5815
LB
517config ARCH_IOP32X
518 bool "IOP32x-based"
a4f7e763 519 depends on MMU
b1b3f49c 520 select ARCH_REQUIRE_GPIOLIB
c750815e 521 select CPU_XSCALE
01464226 522 select NEED_MACH_GPIO_H
13a5045d 523 select NEED_RET_TO_USER
f7e68bbf 524 select PCI
b1b3f49c 525 select PLAT_IOP
f999b8bd 526 help
3f7e5815
LB
527 Support for Intel's 80219 and IOP32X (XScale) family of
528 processors.
529
530config ARCH_IOP33X
531 bool "IOP33x-based"
532 depends on MMU
b1b3f49c 533 select ARCH_REQUIRE_GPIOLIB
c750815e 534 select CPU_XSCALE
01464226 535 select NEED_MACH_GPIO_H
13a5045d 536 select NEED_RET_TO_USER
3f7e5815 537 select PCI
b1b3f49c 538 select PLAT_IOP
3f7e5815
LB
539 help
540 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 541
3b938be6
RK
542config ARCH_IXP4XX
543 bool "IXP4xx-based"
a4f7e763 544 depends on MMU
58af4a24 545 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 546 select ARCH_REQUIRE_GPIOLIB
234b6ced 547 select CLKSRC_MMIO
c750815e 548 select CPU_XSCALE
b1b3f49c 549 select DMABOUNCE if PCI
3b938be6 550 select GENERIC_CLOCKEVENTS
0b05da72 551 select MIGHT_HAVE_PCI
c334bc15 552 select NEED_MACH_IO_H
9296d94d
FF
553 select USB_EHCI_BIG_ENDIAN_MMIO
554 select USB_EHCI_BIG_ENDIAN_DESC
c4713074 555 help
3b938be6 556 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 557
edabd38e
SB
558config ARCH_DOVE
559 bool "Marvell Dove"
edabd38e 560 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 561 select CPU_V7
edabd38e 562 select GENERIC_CLOCKEVENTS
0f81bd43 563 select MIGHT_HAVE_PCI
9139acd1
SH
564 select PINCTRL
565 select PINCTRL_DOVE
abcda1dc 566 select PLAT_ORION_LEGACY
0f81bd43 567 select USB_ARCH_HAS_EHCI
edabd38e
SB
568 help
569 Support for the Marvell Dove SoC 88AP510
570
651c74c7
SB
571config ARCH_KIRKWOOD
572 bool "Marvell Kirkwood"
a8865655 573 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 574 select CPU_FEROCEON
651c74c7 575 select GENERIC_CLOCKEVENTS
b1b3f49c 576 select PCI
1dc831bf 577 select PCI_QUIRKS
f9e75922
AL
578 select PINCTRL
579 select PINCTRL_KIRKWOOD
abcda1dc 580 select PLAT_ORION_LEGACY
651c74c7
SB
581 help
582 Support for the following Marvell Kirkwood series SoCs:
583 88F6180, 88F6192 and 88F6281.
584
794d15b2
SS
585config ARCH_MV78XX0
586 bool "Marvell MV78xx0"
a8865655 587 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 588 select CPU_FEROCEON
794d15b2 589 select GENERIC_CLOCKEVENTS
b1b3f49c 590 select PCI
abcda1dc 591 select PLAT_ORION_LEGACY
794d15b2
SS
592 help
593 Support for the following Marvell MV78xx0 series SoCs:
594 MV781x0, MV782x0.
595
9dd0b194 596config ARCH_ORION5X
585cf175
TP
597 bool "Marvell Orion"
598 depends on MMU
a8865655 599 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 600 select CPU_FEROCEON
51cbff1d 601 select GENERIC_CLOCKEVENTS
b1b3f49c 602 select PCI
abcda1dc 603 select PLAT_ORION_LEGACY
585cf175 604 help
9dd0b194 605 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 606 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 607 Orion-2 (5281), Orion-1-90 (6183).
585cf175 608
788c9700 609config ARCH_MMP
2f7e8fae 610 bool "Marvell PXA168/910/MMP2"
788c9700 611 depends on MMU
788c9700 612 select ARCH_REQUIRE_GPIOLIB
6d803ba7 613 select CLKDEV_LOOKUP
b1b3f49c 614 select GENERIC_ALLOCATOR
788c9700 615 select GENERIC_CLOCKEVENTS
157d2644 616 select GPIO_PXA
c24b3114 617 select IRQ_DOMAIN
b1b3f49c 618 select NEED_MACH_GPIO_H
7c8f86a4 619 select PINCTRL
788c9700 620 select PLAT_PXA
0bd86961 621 select SPARSE_IRQ
788c9700 622 help
2f7e8fae 623 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
624
625config ARCH_KS8695
626 bool "Micrel/Kendin KS8695"
98830bc9 627 select ARCH_REQUIRE_GPIOLIB
c7e783d6 628 select CLKSRC_MMIO
b1b3f49c 629 select CPU_ARM922T
c7e783d6 630 select GENERIC_CLOCKEVENTS
b1b3f49c 631 select NEED_MACH_MEMORY_H
788c9700
RK
632 help
633 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
634 System-on-Chip devices.
635
788c9700
RK
636config ARCH_W90X900
637 bool "Nuvoton W90X900 CPU"
c52d3d68 638 select ARCH_REQUIRE_GPIOLIB
6d803ba7 639 select CLKDEV_LOOKUP
6fa5d5f7 640 select CLKSRC_MMIO
b1b3f49c 641 select CPU_ARM926T
58b5369e 642 select GENERIC_CLOCKEVENTS
788c9700 643 help
a8bc4ead 644 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
645 At present, the w90x900 has been renamed nuc900, regarding
646 the ARM series product line, you can login the following
647 link address to know more.
648
649 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
650 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 651
93e22567
RK
652config ARCH_LPC32XX
653 bool "NXP LPC32XX"
654 select ARCH_REQUIRE_GPIOLIB
655 select ARM_AMBA
656 select CLKDEV_LOOKUP
657 select CLKSRC_MMIO
658 select CPU_ARM926T
659 select GENERIC_CLOCKEVENTS
660 select HAVE_IDE
661 select HAVE_PWM
662 select USB_ARCH_HAS_OHCI
663 select USE_OF
664 help
665 Support for the NXP LPC32XX family of processors
666
c5f80065
EG
667config ARCH_TEGRA
668 bool "NVIDIA Tegra"
b1b3f49c 669 select ARCH_HAS_CPUFREQ
23c8c4b4 670 select ARCH_REQUIRE_GPIOLIB
4073723a 671 select CLKDEV_LOOKUP
234b6ced 672 select CLKSRC_MMIO
1711b1e1 673 select CLKSRC_OF
b1b3f49c 674 select COMMON_CLK
c5f80065 675 select GENERIC_CLOCKEVENTS
c5f80065 676 select HAVE_CLK
3b55658a 677 select HAVE_SMP
ce5ea9f3 678 select MIGHT_HAVE_CACHE_L2X0
c5a4d6b0 679 select SPARSE_IRQ
2c95b7e0 680 select USE_OF
c5f80065
EG
681 help
682 This enables support for NVIDIA Tegra based systems (Tegra APX,
683 Tegra 6xx and Tegra 2 series).
684
1da177e4 685config ARCH_PXA
2c8086a5 686 bool "PXA2xx/PXA3xx-based"
a4f7e763 687 depends on MMU
89c52ed4 688 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
689 select ARCH_MTD_XIP
690 select ARCH_REQUIRE_GPIOLIB
691 select ARM_CPU_SUSPEND if PM
692 select AUTO_ZRELADDR
6d803ba7 693 select CLKDEV_LOOKUP
234b6ced 694 select CLKSRC_MMIO
981d0f39 695 select GENERIC_CLOCKEVENTS
157d2644 696 select GPIO_PXA
d0ee9f40 697 select HAVE_IDE
b1b3f49c 698 select MULTI_IRQ_HANDLER
01464226 699 select NEED_MACH_GPIO_H
b1b3f49c
RK
700 select PLAT_PXA
701 select SPARSE_IRQ
f999b8bd 702 help
2c8086a5 703 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 704
788c9700
RK
705config ARCH_MSM
706 bool "Qualcomm MSM"
923a081c 707 select ARCH_REQUIRE_GPIOLIB
bd32344a 708 select CLKDEV_LOOKUP
b1b3f49c
RK
709 select GENERIC_CLOCKEVENTS
710 select HAVE_CLK
49cbe786 711 help
4b53eb4f
DW
712 Support for Qualcomm MSM/QSD based systems. This runs on the
713 apps processor of the MSM/QSD and depends on a shared memory
714 interface to the modem processor which runs the baseband
715 stack and controls some vital subsystems
716 (clock and power control, etc).
49cbe786 717
c793c1b0 718config ARCH_SHMOBILE
6d72ad35 719 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 720 select CLKDEV_LOOKUP
b1b3f49c
RK
721 select GENERIC_CLOCKEVENTS
722 select HAVE_CLK
aa3831cf 723 select HAVE_MACH_CLKDEV
3b55658a 724 select HAVE_SMP
ce5ea9f3 725 select MIGHT_HAVE_CACHE_L2X0
60f1435c 726 select MULTI_IRQ_HANDLER
0cdc8b92 727 select NEED_MACH_MEMORY_H
b1b3f49c 728 select NO_IOPORT
a47029c1 729 select PINCTRL
b1b3f49c
RK
730 select PM_GENERIC_DOMAINS if PM
731 select SPARSE_IRQ
c793c1b0 732 help
6d72ad35 733 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 734
1da177e4
LT
735config ARCH_RPC
736 bool "RiscPC"
737 select ARCH_ACORN
a08b6b79 738 select ARCH_MAY_HAVE_PC_FDC
07f841b7 739 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 740 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 741 select FIQ
d0ee9f40 742 select HAVE_IDE
b1b3f49c
RK
743 select HAVE_PATA_PLATFORM
744 select ISA_DMA_API
c334bc15 745 select NEED_MACH_IO_H
0cdc8b92 746 select NEED_MACH_MEMORY_H
b1b3f49c 747 select NO_IOPORT
b4811bac 748 select VIRT_TO_BUS
1da177e4
LT
749 help
750 On the Acorn Risc-PC, Linux can support the internal IDE disk and
751 CD-ROM interface, serial and parallel port, and the floppy drive.
752
753config ARCH_SA1100
754 bool "SA1100-based"
89c52ed4 755 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
756 select ARCH_MTD_XIP
757 select ARCH_REQUIRE_GPIOLIB
758 select ARCH_SPARSEMEM_ENABLE
759 select CLKDEV_LOOKUP
760 select CLKSRC_MMIO
1937f5b9 761 select CPU_FREQ
b1b3f49c 762 select CPU_SA1100
3e238be2 763 select GENERIC_CLOCKEVENTS
d0ee9f40 764 select HAVE_IDE
b1b3f49c 765 select ISA
01464226 766 select NEED_MACH_GPIO_H
0cdc8b92 767 select NEED_MACH_MEMORY_H
375dec92 768 select SPARSE_IRQ
f999b8bd
MM
769 help
770 Support for StrongARM 11x0 based boards.
1da177e4 771
b130d5c2
KK
772config ARCH_S3C24XX
773 bool "Samsung S3C24XX SoCs"
9d56c02a 774 select ARCH_HAS_CPUFREQ
5cfc8ee0 775 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 776 select CLKDEV_LOOKUP
b1b3f49c 777 select HAVE_CLK
20676c15 778 select HAVE_S3C2410_I2C if I2C
b130d5c2 779 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 780 select HAVE_S3C_RTC if RTC_CLASS
01464226 781 select NEED_MACH_GPIO_H
c334bc15 782 select NEED_MACH_IO_H
1da177e4 783 help
b130d5c2
KK
784 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
785 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
786 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
787 Samsung SMDK2410 development board (and derivatives).
63b1f51b 788
a08ab637
BD
789config ARCH_S3C64XX
790 bool "Samsung S3C64XX"
b1b3f49c
RK
791 select ARCH_HAS_CPUFREQ
792 select ARCH_REQUIRE_GPIOLIB
793 select ARCH_USES_GETTIMEOFFSET
89f0ce72 794 select ARM_VIC
b1b3f49c
RK
795 select CLKDEV_LOOKUP
796 select CPU_V6
a08ab637 797 select HAVE_CLK
b1b3f49c
RK
798 select HAVE_S3C2410_I2C if I2C
799 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 800 select HAVE_TCM
b1b3f49c 801 select NEED_MACH_GPIO_H
89f0ce72 802 select NO_IOPORT
b1b3f49c
RK
803 select PLAT_SAMSUNG
804 select S3C_DEV_NAND
805 select S3C_GPIO_TRACK
89f0ce72 806 select SAMSUNG_CLKSRC
b1b3f49c 807 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 808 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 809 select USB_ARCH_HAS_OHCI
a08ab637
BD
810 help
811 Samsung S3C64XX series based systems
812
49b7a491
KK
813config ARCH_S5P64X0
814 bool "Samsung S5P6440 S5P6450"
d8b22d25 815 select CLKDEV_LOOKUP
0665ccc4 816 select CLKSRC_MMIO
b1b3f49c 817 select CPU_V6
9e65bbf2 818 select GENERIC_CLOCKEVENTS
b1b3f49c 819 select HAVE_CLK
20676c15 820 select HAVE_S3C2410_I2C if I2C
b1b3f49c 821 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 822 select HAVE_S3C_RTC if RTC_CLASS
01464226 823 select NEED_MACH_GPIO_H
c4ffccdd 824 help
49b7a491
KK
825 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
826 SMDK6450.
c4ffccdd 827
acc84707
MS
828config ARCH_S5PC100
829 bool "Samsung S5PC100"
b1b3f49c 830 select ARCH_USES_GETTIMEOFFSET
29e8eb0f 831 select CLKDEV_LOOKUP
5a7652f2 832 select CPU_V7
b1b3f49c 833 select HAVE_CLK
20676c15 834 select HAVE_S3C2410_I2C if I2C
c39d8d55 835 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 836 select HAVE_S3C_RTC if RTC_CLASS
01464226 837 select NEED_MACH_GPIO_H
5a7652f2 838 help
acc84707 839 Samsung S5PC100 series based systems
5a7652f2 840
170f4e42
KK
841config ARCH_S5PV210
842 bool "Samsung S5PV210/S5PC110"
b1b3f49c 843 select ARCH_HAS_CPUFREQ
0f75a96b 844 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 845 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 846 select CLKDEV_LOOKUP
0665ccc4 847 select CLKSRC_MMIO
b1b3f49c 848 select CPU_V7
9e65bbf2 849 select GENERIC_CLOCKEVENTS
b1b3f49c 850 select HAVE_CLK
20676c15 851 select HAVE_S3C2410_I2C if I2C
c39d8d55 852 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 853 select HAVE_S3C_RTC if RTC_CLASS
01464226 854 select NEED_MACH_GPIO_H
0cdc8b92 855 select NEED_MACH_MEMORY_H
170f4e42
KK
856 help
857 Samsung S5PV210/S5PC110 series based systems
858
83014579 859config ARCH_EXYNOS
93e22567 860 bool "Samsung EXYNOS"
b1b3f49c 861 select ARCH_HAS_CPUFREQ
0f75a96b 862 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 863 select ARCH_SPARSEMEM_ENABLE
badc4f2d 864 select CLKDEV_LOOKUP
b1b3f49c 865 select CPU_V7
cc0e72b8 866 select GENERIC_CLOCKEVENTS
b1b3f49c 867 select HAVE_CLK
20676c15 868 select HAVE_S3C2410_I2C if I2C
c39d8d55 869 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 870 select HAVE_S3C_RTC if RTC_CLASS
01464226 871 select NEED_MACH_GPIO_H
0cdc8b92 872 select NEED_MACH_MEMORY_H
cc0e72b8 873 help
83014579 874 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 875
1da177e4
LT
876config ARCH_SHARK
877 bool "Shark"
b1b3f49c 878 select ARCH_USES_GETTIMEOFFSET
c750815e 879 select CPU_SA110
f7e68bbf
RK
880 select ISA
881 select ISA_DMA
0cdc8b92 882 select NEED_MACH_MEMORY_H
b1b3f49c 883 select PCI
b4811bac 884 select VIRT_TO_BUS
b1b3f49c 885 select ZONE_DMA
f999b8bd
MM
886 help
887 Support for the StrongARM based Digital DNARD machine, also known
888 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 889
d98aac75
LW
890config ARCH_U300
891 bool "ST-Ericsson U300 Series"
892 depends on MMU
b1b3f49c 893 select ARCH_REQUIRE_GPIOLIB
d98aac75 894 select ARM_AMBA
5485c1e0 895 select ARM_PATCH_PHYS_VIRT
d98aac75 896 select ARM_VIC
6d803ba7 897 select CLKDEV_LOOKUP
b1b3f49c 898 select CLKSRC_MMIO
50667d63 899 select COMMON_CLK
b1b3f49c
RK
900 select CPU_ARM926T
901 select GENERIC_CLOCKEVENTS
b1b3f49c 902 select HAVE_TCM
a4fe292f 903 select SPARSE_IRQ
d98aac75
LW
904 help
905 Support for ST-Ericsson U300 series mobile platforms.
906
ccf50e23
RK
907config ARCH_U8500
908 bool "ST-Ericsson U8500 Series"
67ae14fc 909 depends on MMU
b1b3f49c
RK
910 select ARCH_HAS_CPUFREQ
911 select ARCH_REQUIRE_GPIOLIB
ccf50e23 912 select ARM_AMBA
6d803ba7 913 select CLKDEV_LOOKUP
b1b3f49c
RK
914 select CPU_V7
915 select GENERIC_CLOCKEVENTS
3b55658a 916 select HAVE_SMP
ce5ea9f3 917 select MIGHT_HAVE_CACHE_L2X0
c3b9d1db 918 select SPARSE_IRQ
ccf50e23
RK
919 help
920 Support for ST-Ericsson's Ux500 architecture
921
922config ARCH_NOMADIK
923 bool "STMicroelectronics Nomadik"
b1b3f49c 924 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
925 select ARM_AMBA
926 select ARM_VIC
5f66d482 927 select CLKSRC_NOMADIK_MTU
4a31bd28 928 select COMMON_CLK
b1b3f49c 929 select CPU_ARM926T
ccf50e23 930 select GENERIC_CLOCKEVENTS
b1b3f49c 931 select MIGHT_HAVE_CACHE_L2X0
f015941f 932 select USE_OF
0fa7be40 933 select PINCTRL
2601ccfe 934 select PINCTRL_STN8815
c3b9d1db 935 select SPARSE_IRQ
ccf50e23
RK
936 help
937 Support for the Nomadik platform by ST-Ericsson
938
93e22567
RK
939config PLAT_SPEAR
940 bool "ST SPEAr"
42099322 941 select ARCH_HAS_CPUFREQ
93e22567
RK
942 select ARCH_REQUIRE_GPIOLIB
943 select ARM_AMBA
944 select CLKDEV_LOOKUP
945 select CLKSRC_MMIO
946 select COMMON_CLK
947 select GENERIC_CLOCKEVENTS
948 select HAVE_CLK
949 help
950 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
951
7c6337e2
KH
952config ARCH_DAVINCI
953 bool "TI DaVinci"
b1b3f49c 954 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 955 select ARCH_REQUIRE_GPIOLIB
6d803ba7 956 select CLKDEV_LOOKUP
20e9969b 957 select GENERIC_ALLOCATOR
b1b3f49c 958 select GENERIC_CLOCKEVENTS
dc7ad3b3 959 select GENERIC_IRQ_CHIP
b1b3f49c 960 select HAVE_IDE
01464226 961 select NEED_MACH_GPIO_H
689e331f 962 select USE_OF
b1b3f49c 963 select ZONE_DMA
7c6337e2
KH
964 help
965 Support for TI's DaVinci platform.
966
a0694861
TL
967config ARCH_OMAP1
968 bool "TI OMAP1"
00a36698 969 depends on MMU
89c52ed4 970 select ARCH_HAS_CPUFREQ
9af915da 971 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 972 select ARCH_OMAP
21f47fbc 973 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 974 select CLKDEV_LOOKUP
d6e15d78 975 select CLKSRC_MMIO
b1b3f49c 976 select GENERIC_CLOCKEVENTS
a0694861 977 select GENERIC_IRQ_CHIP
e9a91de7 978 select HAVE_CLK
a0694861
TL
979 select HAVE_IDE
980 select IRQ_DOMAIN
981 select NEED_MACH_IO_H if PCCARD
982 select NEED_MACH_MEMORY_H
21f47fbc 983 help
a0694861 984 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 985
1da177e4
LT
986endchoice
987
387798b3
RH
988menu "Multiple platform selection"
989 depends on ARCH_MULTIPLATFORM
990
991comment "CPU Core family selection"
992
993config ARCH_MULTI_V4
994 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 995 depends on !ARCH_MULTI_V6_V7
b1b3f49c 996 select ARCH_MULTI_V4_V5
387798b3
RH
997
998config ARCH_MULTI_V4T
999 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 1000 depends on !ARCH_MULTI_V6_V7
b1b3f49c 1001 select ARCH_MULTI_V4_V5
387798b3
RH
1002
1003config ARCH_MULTI_V5
1004 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 1005 depends on !ARCH_MULTI_V6_V7
b1b3f49c 1006 select ARCH_MULTI_V4_V5
387798b3
RH
1007
1008config ARCH_MULTI_V4_V5
1009 bool
1010
1011config ARCH_MULTI_V6
8dda05cc 1012 bool "ARMv6 based platforms (ARM11)"
387798b3 1013 select ARCH_MULTI_V6_V7
b1b3f49c 1014 select CPU_V6
387798b3
RH
1015
1016config ARCH_MULTI_V7
8dda05cc 1017 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
1018 default y
1019 select ARCH_MULTI_V6_V7
b1b3f49c
RK
1020 select ARCH_VEXPRESS
1021 select CPU_V7
387798b3
RH
1022
1023config ARCH_MULTI_V6_V7
1024 bool
1025
1026config ARCH_MULTI_CPU_AUTO
1027 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1028 select ARCH_MULTI_V5
1029
1030endmenu
1031
ccf50e23
RK
1032#
1033# This is sorted alphabetically by mach-* pathname. However, plat-*
1034# Kconfigs may be included either alphabetically (according to the
1035# plat- suffix) or along side the corresponding mach-* source.
1036#
3e93a22b
GC
1037source "arch/arm/mach-mvebu/Kconfig"
1038
95b8f20f
RK
1039source "arch/arm/mach-at91/Kconfig"
1040
8ac49e04
CD
1041source "arch/arm/mach-bcm/Kconfig"
1042
1da177e4
LT
1043source "arch/arm/mach-clps711x/Kconfig"
1044
d94f944e
AV
1045source "arch/arm/mach-cns3xxx/Kconfig"
1046
95b8f20f
RK
1047source "arch/arm/mach-davinci/Kconfig"
1048
1049source "arch/arm/mach-dove/Kconfig"
1050
e7736d47
LB
1051source "arch/arm/mach-ep93xx/Kconfig"
1052
1da177e4
LT
1053source "arch/arm/mach-footbridge/Kconfig"
1054
59d3a193
PZ
1055source "arch/arm/mach-gemini/Kconfig"
1056
95b8f20f
RK
1057source "arch/arm/mach-h720x/Kconfig"
1058
387798b3
RH
1059source "arch/arm/mach-highbank/Kconfig"
1060
1da177e4
LT
1061source "arch/arm/mach-integrator/Kconfig"
1062
3f7e5815
LB
1063source "arch/arm/mach-iop32x/Kconfig"
1064
1065source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1066
285f5fa7
DW
1067source "arch/arm/mach-iop13xx/Kconfig"
1068
1da177e4
LT
1069source "arch/arm/mach-ixp4xx/Kconfig"
1070
95b8f20f
RK
1071source "arch/arm/mach-kirkwood/Kconfig"
1072
1073source "arch/arm/mach-ks8695/Kconfig"
1074
95b8f20f
RK
1075source "arch/arm/mach-msm/Kconfig"
1076
794d15b2
SS
1077source "arch/arm/mach-mv78xx0/Kconfig"
1078
3995eb82 1079source "arch/arm/mach-imx/Kconfig"
1da177e4 1080
1d3f33d5
SG
1081source "arch/arm/mach-mxs/Kconfig"
1082
95b8f20f 1083source "arch/arm/mach-netx/Kconfig"
49cbe786 1084
95b8f20f 1085source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 1086
d48af15e
TL
1087source "arch/arm/plat-omap/Kconfig"
1088
1089source "arch/arm/mach-omap1/Kconfig"
1da177e4 1090
1dbae815
TL
1091source "arch/arm/mach-omap2/Kconfig"
1092
9dd0b194 1093source "arch/arm/mach-orion5x/Kconfig"
585cf175 1094
387798b3
RH
1095source "arch/arm/mach-picoxcell/Kconfig"
1096
95b8f20f
RK
1097source "arch/arm/mach-pxa/Kconfig"
1098source "arch/arm/plat-pxa/Kconfig"
585cf175 1099
95b8f20f
RK
1100source "arch/arm/mach-mmp/Kconfig"
1101
1102source "arch/arm/mach-realview/Kconfig"
1103
1104source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1105
cf383678 1106source "arch/arm/plat-samsung/Kconfig"
a21765a7 1107
387798b3
RH
1108source "arch/arm/mach-socfpga/Kconfig"
1109
cee37e50 1110source "arch/arm/plat-spear/Kconfig"
a21765a7 1111
85fd6d63 1112source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1113
a08ab637 1114if ARCH_S3C64XX
431107ea 1115source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1116endif
1117
49b7a491 1118source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1119
5a7652f2 1120source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1121
170f4e42
KK
1122source "arch/arm/mach-s5pv210/Kconfig"
1123
83014579 1124source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1125
882d01f9 1126source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1127
3b52634f
MR
1128source "arch/arm/mach-sunxi/Kconfig"
1129
156a0997
BS
1130source "arch/arm/mach-prima2/Kconfig"
1131
c5f80065
EG
1132source "arch/arm/mach-tegra/Kconfig"
1133
95b8f20f 1134source "arch/arm/mach-u300/Kconfig"
1da177e4 1135
95b8f20f 1136source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1137
1138source "arch/arm/mach-versatile/Kconfig"
1139
ceade897 1140source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1141source "arch/arm/plat-versatile/Kconfig"
ceade897 1142
2a0ba738
MZ
1143source "arch/arm/mach-virt/Kconfig"
1144
6f35f9a9
TP
1145source "arch/arm/mach-vt8500/Kconfig"
1146
7ec80ddf 1147source "arch/arm/mach-w90x900/Kconfig"
1148
9a45eb69
JC
1149source "arch/arm/mach-zynq/Kconfig"
1150
1da177e4
LT
1151# Definitions to make life easier
1152config ARCH_ACORN
1153 bool
1154
7ae1f7ec
LB
1155config PLAT_IOP
1156 bool
469d3044 1157 select GENERIC_CLOCKEVENTS
7ae1f7ec 1158
69b02f6a
LB
1159config PLAT_ORION
1160 bool
bfe45e0b 1161 select CLKSRC_MMIO
b1b3f49c 1162 select COMMON_CLK
dc7ad3b3 1163 select GENERIC_IRQ_CHIP
278b45b0 1164 select IRQ_DOMAIN
69b02f6a 1165
abcda1dc
TP
1166config PLAT_ORION_LEGACY
1167 bool
1168 select PLAT_ORION
1169
bd5ce433
EM
1170config PLAT_PXA
1171 bool
1172
f4b8b319
RK
1173config PLAT_VERSATILE
1174 bool
1175
e3887714
RK
1176config ARM_TIMER_SP804
1177 bool
bfe45e0b 1178 select CLKSRC_MMIO
a7bf6162 1179 select HAVE_SCHED_CLOCK
e3887714 1180
1da177e4
LT
1181source arch/arm/mm/Kconfig
1182
958cab0f
RK
1183config ARM_NR_BANKS
1184 int
1185 default 16 if ARCH_EP93XX
1186 default 8
1187
afe4b25e 1188config IWMMXT
698613b6 1189 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1190 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1191 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1192 help
1193 Enable support for iWMMXt context switching at run time if
1194 running on a CPU that supports it.
1195
1da177e4
LT
1196config XSCALE_PMU
1197 bool
bfc994b5 1198 depends on CPU_XSCALE
1da177e4
LT
1199 default y
1200
52108641 1201config MULTI_IRQ_HANDLER
1202 bool
1203 help
1204 Allow each machine to specify it's own IRQ handler at run time.
1205
3b93e7b0
HC
1206if !MMU
1207source "arch/arm/Kconfig-nommu"
1208endif
1209
f0c4b8d6
WD
1210config ARM_ERRATA_326103
1211 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1212 depends on CPU_V6
1213 help
1214 Executing a SWP instruction to read-only memory does not set bit 11
1215 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1216 treat the access as a read, preventing a COW from occurring and
1217 causing the faulting task to livelock.
1218
9cba3ccc
CM
1219config ARM_ERRATA_411920
1220 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1221 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1222 help
1223 Invalidation of the Instruction Cache operation can
1224 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1225 It does not affect the MPCore. This option enables the ARM Ltd.
1226 recommended workaround.
1227
7ce236fc
CM
1228config ARM_ERRATA_430973
1229 bool "ARM errata: Stale prediction on replaced interworking branch"
1230 depends on CPU_V7
1231 help
1232 This option enables the workaround for the 430973 Cortex-A8
1233 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1234 interworking branch is replaced with another code sequence at the
1235 same virtual address, whether due to self-modifying code or virtual
1236 to physical address re-mapping, Cortex-A8 does not recover from the
1237 stale interworking branch prediction. This results in Cortex-A8
1238 executing the new code sequence in the incorrect ARM or Thumb state.
1239 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1240 and also flushes the branch target cache at every context switch.
1241 Note that setting specific bits in the ACTLR register may not be
1242 available in non-secure mode.
1243
855c551f
CM
1244config ARM_ERRATA_458693
1245 bool "ARM errata: Processor deadlock when a false hazard is created"
1246 depends on CPU_V7
62e4d357 1247 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1248 help
1249 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1250 erratum. For very specific sequences of memory operations, it is
1251 possible for a hazard condition intended for a cache line to instead
1252 be incorrectly associated with a different cache line. This false
1253 hazard might then cause a processor deadlock. The workaround enables
1254 the L1 caching of the NEON accesses and disables the PLD instruction
1255 in the ACTLR register. Note that setting specific bits in the ACTLR
1256 register may not be available in non-secure mode.
1257
0516e464
CM
1258config ARM_ERRATA_460075
1259 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1260 depends on CPU_V7
62e4d357 1261 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1262 help
1263 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1264 erratum. Any asynchronous access to the L2 cache may encounter a
1265 situation in which recent store transactions to the L2 cache are lost
1266 and overwritten with stale memory contents from external memory. The
1267 workaround disables the write-allocate mode for the L2 cache via the
1268 ACTLR register. Note that setting specific bits in the ACTLR register
1269 may not be available in non-secure mode.
1270
9f05027c
WD
1271config ARM_ERRATA_742230
1272 bool "ARM errata: DMB operation may be faulty"
1273 depends on CPU_V7 && SMP
62e4d357 1274 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1275 help
1276 This option enables the workaround for the 742230 Cortex-A9
1277 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1278 between two write operations may not ensure the correct visibility
1279 ordering of the two writes. This workaround sets a specific bit in
1280 the diagnostic register of the Cortex-A9 which causes the DMB
1281 instruction to behave as a DSB, ensuring the correct behaviour of
1282 the two writes.
1283
a672e99b
WD
1284config ARM_ERRATA_742231
1285 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1286 depends on CPU_V7 && SMP
62e4d357 1287 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1288 help
1289 This option enables the workaround for the 742231 Cortex-A9
1290 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1291 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1292 accessing some data located in the same cache line, may get corrupted
1293 data due to bad handling of the address hazard when the line gets
1294 replaced from one of the CPUs at the same time as another CPU is
1295 accessing it. This workaround sets specific bits in the diagnostic
1296 register of the Cortex-A9 which reduces the linefill issuing
1297 capabilities of the processor.
1298
9e65582a 1299config PL310_ERRATA_588369
fa0ce403 1300 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1301 depends on CACHE_L2X0
9e65582a
SS
1302 help
1303 The PL310 L2 cache controller implements three types of Clean &
1304 Invalidate maintenance operations: by Physical Address
1305 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1306 They are architecturally defined to behave as the execution of a
1307 clean operation followed immediately by an invalidate operation,
1308 both performing to the same memory location. This functionality
1309 is not correctly implemented in PL310 as clean lines are not
2839e06c 1310 invalidated as a result of these operations.
cdf357f1
WD
1311
1312config ARM_ERRATA_720789
1313 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1314 depends on CPU_V7
cdf357f1
WD
1315 help
1316 This option enables the workaround for the 720789 Cortex-A9 (prior to
1317 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1318 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1319 As a consequence of this erratum, some TLB entries which should be
1320 invalidated are not, resulting in an incoherency in the system page
1321 tables. The workaround changes the TLB flushing routines to invalidate
1322 entries regardless of the ASID.
475d92fc 1323
1f0090a1 1324config PL310_ERRATA_727915
fa0ce403 1325 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1326 depends on CACHE_L2X0
1327 help
1328 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1329 operation (offset 0x7FC). This operation runs in background so that
1330 PL310 can handle normal accesses while it is in progress. Under very
1331 rare circumstances, due to this erratum, write data can be lost when
1332 PL310 treats a cacheable write transaction during a Clean &
1333 Invalidate by Way operation.
1334
475d92fc
WD
1335config ARM_ERRATA_743622
1336 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1337 depends on CPU_V7
62e4d357 1338 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1339 help
1340 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1341 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1342 optimisation in the Cortex-A9 Store Buffer may lead to data
1343 corruption. This workaround sets a specific bit in the diagnostic
1344 register of the Cortex-A9 which disables the Store Buffer
1345 optimisation, preventing the defect from occurring. This has no
1346 visible impact on the overall performance or power consumption of the
1347 processor.
1348
9a27c27c
WD
1349config ARM_ERRATA_751472
1350 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1351 depends on CPU_V7
62e4d357 1352 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1353 help
1354 This option enables the workaround for the 751472 Cortex-A9 (prior
1355 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1356 completion of a following broadcasted operation if the second
1357 operation is received by a CPU before the ICIALLUIS has completed,
1358 potentially leading to corrupted entries in the cache or TLB.
1359
fa0ce403
WD
1360config PL310_ERRATA_753970
1361 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1362 depends on CACHE_PL310
1363 help
1364 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1365
1366 Under some condition the effect of cache sync operation on
1367 the store buffer still remains when the operation completes.
1368 This means that the store buffer is always asked to drain and
1369 this prevents it from merging any further writes. The workaround
1370 is to replace the normal offset of cache sync operation (0x730)
1371 by another offset targeting an unmapped PL310 register 0x740.
1372 This has the same effect as the cache sync operation: store buffer
1373 drain and waiting for all buffers empty.
1374
fcbdc5fe
WD
1375config ARM_ERRATA_754322
1376 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1377 depends on CPU_V7
1378 help
1379 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1380 r3p*) erratum. A speculative memory access may cause a page table walk
1381 which starts prior to an ASID switch but completes afterwards. This
1382 can populate the micro-TLB with a stale entry which may be hit with
1383 the new ASID. This workaround places two dsb instructions in the mm
1384 switching code so that no page table walks can cross the ASID switch.
1385
5dab26af
WD
1386config ARM_ERRATA_754327
1387 bool "ARM errata: no automatic Store Buffer drain"
1388 depends on CPU_V7 && SMP
1389 help
1390 This option enables the workaround for the 754327 Cortex-A9 (prior to
1391 r2p0) erratum. The Store Buffer does not have any automatic draining
1392 mechanism and therefore a livelock may occur if an external agent
1393 continuously polls a memory location waiting to observe an update.
1394 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1395 written polling loops from denying visibility of updates to memory.
1396
145e10e1
CM
1397config ARM_ERRATA_364296
1398 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1399 depends on CPU_V6 && !SMP
1400 help
1401 This options enables the workaround for the 364296 ARM1136
1402 r0p2 erratum (possible cache data corruption with
1403 hit-under-miss enabled). It sets the undocumented bit 31 in
1404 the auxiliary control register and the FI bit in the control
1405 register, thus disabling hit-under-miss without putting the
1406 processor into full low interrupt latency mode. ARM11MPCore
1407 is not affected.
1408
f630c1bd
WD
1409config ARM_ERRATA_764369
1410 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1411 depends on CPU_V7 && SMP
1412 help
1413 This option enables the workaround for erratum 764369
1414 affecting Cortex-A9 MPCore with two or more processors (all
1415 current revisions). Under certain timing circumstances, a data
1416 cache line maintenance operation by MVA targeting an Inner
1417 Shareable memory region may fail to proceed up to either the
1418 Point of Coherency or to the Point of Unification of the
1419 system. This workaround adds a DSB instruction before the
1420 relevant cache maintenance functions and sets a specific bit
1421 in the diagnostic control register of the SCU.
1422
11ed0ba1
WD
1423config PL310_ERRATA_769419
1424 bool "PL310 errata: no automatic Store Buffer drain"
1425 depends on CACHE_L2X0
1426 help
1427 On revisions of the PL310 prior to r3p2, the Store Buffer does
1428 not automatically drain. This can cause normal, non-cacheable
1429 writes to be retained when the memory system is idle, leading
1430 to suboptimal I/O performance for drivers using coherent DMA.
1431 This option adds a write barrier to the cpu_idle loop so that,
1432 on systems with an outer cache, the store buffer is drained
1433 explicitly.
1434
7253b85c
SH
1435config ARM_ERRATA_775420
1436 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1437 depends on CPU_V7
1438 help
1439 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1440 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1441 operation aborts with MMU exception, it might cause the processor
1442 to deadlock. This workaround puts DSB before executing ISB if
1443 an abort may occur on cache maintenance.
1444
93dc6887
CM
1445config ARM_ERRATA_798181
1446 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1447 depends on CPU_V7 && SMP
1448 help
1449 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1450 adequately shooting down all use of the old entries. This
1451 option enables the Linux kernel workaround for this erratum
1452 which sends an IPI to the CPUs that are running the same ASID
1453 as the one being invalidated.
1454
1da177e4
LT
1455endmenu
1456
1457source "arch/arm/common/Kconfig"
1458
1da177e4
LT
1459menu "Bus support"
1460
1461config ARM_AMBA
1462 bool
1463
1464config ISA
1465 bool
1da177e4
LT
1466 help
1467 Find out whether you have ISA slots on your motherboard. ISA is the
1468 name of a bus system, i.e. the way the CPU talks to the other stuff
1469 inside your box. Other bus systems are PCI, EISA, MicroChannel
1470 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1471 newer boards don't support it. If you have ISA, say Y, otherwise N.
1472
065909b9 1473# Select ISA DMA controller support
1da177e4
LT
1474config ISA_DMA
1475 bool
065909b9 1476 select ISA_DMA_API
1da177e4 1477
065909b9 1478# Select ISA DMA interface
5cae841b
AV
1479config ISA_DMA_API
1480 bool
5cae841b 1481
1da177e4 1482config PCI
0b05da72 1483 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1484 help
1485 Find out whether you have a PCI motherboard. PCI is the name of a
1486 bus system, i.e. the way the CPU talks to the other stuff inside
1487 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1488 VESA. If you have PCI, say Y, otherwise N.
1489
52882173
AV
1490config PCI_DOMAINS
1491 bool
1492 depends on PCI
1493
b080ac8a
MRJ
1494config PCI_NANOENGINE
1495 bool "BSE nanoEngine PCI support"
1496 depends on SA1100_NANOENGINE
1497 help
1498 Enable PCI on the BSE nanoEngine board.
1499
36e23590
MW
1500config PCI_SYSCALL
1501 def_bool PCI
1502
1da177e4
LT
1503# Select the host bridge type
1504config PCI_HOST_VIA82C505
1505 bool
1506 depends on PCI && ARCH_SHARK
1507 default y
1508
a0113a99
MR
1509config PCI_HOST_ITE8152
1510 bool
1511 depends on PCI && MACH_ARMCORE
1512 default y
1513 select DMABOUNCE
1514
1da177e4
LT
1515source "drivers/pci/Kconfig"
1516
1517source "drivers/pcmcia/Kconfig"
1518
1519endmenu
1520
1521menu "Kernel Features"
1522
3b55658a
DM
1523config HAVE_SMP
1524 bool
1525 help
1526 This option should be selected by machines which have an SMP-
1527 capable CPU.
1528
1529 The only effect of this option is to make the SMP-related
1530 options available to the user for configuration.
1531
1da177e4 1532config SMP
bb2d8130 1533 bool "Symmetric Multi-Processing"
fbb4ddac 1534 depends on CPU_V6K || CPU_V7
bc28248e 1535 depends on GENERIC_CLOCKEVENTS
3b55658a 1536 depends on HAVE_SMP
9934ebb8 1537 depends on MMU
89c3dedf 1538 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
b1b3f49c 1539 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1540 help
1541 This enables support for systems with more than one CPU. If you have
1542 a system with only one CPU, like most personal computers, say N. If
1543 you have a system with more than one CPU, say Y.
1544
1545 If you say N here, the kernel will run on single and multiprocessor
1546 machines, but will use only one CPU of a multiprocessor machine. If
1547 you say Y here, the kernel will run on many, but not all, single
1548 processor machines. On a single processor machine, the kernel will
1549 run faster if you say N here.
1550
395cf969 1551 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1552 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1553 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1554
1555 If you don't know what to do here, say N.
1556
f00ec48f
RK
1557config SMP_ON_UP
1558 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1559 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1560 default y
1561 help
1562 SMP kernels contain instructions which fail on non-SMP processors.
1563 Enabling this option allows the kernel to modify itself to make
1564 these instructions safe. Disabling it allows about 1K of space
1565 savings.
1566
1567 If you don't know what to do here, say Y.
1568
c9018aab
VG
1569config ARM_CPU_TOPOLOGY
1570 bool "Support cpu topology definition"
1571 depends on SMP && CPU_V7
1572 default y
1573 help
1574 Support ARM cpu topology definition. The MPIDR register defines
1575 affinity between processors which is then used to describe the cpu
1576 topology of an ARM System.
1577
1578config SCHED_MC
1579 bool "Multi-core scheduler support"
1580 depends on ARM_CPU_TOPOLOGY
1581 help
1582 Multi-core scheduler support improves the CPU scheduler's decision
1583 making when dealing with multi-core CPU chips at a cost of slightly
1584 increased overhead in some places. If unsure say N here.
1585
1586config SCHED_SMT
1587 bool "SMT scheduler support"
1588 depends on ARM_CPU_TOPOLOGY
1589 help
1590 Improves the CPU scheduler's decision making when dealing with
1591 MultiThreading at a cost of slightly increased overhead in some
1592 places. If unsure say N here.
1593
a8cbcd92
RK
1594config HAVE_ARM_SCU
1595 bool
a8cbcd92
RK
1596 help
1597 This option enables support for the ARM system coherency unit
1598
8a4da6e3 1599config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1600 bool "Architected timer support"
1601 depends on CPU_V7
8a4da6e3 1602 select ARM_ARCH_TIMER
022c03a2
MZ
1603 help
1604 This option enables support for the ARM architected timer
1605
f32f4ce2
RK
1606config HAVE_ARM_TWD
1607 bool
1608 depends on SMP
1609 help
1610 This options enables support for the ARM timer and watchdog unit
1611
8d5796d2
LB
1612choice
1613 prompt "Memory split"
1614 default VMSPLIT_3G
1615 help
1616 Select the desired split between kernel and user memory.
1617
1618 If you are not absolutely sure what you are doing, leave this
1619 option alone!
1620
1621 config VMSPLIT_3G
1622 bool "3G/1G user/kernel split"
1623 config VMSPLIT_2G
1624 bool "2G/2G user/kernel split"
1625 config VMSPLIT_1G
1626 bool "1G/3G user/kernel split"
1627endchoice
1628
1629config PAGE_OFFSET
1630 hex
1631 default 0x40000000 if VMSPLIT_1G
1632 default 0x80000000 if VMSPLIT_2G
1633 default 0xC0000000
1634
1da177e4
LT
1635config NR_CPUS
1636 int "Maximum number of CPUs (2-32)"
1637 range 2 32
1638 depends on SMP
1639 default "4"
1640
a054a811 1641config HOTPLUG_CPU
00b7dede
RK
1642 bool "Support for hot-pluggable CPUs"
1643 depends on SMP && HOTPLUG
a054a811
RK
1644 help
1645 Say Y here to experiment with turning CPUs off and on. CPUs
1646 can be controlled through /sys/devices/system/cpu.
1647
2bdd424f
WD
1648config ARM_PSCI
1649 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1650 depends on CPU_V7
1651 help
1652 Say Y here if you want Linux to communicate with system firmware
1653 implementing the PSCI specification for CPU-centric power
1654 management operations described in ARM document number ARM DEN
1655 0022A ("Power State Coordination Interface System Software on
1656 ARM processors").
1657
37ee16ae
RK
1658config LOCAL_TIMERS
1659 bool "Use local timer interrupts"
971acb9b 1660 depends on SMP
37ee16ae 1661 default y
30d8bead 1662 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1663 help
1664 Enable support for local timers on SMP platforms, rather then the
1665 legacy IPI broadcast method. Local timers allows the system
1666 accounting to be spread across the timer interval, preventing a
1667 "thundering herd" at every timer tick.
1668
2a6ad871
MR
1669# The GPIO number here must be sorted by descending number. In case of
1670# a multiplatform kernel, we just want the highest value required by the
1671# selected platforms.
44986ab0
PDSN
1672config ARCH_NR_GPIO
1673 int
3dea19e8 1674 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
39f47d9f 1675 default 512 if SOC_OMAP5
2a6ad871 1676 default 355 if ARCH_U8500
e590b91e 1677 default 288 if ARCH_VT8500 || ARCH_SUNXI
2a6ad871 1678 default 264 if MACH_H4700
44986ab0
PDSN
1679 default 0
1680 help
1681 Maximum number of GPIOs in the system.
1682
1683 If unsure, leave the default value.
1684
d45a398f 1685source kernel/Kconfig.preempt
1da177e4 1686
f8065813
RK
1687config HZ
1688 int
b130d5c2 1689 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1690 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1691 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1692 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1693 default 100
1694
b28748fb
RK
1695config SCHED_HRTICK
1696 def_bool HIGH_RES_TIMERS
1697
16c79651 1698config THUMB2_KERNEL
00b7dede
RK
1699 bool "Compile the kernel in Thumb-2 mode"
1700 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
16c79651
CM
1701 select AEABI
1702 select ARM_ASM_UNIFIED
89bace65 1703 select ARM_UNWIND
16c79651
CM
1704 help
1705 By enabling this option, the kernel will be compiled in
1706 Thumb-2 mode. A compiler/assembler that understand the unified
1707 ARM-Thumb syntax is needed.
1708
1709 If unsure, say N.
1710
6f685c5c
DM
1711config THUMB2_AVOID_R_ARM_THM_JUMP11
1712 bool "Work around buggy Thumb-2 short branch relocations in gas"
1713 depends on THUMB2_KERNEL && MODULES
1714 default y
1715 help
1716 Various binutils versions can resolve Thumb-2 branches to
1717 locally-defined, preemptible global symbols as short-range "b.n"
1718 branch instructions.
1719
1720 This is a problem, because there's no guarantee the final
1721 destination of the symbol, or any candidate locations for a
1722 trampoline, are within range of the branch. For this reason, the
1723 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1724 relocation in modules at all, and it makes little sense to add
1725 support.
1726
1727 The symptom is that the kernel fails with an "unsupported
1728 relocation" error when loading some modules.
1729
1730 Until fixed tools are available, passing
1731 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1732 code which hits this problem, at the cost of a bit of extra runtime
1733 stack usage in some cases.
1734
1735 The problem is described in more detail at:
1736 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1737
1738 Only Thumb-2 kernels are affected.
1739
1740 Unless you are sure your tools don't have this problem, say Y.
1741
0becb088
CM
1742config ARM_ASM_UNIFIED
1743 bool
1744
704bdda0
NP
1745config AEABI
1746 bool "Use the ARM EABI to compile the kernel"
1747 help
1748 This option allows for the kernel to be compiled using the latest
1749 ARM ABI (aka EABI). This is only useful if you are using a user
1750 space environment that is also compiled with EABI.
1751
1752 Since there are major incompatibilities between the legacy ABI and
1753 EABI, especially with regard to structure member alignment, this
1754 option also changes the kernel syscall calling convention to
1755 disambiguate both ABIs and allow for backward compatibility support
1756 (selected with CONFIG_OABI_COMPAT).
1757
1758 To use this you need GCC version 4.0.0 or later.
1759
6c90c872 1760config OABI_COMPAT
a73a3ff1 1761 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1762 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1763 default y
1764 help
1765 This option preserves the old syscall interface along with the
1766 new (ARM EABI) one. It also provides a compatibility layer to
1767 intercept syscalls that have structure arguments which layout
1768 in memory differs between the legacy ABI and the new ARM EABI
1769 (only for non "thumb" binaries). This option adds a tiny
1770 overhead to all syscalls and produces a slightly larger kernel.
1771 If you know you'll be using only pure EABI user space then you
1772 can say N here. If this option is not selected and you attempt
1773 to execute a legacy ABI binary then the result will be
1774 UNPREDICTABLE (in fact it can be predicted that it won't work
1775 at all). If in doubt say Y.
1776
eb33575c 1777config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1778 bool
e80d6a24 1779
05944d74
RK
1780config ARCH_SPARSEMEM_ENABLE
1781 bool
1782
07a2f737
RK
1783config ARCH_SPARSEMEM_DEFAULT
1784 def_bool ARCH_SPARSEMEM_ENABLE
1785
05944d74 1786config ARCH_SELECT_MEMORY_MODEL
be370302 1787 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1788
7b7bf499
WD
1789config HAVE_ARCH_PFN_VALID
1790 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1791
053a96ca 1792config HIGHMEM
e8db89a2
RK
1793 bool "High Memory Support"
1794 depends on MMU
053a96ca
NP
1795 help
1796 The address space of ARM processors is only 4 Gigabytes large
1797 and it has to accommodate user address space, kernel address
1798 space as well as some memory mapped IO. That means that, if you
1799 have a large amount of physical memory and/or IO, not all of the
1800 memory can be "permanently mapped" by the kernel. The physical
1801 memory that is not permanently mapped is called "high memory".
1802
1803 Depending on the selected kernel/user memory split, minimum
1804 vmalloc space and actual amount of RAM, you may not need this
1805 option which should result in a slightly faster kernel.
1806
1807 If unsure, say n.
1808
65cec8e3
RK
1809config HIGHPTE
1810 bool "Allocate 2nd-level pagetables from highmem"
1811 depends on HIGHMEM
65cec8e3 1812
1b8873a0
JI
1813config HW_PERF_EVENTS
1814 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1815 depends on PERF_EVENTS
1b8873a0
JI
1816 default y
1817 help
1818 Enable hardware performance counter support for perf events. If
1819 disabled, perf events will use software events only.
1820
3f22ab27
DH
1821source "mm/Kconfig"
1822
c1b2d970
MD
1823config FORCE_MAX_ZONEORDER
1824 int "Maximum zone order" if ARCH_SHMOBILE
1825 range 11 64 if ARCH_SHMOBILE
898f08e1 1826 default "12" if SOC_AM33XX
c1b2d970
MD
1827 default "9" if SA1111
1828 default "11"
1829 help
1830 The kernel memory allocator divides physically contiguous memory
1831 blocks into "zones", where each zone is a power of two number of
1832 pages. This option selects the largest power of two that the kernel
1833 keeps in the memory allocator. If you need to allocate very large
1834 blocks of physically contiguous memory, then you may need to
1835 increase this value.
1836
1837 This config option is actually maximum order plus one. For example,
1838 a value of 11 means that the largest free memory block is 2^10 pages.
1839
1da177e4
LT
1840config ALIGNMENT_TRAP
1841 bool
f12d0d7c 1842 depends on CPU_CP15_MMU
1da177e4 1843 default y if !ARCH_EBSA110
e119bfff 1844 select HAVE_PROC_CPU if PROC_FS
1da177e4 1845 help
84eb8d06 1846 ARM processors cannot fetch/store information which is not
1da177e4
LT
1847 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1848 address divisible by 4. On 32-bit ARM processors, these non-aligned
1849 fetch/store instructions will be emulated in software if you say
1850 here, which has a severe performance impact. This is necessary for
1851 correct operation of some network protocols. With an IP-only
1852 configuration it is safe to say N, otherwise say Y.
1853
39ec58f3 1854config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1855 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1856 depends on MMU
39ec58f3
LB
1857 default y if CPU_FEROCEON
1858 help
1859 Implement faster copy_to_user and clear_user methods for CPU
1860 cores where a 8-word STM instruction give significantly higher
1861 memory write throughput than a sequence of individual 32bit stores.
1862
1863 A possible side effect is a slight increase in scheduling latency
1864 between threads sharing the same address space if they invoke
1865 such copy operations with large buffers.
1866
1867 However, if the CPU data cache is using a write-allocate mode,
1868 this option is unlikely to provide any performance gain.
1869
70c70d97
NP
1870config SECCOMP
1871 bool
1872 prompt "Enable seccomp to safely compute untrusted bytecode"
1873 ---help---
1874 This kernel feature is useful for number crunching applications
1875 that may need to compute untrusted bytecode during their
1876 execution. By using pipes or other transports made available to
1877 the process as file descriptors supporting the read/write
1878 syscalls, it's possible to isolate those applications in
1879 their own address space using seccomp. Once seccomp is
1880 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1881 and the task is only allowed to execute a few safe syscalls
1882 defined by each seccomp mode.
1883
c743f380
NP
1884config CC_STACKPROTECTOR
1885 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1886 help
1887 This option turns on the -fstack-protector GCC feature. This
1888 feature puts, at the beginning of functions, a canary value on
1889 the stack just before the return address, and validates
1890 the value just before actually returning. Stack based buffer
1891 overflows (that need to overwrite this return address) now also
1892 overwrite the canary, which gets detected and the attack is then
1893 neutralized via a kernel panic.
1894 This feature requires gcc version 4.2 or above.
1895
eff8d644
SS
1896config XEN_DOM0
1897 def_bool y
1898 depends on XEN
1899
1900config XEN
1901 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1902 depends on ARM && AEABI && OF
f880b67d 1903 depends on CPU_V7 && !CPU_V6
85323a99 1904 depends on !GENERIC_ATOMIC64
eff8d644
SS
1905 help
1906 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1907
1da177e4
LT
1908endmenu
1909
1910menu "Boot options"
1911
9eb8f674
GL
1912config USE_OF
1913 bool "Flattened Device Tree support"
b1b3f49c 1914 select IRQ_DOMAIN
9eb8f674
GL
1915 select OF
1916 select OF_EARLY_FLATTREE
1917 help
1918 Include support for flattened device tree machine descriptions.
1919
bd51e2f5
NP
1920config ATAGS
1921 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1922 default y
1923 help
1924 This is the traditional way of passing data to the kernel at boot
1925 time. If you are solely relying on the flattened device tree (or
1926 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1927 to remove ATAGS support from your kernel binary. If unsure,
1928 leave this to y.
1929
1930config DEPRECATED_PARAM_STRUCT
1931 bool "Provide old way to pass kernel parameters"
1932 depends on ATAGS
1933 help
1934 This was deprecated in 2001 and announced to live on for 5 years.
1935 Some old boot loaders still use this way.
1936
1da177e4
LT
1937# Compressed boot loader in ROM. Yes, we really want to ask about
1938# TEXT and BSS so we preserve their values in the config files.
1939config ZBOOT_ROM_TEXT
1940 hex "Compressed ROM boot loader base address"
1941 default "0"
1942 help
1943 The physical address at which the ROM-able zImage is to be
1944 placed in the target. Platforms which normally make use of
1945 ROM-able zImage formats normally set this to a suitable
1946 value in their defconfig file.
1947
1948 If ZBOOT_ROM is not enabled, this has no effect.
1949
1950config ZBOOT_ROM_BSS
1951 hex "Compressed ROM boot loader BSS address"
1952 default "0"
1953 help
f8c440b2
DF
1954 The base address of an area of read/write memory in the target
1955 for the ROM-able zImage which must be available while the
1956 decompressor is running. It must be large enough to hold the
1957 entire decompressed kernel plus an additional 128 KiB.
1958 Platforms which normally make use of ROM-able zImage formats
1959 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1960
1961 If ZBOOT_ROM is not enabled, this has no effect.
1962
1963config ZBOOT_ROM
1964 bool "Compressed boot loader in ROM/flash"
1965 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1966 help
1967 Say Y here if you intend to execute your compressed kernel image
1968 (zImage) directly from ROM or flash. If unsure, say N.
1969
090ab3ff
SH
1970choice
1971 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1972 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1973 default ZBOOT_ROM_NONE
1974 help
1975 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1976 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1977 kernel image to an MMC or SD card and boot the kernel straight
1978 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1979 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1980 rest the kernel image to RAM.
1981
1982config ZBOOT_ROM_NONE
1983 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1984 help
1985 Do not load image from SD or MMC
1986
f45b1149
SH
1987config ZBOOT_ROM_MMCIF
1988 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1989 help
090ab3ff
SH
1990 Load image from MMCIF hardware block.
1991
1992config ZBOOT_ROM_SH_MOBILE_SDHI
1993 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1994 help
1995 Load image from SDHI hardware block
1996
1997endchoice
f45b1149 1998
e2a6a3aa
JB
1999config ARM_APPENDED_DTB
2000 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 2001 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
2002 help
2003 With this option, the boot code will look for a device tree binary
2004 (DTB) appended to zImage
2005 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2006
2007 This is meant as a backward compatibility convenience for those
2008 systems with a bootloader that can't be upgraded to accommodate
2009 the documented boot protocol using a device tree.
2010
2011 Beware that there is very little in terms of protection against
2012 this option being confused by leftover garbage in memory that might
2013 look like a DTB header after a reboot if no actual DTB is appended
2014 to zImage. Do not leave this option active in a production kernel
2015 if you don't intend to always append a DTB. Proper passing of the
2016 location into r2 of a bootloader provided DTB is always preferable
2017 to this option.
2018
b90b9a38
NP
2019config ARM_ATAG_DTB_COMPAT
2020 bool "Supplement the appended DTB with traditional ATAG information"
2021 depends on ARM_APPENDED_DTB
2022 help
2023 Some old bootloaders can't be updated to a DTB capable one, yet
2024 they provide ATAGs with memory configuration, the ramdisk address,
2025 the kernel cmdline string, etc. Such information is dynamically
2026 provided by the bootloader and can't always be stored in a static
2027 DTB. To allow a device tree enabled kernel to be used with such
2028 bootloaders, this option allows zImage to extract the information
2029 from the ATAG list and store it at run time into the appended DTB.
2030
d0f34a11
GR
2031choice
2032 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2033 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2034
2035config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2036 bool "Use bootloader kernel arguments if available"
2037 help
2038 Uses the command-line options passed by the boot loader instead of
2039 the device tree bootargs property. If the boot loader doesn't provide
2040 any, the device tree bootargs property will be used.
2041
2042config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2043 bool "Extend with bootloader kernel arguments"
2044 help
2045 The command-line arguments provided by the boot loader will be
2046 appended to the the device tree bootargs property.
2047
2048endchoice
2049
1da177e4
LT
2050config CMDLINE
2051 string "Default kernel command string"
2052 default ""
2053 help
2054 On some architectures (EBSA110 and CATS), there is currently no way
2055 for the boot loader to pass arguments to the kernel. For these
2056 architectures, you should supply some command-line options at build
2057 time by entering them here. As a minimum, you should specify the
2058 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2059
4394c124
VB
2060choice
2061 prompt "Kernel command line type" if CMDLINE != ""
2062 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2063 depends on ATAGS
4394c124
VB
2064
2065config CMDLINE_FROM_BOOTLOADER
2066 bool "Use bootloader kernel arguments if available"
2067 help
2068 Uses the command-line options passed by the boot loader. If
2069 the boot loader doesn't provide any, the default kernel command
2070 string provided in CMDLINE will be used.
2071
2072config CMDLINE_EXTEND
2073 bool "Extend bootloader kernel arguments"
2074 help
2075 The command-line arguments provided by the boot loader will be
2076 appended to the default kernel command string.
2077
92d2040d
AH
2078config CMDLINE_FORCE
2079 bool "Always use the default kernel command string"
92d2040d
AH
2080 help
2081 Always use the default kernel command string, even if the boot
2082 loader passes other arguments to the kernel.
2083 This is useful if you cannot or don't want to change the
2084 command-line options your boot loader passes to the kernel.
4394c124 2085endchoice
92d2040d 2086
1da177e4
LT
2087config XIP_KERNEL
2088 bool "Kernel Execute-In-Place from ROM"
387798b3 2089 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2090 help
2091 Execute-In-Place allows the kernel to run from non-volatile storage
2092 directly addressable by the CPU, such as NOR flash. This saves RAM
2093 space since the text section of the kernel is not loaded from flash
2094 to RAM. Read-write sections, such as the data section and stack,
2095 are still copied to RAM. The XIP kernel is not compressed since
2096 it has to run directly from flash, so it will take more space to
2097 store it. The flash address used to link the kernel object files,
2098 and for storing it, is configuration dependent. Therefore, if you
2099 say Y here, you must know the proper physical address where to
2100 store the kernel image depending on your own flash memory usage.
2101
2102 Also note that the make target becomes "make xipImage" rather than
2103 "make zImage" or "make Image". The final kernel binary to put in
2104 ROM memory will be arch/arm/boot/xipImage.
2105
2106 If unsure, say N.
2107
2108config XIP_PHYS_ADDR
2109 hex "XIP Kernel Physical Location"
2110 depends on XIP_KERNEL
2111 default "0x00080000"
2112 help
2113 This is the physical address in your flash memory the kernel will
2114 be linked for and stored to. This address is dependent on your
2115 own flash usage.
2116
c587e4a6
RP
2117config KEXEC
2118 bool "Kexec system call (EXPERIMENTAL)"
d6f94fa0 2119 depends on (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2120 help
2121 kexec is a system call that implements the ability to shutdown your
2122 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2123 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2124 you can start any kernel with it, not just Linux.
2125
2126 It is an ongoing process to be certain the hardware in a machine
2127 is properly shutdown, so do not be surprised if this code does not
2128 initially work for you. It may help to enable device hotplugging
2129 support.
2130
4cd9d6f7
RP
2131config ATAGS_PROC
2132 bool "Export atags in procfs"
bd51e2f5 2133 depends on ATAGS && KEXEC
b98d7291 2134 default y
4cd9d6f7
RP
2135 help
2136 Should the atags used to boot the kernel be exported in an "atags"
2137 file in procfs. Useful with kexec.
2138
cb5d39b3
MW
2139config CRASH_DUMP
2140 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2141 help
2142 Generate crash dump after being started by kexec. This should
2143 be normally only set in special crash dump kernels which are
2144 loaded in the main kernel with kexec-tools into a specially
2145 reserved region and then later executed after a crash by
2146 kdump/kexec. The crash dump kernel must be compiled to a
2147 memory address not used by the main kernel
2148
2149 For more details see Documentation/kdump/kdump.txt
2150
e69edc79
EM
2151config AUTO_ZRELADDR
2152 bool "Auto calculation of the decompressed kernel image address"
2153 depends on !ZBOOT_ROM && !ARCH_U300
2154 help
2155 ZRELADDR is the physical address where the decompressed kernel
2156 image will be placed. If AUTO_ZRELADDR is selected, the address
2157 will be determined at run-time by masking the current IP with
2158 0xf8000000. This assumes the zImage being placed in the first 128MB
2159 from start of memory.
2160
1da177e4
LT
2161endmenu
2162
ac9d7efc 2163menu "CPU Power Management"
1da177e4 2164
89c52ed4 2165if ARCH_HAS_CPUFREQ
1da177e4
LT
2166source "drivers/cpufreq/Kconfig"
2167
64f102b6
YS
2168config CPU_FREQ_IMX
2169 tristate "CPUfreq driver for i.MX CPUs"
2170 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2171 select CPU_FREQ_TABLE
64f102b6
YS
2172 help
2173 This enables the CPUfreq driver for i.MX CPUs.
2174
9d56c02a
BD
2175config CPU_FREQ_S3C
2176 bool
2177 help
2178 Internal configuration node for common cpufreq on Samsung SoC
2179
2180config CPU_FREQ_S3C24XX
4a50bfe3 2181 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
d6f94fa0 2182 depends on ARCH_S3C24XX && CPU_FREQ
9d56c02a
BD
2183 select CPU_FREQ_S3C
2184 help
2185 This enables the CPUfreq driver for the Samsung S3C24XX family
2186 of CPUs.
2187
2188 For details, take a look at <file:Documentation/cpu-freq>.
2189
2190 If in doubt, say N.
2191
2192config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2193 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
d6f94fa0 2194 depends on CPU_FREQ_S3C24XX
9d56c02a
BD
2195 help
2196 Compile in support for changing the PLL frequency from the
2197 S3C24XX series CPUfreq driver. The PLL takes time to settle
2198 after a frequency change, so by default it is not enabled.
2199
2200 This also means that the PLL tables for the selected CPU(s) will
2201 be built which may increase the size of the kernel image.
2202
2203config CPU_FREQ_S3C24XX_DEBUG
2204 bool "Debug CPUfreq Samsung driver core"
2205 depends on CPU_FREQ_S3C24XX
2206 help
2207 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2208
2209config CPU_FREQ_S3C24XX_IODEBUG
2210 bool "Debug CPUfreq Samsung driver IO timing"
2211 depends on CPU_FREQ_S3C24XX
2212 help
2213 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2214
e6d197a6
BD
2215config CPU_FREQ_S3C24XX_DEBUGFS
2216 bool "Export debugfs for CPUFreq"
2217 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2218 help
2219 Export status information via debugfs.
2220
1da177e4
LT
2221endif
2222
ac9d7efc
RK
2223source "drivers/cpuidle/Kconfig"
2224
2225endmenu
2226
1da177e4
LT
2227menu "Floating point emulation"
2228
2229comment "At least one emulation must be selected"
2230
2231config FPE_NWFPE
2232 bool "NWFPE math emulation"
593c252a 2233 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2234 ---help---
2235 Say Y to include the NWFPE floating point emulator in the kernel.
2236 This is necessary to run most binaries. Linux does not currently
2237 support floating point hardware so you need to say Y here even if
2238 your machine has an FPA or floating point co-processor podule.
2239
2240 You may say N here if you are going to load the Acorn FPEmulator
2241 early in the bootup.
2242
2243config FPE_NWFPE_XP
2244 bool "Support extended precision"
bedf142b 2245 depends on FPE_NWFPE
1da177e4
LT
2246 help
2247 Say Y to include 80-bit support in the kernel floating-point
2248 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2249 Note that gcc does not generate 80-bit operations by default,
2250 so in most cases this option only enlarges the size of the
2251 floating point emulator without any good reason.
2252
2253 You almost surely want to say N here.
2254
2255config FPE_FASTFPE
2256 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2257 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2258 ---help---
2259 Say Y here to include the FAST floating point emulator in the kernel.
2260 This is an experimental much faster emulator which now also has full
2261 precision for the mantissa. It does not support any exceptions.
2262 It is very simple, and approximately 3-6 times faster than NWFPE.
2263
2264 It should be sufficient for most programs. It may be not suitable
2265 for scientific calculations, but you have to check this for yourself.
2266 If you do not feel you need a faster FP emulation you should better
2267 choose NWFPE.
2268
2269config VFP
2270 bool "VFP-format floating point maths"
e399b1a4 2271 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2272 help
2273 Say Y to include VFP support code in the kernel. This is needed
2274 if your hardware includes a VFP unit.
2275
2276 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2277 release notes and additional status information.
2278
2279 Say N if your target does not have VFP hardware.
2280
25ebee02
CM
2281config VFPv3
2282 bool
2283 depends on VFP
2284 default y if CPU_V7
2285
b5872db4
CM
2286config NEON
2287 bool "Advanced SIMD (NEON) Extension support"
2288 depends on VFPv3 && CPU_V7
2289 help
2290 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2291 Extension.
2292
1da177e4
LT
2293endmenu
2294
2295menu "Userspace binary formats"
2296
2297source "fs/Kconfig.binfmt"
2298
2299config ARTHUR
2300 tristate "RISC OS personality"
704bdda0 2301 depends on !AEABI
1da177e4
LT
2302 help
2303 Say Y here to include the kernel code necessary if you want to run
2304 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2305 experimental; if this sounds frightening, say N and sleep in peace.
2306 You can also say M here to compile this support as a module (which
2307 will be called arthur).
2308
2309endmenu
2310
2311menu "Power management options"
2312
eceab4ac 2313source "kernel/power/Kconfig"
1da177e4 2314
f4cb5700 2315config ARCH_SUSPEND_POSSIBLE
4b1082ca 2316 depends on !ARCH_S5PC100
6a786182 2317 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2318 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2319 def_bool y
2320
15e0d9e3
AB
2321config ARM_CPU_SUSPEND
2322 def_bool PM_SLEEP
2323
1da177e4
LT
2324endmenu
2325
d5950b43
SR
2326source "net/Kconfig"
2327
ac25150f 2328source "drivers/Kconfig"
1da177e4
LT
2329
2330source "fs/Kconfig"
2331
1da177e4
LT
2332source "arch/arm/Kconfig.debug"
2333
2334source "security/Kconfig"
2335
2336source "crypto/Kconfig"
2337
2338source "lib/Kconfig"
749cf76c
CD
2339
2340source "arch/arm/kvm/Kconfig"