Commit | Line | Data |
---|---|---|
d2912cb1 | 1 | # SPDX-License-Identifier: GPL-2.0-only |
cfdbc2e1 VG |
2 | # |
3 | # Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) | |
4 | # | |
cfdbc2e1 VG |
5 | |
6 | config ARC | |
7 | def_bool y | |
c4c9a040 | 8 | select ARC_TIMERS |
5c0541e1 | 9 | select ARCH_HAS_CPU_CACHE_ALIASING |
c2280be8 | 10 | select ARCH_HAS_CACHE_LINE_SIZE |
399145f9 | 11 | select ARCH_HAS_DEBUG_VM_PGTABLE |
f73c9045 | 12 | select ARCH_HAS_DMA_PREP_COHERENT |
c27d0e90 | 13 | select ARCH_HAS_PTE_SPECIAL |
347cb6af | 14 | select ARCH_HAS_SETUP_DMA_OPS |
6c3e71dd CH |
15 | select ARCH_HAS_SYNC_DMA_FOR_CPU |
16 | select ARCH_HAS_SYNC_DMA_FOR_DEVICE | |
f2519d4d | 17 | select ARCH_NEED_CMPXCHG_1_EMU |
2a440168 | 18 | select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC |
942fa985 | 19 | select ARCH_32BIT_OFF_T |
10916706 | 20 | select BUILDTIME_TABLE_SORT |
3b7f793a | 21 | select GENERIC_BUILTIN_DTB |
4adeefe1 | 22 | select CLONE_BACKWARDS |
69fbd098 | 23 | select COMMON_CLK |
f73c9045 | 24 | select DMA_DIRECT_REMAP |
ce636527 | 25 | select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC) |
cfdbc2e1 VG |
26 | # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP |
27 | select GENERIC_IRQ_SHOW | |
c1678ffc | 28 | select GENERIC_PCI_IOMAP |
bf287607 | 29 | select GENERIC_SCHED_CLOCK |
cfdbc2e1 | 30 | select GENERIC_SMP_IDLE_THREAD |
06dfae39 | 31 | select GENERIC_IOREMAP |
f798f91e VG |
32 | select GENERIC_STRNCPY_FROM_USER if MMU |
33 | select GENERIC_STRNLEN_USER if MMU | |
f46121bd | 34 | select HAVE_ARCH_KGDB |
547f1125 | 35 | select HAVE_ARCH_TRACEHOOK |
e8003bf6 | 36 | select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARC_MMU_V4 |
c27d0e90 | 37 | select HAVE_DEBUG_STACKOVERFLOW |
9fbea0b7 | 38 | select HAVE_DEBUG_KMEMLEAK |
4368902b | 39 | select HAVE_IOREMAP_PROT |
c27d0e90 VG |
40 | select HAVE_KERNEL_GZIP |
41 | select HAVE_KERNEL_LZMA | |
4d86dfbb VG |
42 | select HAVE_KPROBES |
43 | select HAVE_KRETPROBES | |
b3bbf6a7 | 44 | select HAVE_REGS_AND_STACK_ACCESS_API |
eb1357d9 | 45 | select HAVE_MOD_ARCH_SPECIFIC |
9c57564e | 46 | select HAVE_PERF_EVENTS |
fb0b5490 | 47 | select HAVE_SYSCALL_TRACEPOINTS |
999159a5 | 48 | select IRQ_DOMAIN |
a050ba1e | 49 | select LOCK_MM_AND_FIND_VMA |
cfdbc2e1 | 50 | select MODULES_USE_ELF_RELA |
999159a5 VG |
51 | select OF |
52 | select OF_EARLY_FLATTREE | |
20f1b79d | 53 | select PCI_SYSCALL if PCI |
f091d5a4 | 54 | select HAVE_ARCH_JUMP_LABEL if ISA_ARCV2 && !CPU_ENDIAN_BE32 |
4aae683f | 55 | select TRACE_IRQFLAGS_SUPPORT |
f122668d | 56 | select HAVE_EBPF_JIT if ISA_ARCV2 |
0dafafc3 VG |
57 | |
58 | config LOCKDEP_SUPPORT | |
59 | def_bool y | |
60 | ||
cfdbc2e1 VG |
61 | config SCHED_OMIT_FRAME_POINTER |
62 | def_bool y | |
63 | ||
64 | config GENERIC_CSUM | |
65 | def_bool y | |
66 | ||
cfdbc2e1 VG |
67 | config ARCH_FLATMEM_ENABLE |
68 | def_bool y | |
69 | ||
70 | config MMU | |
71 | def_bool y | |
72 | ||
ce816fa8 | 73 | config NO_IOPORT_MAP |
cfdbc2e1 VG |
74 | def_bool y |
75 | ||
76 | config GENERIC_CALIBRATE_DELAY | |
77 | def_bool y | |
78 | ||
79 | config GENERIC_HWEIGHT | |
80 | def_bool y | |
81 | ||
44c8bb91 VG |
82 | config STACKTRACE_SUPPORT |
83 | def_bool y | |
84 | select STACKTRACE | |
85 | ||
cfdbc2e1 VG |
86 | menu "ARC Architecture Configuration" |
87 | ||
93ad700d | 88 | menu "ARC Platform/SoC/Board" |
cfdbc2e1 | 89 | |
072eb693 | 90 | source "arch/arc/plat-tb10x/Kconfig" |
556cc1c5 | 91 | source "arch/arc/plat-axs10x/Kconfig" |
a518d637 | 92 | source "arch/arc/plat-hsdk/Kconfig" |
93ad700d | 93 | |
53d98958 | 94 | endmenu |
cfdbc2e1 | 95 | |
1f6ccfff VG |
96 | choice |
97 | prompt "ARC Instruction Set" | |
b7cc40c3 | 98 | default ISA_ARCV2 |
1f6ccfff VG |
99 | |
100 | config ISA_ARCOMPACT | |
101 | bool "ARCompact ISA" | |
fff7fb0b | 102 | select CPU_NO_EFFICIENT_FFS |
1f6ccfff VG |
103 | help |
104 | The original ARC ISA of ARC600/700 cores | |
105 | ||
65bfbcdf VG |
106 | config ISA_ARCV2 |
107 | bool "ARC ISA v2" | |
c4c9a040 | 108 | select ARC_TIMERS_64BIT |
65bfbcdf VG |
109 | help |
110 | ISA for the Next Generation ARC-HS cores | |
1f6ccfff VG |
111 | |
112 | endchoice | |
113 | ||
cfdbc2e1 VG |
114 | menu "ARC CPU Configuration" |
115 | ||
116 | choice | |
117 | prompt "ARC Core" | |
1f6ccfff VG |
118 | default ARC_CPU_770 if ISA_ARCOMPACT |
119 | default ARC_CPU_HS if ISA_ARCV2 | |
120 | ||
cfdbc2e1 VG |
121 | config ARC_CPU_770 |
122 | bool "ARC770" | |
767a697e | 123 | depends on ISA_ARCOMPACT |
742f8af6 | 124 | select ARC_HAS_SWAPE |
cfdbc2e1 VG |
125 | help |
126 | Support for ARC770 core introduced with Rel 4.10 (Summer 2011) | |
127 | This core has a bunch of cool new features: | |
128 | -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4) | |
9a18b5a4 | 129 | Shared Address Spaces (for sharing TLB entries in MMU) |
cfdbc2e1 VG |
130 | -Caches: New Prog Model, Region Flush |
131 | -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr | |
132 | ||
1f6ccfff VG |
133 | config ARC_CPU_HS |
134 | bool "ARC-HS" | |
135 | depends on ISA_ARCV2 | |
136 | help | |
137 | Support for ARC HS38x Cores based on ARCv2 ISA | |
138 | The notable features are: | |
a5760db2 | 139 | - SMP configurations of up to 4 cores with coherency |
1f6ccfff VG |
140 | - Optional L2 Cache and IO-Coherency |
141 | - Revised Interrupt Architecture (multiple priorites, reg banks, | |
142 | auto stack switch, auto regfile save/restore) | |
143 | - MMUv4 (PIPT dcache, Huge Pages) | |
144 | - Instructions for | |
145 | * 64bit load/store: LDD, STD | |
146 | * Hardware assisted divide/remainder: DIV, REM | |
147 | * Function prologue/epilogue: ENTER_S, LEAVE_S | |
148 | * IRQ enable/disable: CLRI, SETI | |
149 | * pop count: FFS, FLS | |
150 | * SETcc, BMSKN, XBFU... | |
151 | ||
cfdbc2e1 VG |
152 | endchoice |
153 | ||
0bdd6e74 EP |
154 | config ARC_TUNE_MCPU |
155 | string "Override default -mcpu compiler flag" | |
156 | default "" | |
157 | help | |
158 | Override default -mcpu=xxx compiler flag (which is set depending on | |
159 | the ISA version) with the specified value. | |
160 | NOTE: If specified flag isn't supported by current compiler the | |
161 | ISA default value will be used as a fallback. | |
162 | ||
cfdbc2e1 VG |
163 | config CPU_BIG_ENDIAN |
164 | bool "Enable Big Endian Mode" | |
cfdbc2e1 VG |
165 | help |
166 | Build kernel for Big Endian Mode of ARC CPU | |
167 | ||
41195d23 | 168 | config SMP |
82fea5a1 | 169 | bool "Symmetric Multi-Processing" |
82fea5a1 | 170 | select ARC_MCIP if ISA_ARCV2 |
41195d23 | 171 | help |
82fea5a1 | 172 | This enables support for systems with more than one CPU. |
41195d23 VG |
173 | |
174 | if SMP | |
175 | ||
41195d23 | 176 | config NR_CPUS |
3aa4f80e NC |
177 | int "Maximum number of CPUs (2-4096)" |
178 | range 2 4096 | |
82fea5a1 VG |
179 | default "4" |
180 | ||
3971cdc2 VG |
181 | config ARC_SMP_HALT_ON_RESET |
182 | bool "Enable Halt-on-reset boot mode" | |
3971cdc2 VG |
183 | help |
184 | In SMP configuration cores can be configured as Halt-on-reset | |
185 | or they could all start at same time. For Halt-on-reset, non | |
a5760db2 | 186 | masters are parked until Master kicks them so they can start off |
3971cdc2 VG |
187 | at designated entry point. For other case, all jump to common |
188 | entry point and spin wait for Master's signal. | |
189 | ||
9a18b5a4 | 190 | endif #SMP |
41195d23 | 191 | |
3ce0fefc VG |
192 | config ARC_MCIP |
193 | bool "ARConnect Multicore IP (MCIP) Support " | |
194 | depends on ISA_ARCV2 | |
195 | default y if SMP | |
196 | help | |
197 | This IP block enables SMP in ARC-HS38 cores. | |
198 | It provides for cross-core interrupts, multi-core debug | |
199 | hardware semaphores, shared memory,.... | |
200 | ||
cfdbc2e1 VG |
201 | menuconfig ARC_CACHE |
202 | bool "Enable Cache Support" | |
203 | default y | |
204 | ||
205 | if ARC_CACHE | |
206 | ||
207 | config ARC_CACHE_LINE_SHIFT | |
208 | int "Cache Line Length (as power of 2)" | |
209 | range 5 7 | |
210 | default "6" | |
211 | help | |
212 | Starting with ARC700 4.9, Cache line length is configurable, | |
213 | This option specifies "N", with Line-len = 2 power N | |
214 | So line lengths of 32, 64, 128 are specified by 5,6,7, respectively | |
215 | Linux only supports same line lengths for I and D caches. | |
216 | ||
217 | config ARC_HAS_ICACHE | |
218 | bool "Use Instruction Cache" | |
219 | default y | |
220 | ||
221 | config ARC_HAS_DCACHE | |
222 | bool "Use Data Cache" | |
223 | default y | |
224 | ||
225 | config ARC_CACHE_PAGES | |
226 | bool "Per Page Cache Control" | |
227 | default y | |
228 | depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE | |
229 | help | |
230 | This can be used to over-ride the global I/D Cache Enable on a | |
231 | per-page basis (but only for pages accessed via MMU such as | |
232 | Kernel Virtual address or User Virtual Address) | |
233 | TLB entries have a per-page Cache Enable Bit. | |
234 | Note that Global I/D ENABLE + Per Page DISABLE works but corollary | |
235 | Global DISABLE + Per Page ENABLE won't work | |
236 | ||
9a18b5a4 | 237 | endif #ARC_CACHE |
cfdbc2e1 | 238 | |
8b5850f8 VG |
239 | config ARC_HAS_ICCM |
240 | bool "Use ICCM" | |
241 | help | |
242 | Single Cycle RAMS to store Fast Path Code | |
8b5850f8 VG |
243 | |
244 | config ARC_ICCM_SZ | |
245 | int "ICCM Size in KB" | |
246 | default "64" | |
247 | depends on ARC_HAS_ICCM | |
248 | ||
249 | config ARC_HAS_DCCM | |
250 | bool "Use DCCM" | |
251 | help | |
252 | Single Cycle RAMS to store Fast Path Data | |
8b5850f8 VG |
253 | |
254 | config ARC_DCCM_SZ | |
255 | int "DCCM Size in KB" | |
256 | default "64" | |
257 | depends on ARC_HAS_DCCM | |
258 | ||
259 | config ARC_DCCM_BASE | |
260 | hex "DCCM map address" | |
261 | default "0xA0000000" | |
262 | depends on ARC_HAS_DCCM | |
263 | ||
cfdbc2e1 | 264 | choice |
1f6ccfff | 265 | prompt "MMU Version" |
288ff7de VG |
266 | default ARC_MMU_V3 if ISA_ARCOMPACT |
267 | default ARC_MMU_V4 if ISA_ARCV2 | |
cfdbc2e1 VG |
268 | |
269 | config ARC_MMU_V3 | |
270 | bool "MMU v3" | |
288ff7de | 271 | depends on ISA_ARCOMPACT |
cfdbc2e1 VG |
272 | help |
273 | Introduced with ARC700 4.10: New Features | |
274 | Variable Page size (1k-16k), var JTLB size 128 x (2 or 4) | |
275 | Shared Address Spaces (SASID) | |
276 | ||
d7a512bf VG |
277 | config ARC_MMU_V4 |
278 | bool "MMU v4" | |
279 | depends on ISA_ARCV2 | |
280 | ||
cfdbc2e1 VG |
281 | endchoice |
282 | ||
283 | ||
284 | choice | |
285 | prompt "MMU Page Size" | |
286 | default ARC_PAGE_SIZE_8K | |
287 | ||
288 | config ARC_PAGE_SIZE_8K | |
289 | bool "8KB" | |
d3e5bab9 | 290 | select HAVE_PAGE_SIZE_8KB |
cfdbc2e1 VG |
291 | help |
292 | Choose between 8k vs 16k | |
293 | ||
294 | config ARC_PAGE_SIZE_16K | |
d3e5bab9 | 295 | select HAVE_PAGE_SIZE_16KB |
cfdbc2e1 | 296 | bool "16KB" |
cfdbc2e1 VG |
297 | |
298 | config ARC_PAGE_SIZE_4K | |
299 | bool "4KB" | |
d3e5bab9 | 300 | select HAVE_PAGE_SIZE_4KB |
cfdbc2e1 VG |
301 | |
302 | endchoice | |
303 | ||
37eda9df VG |
304 | choice |
305 | prompt "MMU Super Page Size" | |
306 | depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE | |
307 | default ARC_HUGEPAGE_2M | |
308 | ||
309 | config ARC_HUGEPAGE_2M | |
310 | bool "2MB" | |
311 | ||
312 | config ARC_HUGEPAGE_16M | |
313 | bool "16MB" | |
314 | ||
315 | endchoice | |
316 | ||
2dde02ab VG |
317 | config PGTABLE_LEVELS |
318 | int "Number of Page table levels" | |
319 | default 2 | |
320 | ||
4788a594 | 321 | config ARC_COMPACT_IRQ_LEVELS |
f45ba2bd | 322 | depends on ISA_ARCOMPACT |
60f2b4b8 | 323 | bool "Setup Timer IRQ as high Priority" |
41195d23 | 324 | # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy |
60f2b4b8 | 325 | depends on !SMP |
4788a594 | 326 | |
cfdbc2e1 VG |
327 | config ARC_FPU_SAVE_RESTORE |
328 | bool "Enable FPU state persistence across context switch" | |
cfdbc2e1 | 329 | help |
f45ba2bd VG |
330 | ARCompact FPU has internal registers to assist with Double precision |
331 | Floating Point operations. There are control and stauts registers | |
332 | for floating point exceptions and rounding modes. These are | |
333 | preserved across task context switch when enabled. | |
1f6ccfff | 334 | |
fbf8e13d VG |
335 | config ARC_CANT_LLSC |
336 | def_bool n | |
337 | ||
cfdbc2e1 VG |
338 | config ARC_HAS_LLSC |
339 | bool "Insn: LLOCK/SCOND (efficient atomic ops)" | |
340 | default y | |
14a0abfc | 341 | depends on !ARC_CANT_LLSC |
cfdbc2e1 VG |
342 | |
343 | config ARC_HAS_SWAPE | |
344 | bool "Insn: SWAPE (endian-swap)" | |
345 | default y | |
cfdbc2e1 | 346 | |
1f6ccfff VG |
347 | if ISA_ARCV2 |
348 | ||
76551468 EP |
349 | config ARC_USE_UNALIGNED_MEM_ACCESS |
350 | bool "Enable unaligned access in HW" | |
351 | default y | |
352 | select HAVE_EFFICIENT_UNALIGNED_ACCESS | |
353 | help | |
354 | The ARC HS architecture supports unaligned memory access | |
355 | which is disabled by default. Enable unaligned access in | |
356 | hardware and use software to use it | |
357 | ||
1f6ccfff VG |
358 | config ARC_HAS_LL64 |
359 | bool "Insn: 64bit LDD/STD" | |
360 | help | |
361 | Enable gcc to generate 64-bit load/store instructions | |
362 | ISA mandates even/odd registers to allow encoding of two | |
363 | dest operands with 2 possible source operands. | |
364 | default y | |
365 | ||
d05a76ab AB |
366 | config ARC_HAS_DIV_REM |
367 | bool "Insn: div, divu, rem, remu" | |
368 | default y | |
369 | ||
3d5e8012 | 370 | config ARC_HAS_ACCL_REGS |
4827d0cf | 371 | bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6 and/or DSP)" |
af1fc5ba | 372 | default y |
3d5e8012 VG |
373 | help |
374 | Depending on the configuration, CPU can contain accumulator reg-pair | |
375 | (also referred to as r58:r59). These can also be used by gcc as GPR so | |
376 | kernel needs to save/restore per process | |
377 | ||
4827d0cf EP |
378 | config ARC_DSP_HANDLED |
379 | def_bool n | |
380 | ||
7321e2ea EP |
381 | config ARC_DSP_SAVE_RESTORE_REGS |
382 | def_bool n | |
383 | ||
4827d0cf EP |
384 | choice |
385 | prompt "DSP support" | |
386 | default ARC_DSP_NONE | |
387 | help | |
388 | Depending on the configuration, CPU can contain DSP registers | |
389 | (ACC0_GLO, ACC0_GHI, DSP_BFLY0, DSP_CTRL, DSP_FFT_CTRL). | |
81e82fa5 | 390 | Below are options describing how to handle these registers in |
4827d0cf EP |
391 | interrupt entry / exit and in context switch. |
392 | ||
393 | config ARC_DSP_NONE | |
394 | bool "No DSP extension presence in HW" | |
395 | help | |
396 | No DSP extension presence in HW | |
397 | ||
398 | config ARC_DSP_KERNEL | |
399 | bool "DSP extension in HW, no support for userspace" | |
400 | select ARC_HAS_ACCL_REGS | |
401 | select ARC_DSP_HANDLED | |
402 | help | |
403 | DSP extension presence in HW, no support for DSP-enabled userspace | |
404 | applications. We don't save / restore DSP registers and only do | |
405 | some minimal preparations so userspace won't be able to break kernel | |
7321e2ea EP |
406 | |
407 | config ARC_DSP_USERSPACE | |
408 | bool "Support DSP for userspace apps" | |
409 | select ARC_HAS_ACCL_REGS | |
410 | select ARC_DSP_HANDLED | |
411 | select ARC_DSP_SAVE_RESTORE_REGS | |
412 | help | |
413 | DSP extension presence in HW, support save / restore DSP registers to | |
414 | run DSP-enabled userspace applications | |
f09d3174 EP |
415 | |
416 | config ARC_DSP_AGU_USERSPACE | |
417 | bool "Support DSP with AGU for userspace apps" | |
418 | select ARC_HAS_ACCL_REGS | |
419 | select ARC_DSP_HANDLED | |
420 | select ARC_DSP_SAVE_RESTORE_REGS | |
421 | help | |
422 | DSP and AGU extensions presence in HW, support save / restore DSP | |
423 | and AGU registers to run DSP-enabled userspace applications | |
4827d0cf EP |
424 | endchoice |
425 | ||
e494239a VG |
426 | config ARC_IRQ_NO_AUTOSAVE |
427 | bool "Disable hardware autosave regfile on interrupts" | |
428 | default n | |
429 | help | |
430 | On HS cores, taken interrupt auto saves the regfile on stack. | |
431 | This is programmable and can be optionally disabled in which case | |
432 | software INTERRUPT_PROLOGUE/EPILGUE do the needed work | |
433 | ||
10011f7d EP |
434 | config ARC_LPB_DISABLE |
435 | bool "Disable loop buffer (LPB)" | |
436 | help | |
437 | On HS cores, loop buffer (LPB) is programmable in runtime and can | |
438 | be optionally disabled. | |
439 | ||
9a18b5a4 | 440 | endif # ISA_ARCV2 |
1f6ccfff | 441 | |
cfdbc2e1 VG |
442 | endmenu # "ARC CPU Configuration" |
443 | ||
cfdbc2e1 | 444 | config LINUX_LINK_BASE |
9ed68785 | 445 | hex "Kernel link address" |
cfdbc2e1 VG |
446 | default "0x80000000" |
447 | help | |
448 | ARC700 divides the 32 bit phy address space into two equal halves | |
449 | -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU | |
450 | -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel | |
451 | Typically Linux kernel is linked at the start of untransalted addr, | |
452 | hence the default value of 0x8zs. | |
453 | However some customers have peripherals mapped at this addr, so | |
454 | Linux needs to be scooted a bit. | |
455 | If you don't know what the above means, leave this setting alone. | |
ff1c0b6a | 456 | This needs to match memory start address specified in Device Tree |
cfdbc2e1 | 457 | |
9ed68785 EP |
458 | config LINUX_RAM_BASE |
459 | hex "RAM base address" | |
460 | default LINUX_LINK_BASE | |
461 | help | |
462 | By default Linux is linked at base of RAM. However in some special | |
463 | cases (such as HSDK), Linux can't be linked at start of DDR, hence | |
464 | this option. | |
465 | ||
45890f6d VG |
466 | config HIGHMEM |
467 | bool "High Memory Support" | |
050b2da2 | 468 | select HAVE_ARCH_PFN_VALID |
39cac191 | 469 | select KMAP_LOCAL |
45890f6d VG |
470 | help |
471 | With ARC 2G:2G address split, only upper 2G is directly addressable by | |
472 | kernel. Enable this to potentially allow access to rest of 2G and PAE | |
473 | in future | |
474 | ||
5a364c2a VG |
475 | config ARC_HAS_PAE40 |
476 | bool "Support for the 40-bit Physical Address Extension" | |
dd2b2302 | 477 | depends on ARC_MMU_V4 |
8871331b | 478 | depends on !ARC_PAGE_SIZE_4K |
cf4100d1 | 479 | select HIGHMEM |
d4a451d5 | 480 | select PHYS_ADDR_T_64BIT |
5a364c2a VG |
481 | help |
482 | Enable access to physical memory beyond 4G, only supported on | |
483 | ARC cores with 40 bit Physical Addressing support | |
484 | ||
15ca68a9 | 485 | config ARC_KVADDR_SIZE |
83fc61a5 | 486 | int "Kernel Virtual Address Space size (MB)" |
15ca68a9 NC |
487 | range 0 512 |
488 | default "256" | |
489 | help | |
490 | The kernel address space is carved out of 256MB of translated address | |
491 | space for catering to vmalloc, modules, pkmap, fixmap. This however may | |
492 | not suffice vmalloc requirements of a 4K CPU EZChip system. So allow | |
493 | this to be stretched to 512 MB (by extending into the reserved | |
494 | kernel-user gutter) | |
495 | ||
080c3747 | 496 | config ARC_CURR_IN_REG |
cfca4b5a | 497 | bool "cache current task pointer in gp" |
080c3747 VG |
498 | default y |
499 | help | |
cfca4b5a VG |
500 | This reserves gp register to point to Current Task in |
501 | kernel mode eliding memory access for each access | |
080c3747 | 502 | |
2e651ea1 | 503 | |
1736a56f | 504 | config ARC_EMUL_UNALIGNED |
2e651ea1 | 505 | bool "Emulate unaligned memory access (userspace only)" |
2e651ea1 VG |
506 | select SYSCTL_ARCH_UNALIGN_NO_WARN |
507 | select SYSCTL_ARCH_UNALIGN_ALLOW | |
1f6ccfff | 508 | depends on ISA_ARCOMPACT |
2e651ea1 VG |
509 | help |
510 | This enables misaligned 16 & 32 bit memory access from user space. | |
511 | Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide | |
512 | potential bugs in code | |
513 | ||
cfdbc2e1 VG |
514 | config HZ |
515 | int "Timer Frequency" | |
516 | default 100 | |
517 | ||
cbe056f7 VG |
518 | config ARC_METAWARE_HLINK |
519 | bool "Support for Metaware debugger assisted Host access" | |
cbe056f7 VG |
520 | help |
521 | This options allows a Linux userland apps to directly access | |
522 | host file system (open/creat/read/write etc) with help from | |
523 | Metaware Debugger. This can come in handy for Linux-host communication | |
524 | when there is no real usable peripheral such as EMAC. | |
525 | ||
cfdbc2e1 VG |
526 | menuconfig ARC_DBG |
527 | bool "ARC debugging" | |
528 | default y | |
529 | ||
aa6083ed VG |
530 | if ARC_DBG |
531 | ||
854a0d95 VG |
532 | config ARC_DW2_UNWIND |
533 | bool "Enable DWARF specific kernel stack unwind" | |
854a0d95 VG |
534 | default y |
535 | select KALLSYMS | |
536 | help | |
537 | Compiles the kernel with DWARF unwind information and can be used | |
538 | to get stack backtraces. | |
539 | ||
540 | If you say Y here the resulting kernel image will be slightly larger | |
541 | but not slower, and it will give very useful debugging information. | |
542 | If you don't debug the kernel, you can say N, but we may not be able | |
543 | to solve problems without frame unwind information | |
544 | ||
f091d5a4 EP |
545 | config ARC_DBG_JUMP_LABEL |
546 | bool "Paranoid checks in Static Keys (jump labels) code" | |
547 | depends on JUMP_LABEL | |
548 | default y if STATIC_KEYS_SELFTEST | |
549 | help | |
550 | Enable paranoid checks and self-test of both ARC-specific and generic | |
551 | part of static keys (jump labels) related code. | |
aa6083ed VG |
552 | endif |
553 | ||
3b7f793a | 554 | config BUILTIN_DTB_NAME |
999159a5 | 555 | string "Built in DTB" |
3b7f793a | 556 | default "nsim_700" |
999159a5 | 557 | help |
3b7f793a | 558 | Set the name of the DTB to embed in the vmlinux binary. |
999159a5 | 559 | |
cfdbc2e1 VG |
560 | endmenu # "ARC Architecture Configuration" |
561 | ||
0192445c | 562 | config ARCH_FORCE_MAX_ORDER |
37eda9df | 563 | int "Maximum zone order" |
23baf831 KS |
564 | default "11" if ARC_HUGEPAGE_16M |
565 | default "10" | |
37eda9df | 566 | |
996bad6c | 567 | source "kernel/power/Kconfig" |